mem_map.h 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179
  1. /*
  2. * file: include/asm-blackfin/mach-bf537/mem_map.h
  3. * based on:
  4. * author:
  5. *
  6. * created:
  7. * description:
  8. * Memory MAP Common header file for blackfin BF537/6/4 of processors.
  9. * rev:
  10. *
  11. * modified:
  12. *
  13. * bugs: enter bugs at http://blackfin.uclinux.org/
  14. *
  15. * this program is free software; you can redistribute it and/or modify
  16. * it under the terms of the gnu general public license as published by
  17. * the free software foundation; either version 2, or (at your option)
  18. * any later version.
  19. *
  20. * this program is distributed in the hope that it will be useful,
  21. * but without any warranty; without even the implied warranty of
  22. * merchantability or fitness for a particular purpose. see the
  23. * gnu general public license for more details.
  24. *
  25. * you should have received a copy of the gnu general public license
  26. * along with this program; see the file copying.
  27. * if not, write to the free software foundation,
  28. * 59 temple place - suite 330, boston, ma 02111-1307, usa.
  29. */
  30. #ifndef _MEM_MAP_537_H_
  31. #define _MEM_MAP_537_H_
  32. #define COREMMR_BASE 0xFFE00000 /* Core MMRs */
  33. #define SYSMMR_BASE 0xFFC00000 /* System MMRs */
  34. /* Async Memory Banks */
  35. #define ASYNC_BANK3_BASE 0x20300000 /* Async Bank 3 */
  36. #define ASYNC_BANK3_SIZE 0x00100000 /* 1M */
  37. #define ASYNC_BANK2_BASE 0x20200000 /* Async Bank 2 */
  38. #define ASYNC_BANK2_SIZE 0x00100000 /* 1M */
  39. #define ASYNC_BANK1_BASE 0x20100000 /* Async Bank 1 */
  40. #define ASYNC_BANK1_SIZE 0x00100000 /* 1M */
  41. #define ASYNC_BANK0_BASE 0x20000000 /* Async Bank 0 */
  42. #define ASYNC_BANK0_SIZE 0x00100000 /* 1M */
  43. /* Boot ROM Memory */
  44. #define BOOT_ROM_START 0xEF000000
  45. #define BOOT_ROM_LENGTH 0x800
  46. /* Level 1 Memory */
  47. /* Memory Map for ADSP-BF537 processors */
  48. #ifdef CONFIG_BFIN_ICACHE
  49. #define BFIN_ICACHESIZE (16*1024)
  50. #else
  51. #define BFIN_ICACHESIZE (0*1024)
  52. #endif
  53. #ifdef CONFIG_BF537
  54. #define L1_CODE_START 0xFFA00000
  55. #define L1_DATA_A_START 0xFF800000
  56. #define L1_DATA_B_START 0xFF900000
  57. #define L1_CODE_LENGTH 0xC000
  58. #ifdef CONFIG_BFIN_DCACHE
  59. #ifdef CONFIG_BFIN_DCACHE_BANKA
  60. #define DMEM_CNTR (ACACHE_BSRAM | ENDCPLB | PORT_PREF0)
  61. #define L1_DATA_A_LENGTH (0x8000 - 0x4000)
  62. #define L1_DATA_B_LENGTH 0x8000
  63. #define BFIN_DCACHESIZE (16*1024)
  64. #define BFIN_DSUPBANKS 1
  65. #else
  66. #define DMEM_CNTR (ACACHE_BCACHE | ENDCPLB | PORT_PREF0)
  67. #define L1_DATA_A_LENGTH (0x8000 - 0x4000)
  68. #define L1_DATA_B_LENGTH (0x8000 - 0x4000)
  69. #define BFIN_DCACHESIZE (32*1024)
  70. #define BFIN_DSUPBANKS 2
  71. #endif
  72. #else
  73. #define DMEM_CNTR (ASRAM_BSRAM | ENDCPLB | PORT_PREF0)
  74. #define L1_DATA_A_LENGTH 0x8000
  75. #define L1_DATA_B_LENGTH 0x8000
  76. #define BFIN_DCACHESIZE (0*1024)
  77. #define BFIN_DSUPBANKS 0
  78. #endif /*CONFIG_BFIN_DCACHE*/
  79. #endif /*CONFIG_BF537*/
  80. /* Memory Map for ADSP-BF536 processors */
  81. #ifdef CONFIG_BF536
  82. #define L1_CODE_START 0xFFA00000
  83. #define L1_DATA_A_START 0xFF804000
  84. #define L1_DATA_B_START 0xFF904000
  85. #define L1_CODE_LENGTH 0xC000
  86. #ifdef CONFIG_BFIN_DCACHE
  87. #ifdef CONFIG_BFIN_DCACHE_BANKA
  88. #define DMEM_CNTR (ACACHE_BSRAM | ENDCPLB | PORT_PREF0)
  89. #define L1_DATA_A_LENGTH (0x4000 - 0x4000)
  90. #define L1_DATA_B_LENGTH 0x4000
  91. #define BFIN_DCACHESIZE (16*1024)
  92. #define BFIN_DSUPBANKS 1
  93. #else
  94. #define DMEM_CNTR (ACACHE_BCACHE | ENDCPLB | PORT_PREF0)
  95. #define L1_DATA_A_LENGTH (0x4000 - 0x4000)
  96. #define L1_DATA_B_LENGTH (0x4000 - 0x4000)
  97. #define BFIN_DCACHESIZE (32*1024)
  98. #define BFIN_DSUPBANKS 2
  99. #endif
  100. #else
  101. #define DMEM_CNTR (ASRAM_BSRAM | ENDCPLB | PORT_PREF0)
  102. #define L1_DATA_A_LENGTH 0x4000
  103. #define L1_DATA_B_LENGTH 0x4000
  104. #define BFIN_DCACHESIZE (0*1024)
  105. #define BFIN_DSUPBANKS 0
  106. #endif /*CONFIG_BFIN_DCACHE*/
  107. #endif
  108. /* Memory Map for ADSP-BF534 processors */
  109. #ifdef CONFIG_BF534
  110. #define L1_CODE_START 0xFFA00000
  111. #define L1_DATA_A_START 0xFF800000
  112. #define L1_DATA_B_START 0xFF900000
  113. #define L1_CODE_LENGTH 0xC000
  114. #ifdef CONFIG_BFIN_DCACHE
  115. #ifdef CONFIG_BFIN_DCACHE_BANKA
  116. #define DMEM_CNTR (ACACHE_BSRAM | ENDCPLB | PORT_PREF0)
  117. #define L1_DATA_A_LENGTH (0x8000 - 0x4000)
  118. #define L1_DATA_B_LENGTH 0x8000
  119. #define BFIN_DCACHESIZE (16*1024)
  120. #define BFIN_DSUPBANKS 1
  121. #else
  122. #define DMEM_CNTR (ACACHE_BCACHE | ENDCPLB | PORT_PREF0)
  123. #define L1_DATA_A_LENGTH (0x8000 - 0x4000)
  124. #define L1_DATA_B_LENGTH (0x8000 - 0x4000)
  125. #define BFIN_DCACHESIZE (32*1024)
  126. #define BFIN_DSUPBANKS 2
  127. #endif
  128. #else
  129. #define DMEM_CNTR (ASRAM_BSRAM | ENDCPLB | PORT_PREF0)
  130. #define L1_DATA_A_LENGTH 0x8000
  131. #define L1_DATA_B_LENGTH 0x8000
  132. #define BFIN_DCACHESIZE (0*1024)
  133. #define BFIN_DSUPBANKS 0
  134. #endif /*CONFIG_BFIN_DCACHE*/
  135. #endif
  136. /* Level 2 Memory - none */
  137. #define L2_START 0
  138. #define L2_LENGTH 0
  139. /* Scratch Pad Memory */
  140. #define L1_SCRATCH_START 0xFFB00000
  141. #define L1_SCRATCH_LENGTH 0x1000
  142. #endif /* _MEM_MAP_537_H_ */