bfin_dma_5xx.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882
  1. /*
  2. * File: arch/blackfin/kernel/bfin_dma_5xx.c
  3. * Based on:
  4. * Author:
  5. *
  6. * Created:
  7. * Description: This file contains the simple DMA Implementation for Blackfin
  8. *
  9. * Modified:
  10. * Copyright 2004-2006 Analog Devices Inc.
  11. *
  12. * Bugs: Enter bugs at http://blackfin.uclinux.org/
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License as published by
  16. * the Free Software Foundation; either version 2 of the License, or
  17. * (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, see the file COPYING, or write
  26. * to the Free Software Foundation, Inc.,
  27. * 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  28. */
  29. #include <linux/errno.h>
  30. #include <linux/module.h>
  31. #include <linux/sched.h>
  32. #include <linux/interrupt.h>
  33. #include <linux/kernel.h>
  34. #include <linux/param.h>
  35. #include <asm/blackfin.h>
  36. #include <asm/dma.h>
  37. #include <asm/cacheflush.h>
  38. /* Remove unused code not exported by symbol or internally called */
  39. #define REMOVE_DEAD_CODE
  40. /**************************************************************************
  41. * Global Variables
  42. ***************************************************************************/
  43. static struct dma_channel dma_ch[MAX_BLACKFIN_DMA_CHANNEL];
  44. /*------------------------------------------------------------------------------
  45. * Set the Buffer Clear bit in the Configuration register of specific DMA
  46. * channel. This will stop the descriptor based DMA operation.
  47. *-----------------------------------------------------------------------------*/
  48. static void clear_dma_buffer(unsigned int channel)
  49. {
  50. dma_ch[channel].regs->cfg |= RESTART;
  51. SSYNC();
  52. dma_ch[channel].regs->cfg &= ~RESTART;
  53. SSYNC();
  54. }
  55. static int __init blackfin_dma_init(void)
  56. {
  57. int i;
  58. printk(KERN_INFO "Blackfin DMA Controller\n");
  59. for (i = 0; i < MAX_BLACKFIN_DMA_CHANNEL; i++) {
  60. dma_ch[i].chan_status = DMA_CHANNEL_FREE;
  61. dma_ch[i].regs = dma_io_base_addr[i];
  62. mutex_init(&(dma_ch[i].dmalock));
  63. }
  64. /* Mark MEMDMA Channel 0 as requested since we're using it internally */
  65. dma_ch[CH_MEM_STREAM0_DEST].chan_status = DMA_CHANNEL_REQUESTED;
  66. dma_ch[CH_MEM_STREAM0_SRC].chan_status = DMA_CHANNEL_REQUESTED;
  67. #if defined(CONFIG_DEB_DMA_URGENT)
  68. bfin_write_EBIU_DDRQUE(bfin_read_EBIU_DDRQUE()
  69. | DEB1_URGENT | DEB2_URGENT | DEB3_URGENT);
  70. #endif
  71. return 0;
  72. }
  73. arch_initcall(blackfin_dma_init);
  74. /*------------------------------------------------------------------------------
  75. * Request the specific DMA channel from the system.
  76. *-----------------------------------------------------------------------------*/
  77. int request_dma(unsigned int channel, char *device_id)
  78. {
  79. pr_debug("request_dma() : BEGIN \n");
  80. #if defined(CONFIG_BF561) && ANOMALY_05000182
  81. if (channel >= CH_IMEM_STREAM0_DEST && channel <= CH_IMEM_STREAM1_DEST) {
  82. if (get_cclk() > 500000000) {
  83. printk(KERN_WARNING
  84. "Request IMDMA failed due to ANOMALY 05000182\n");
  85. return -EFAULT;
  86. }
  87. }
  88. #endif
  89. mutex_lock(&(dma_ch[channel].dmalock));
  90. if ((dma_ch[channel].chan_status == DMA_CHANNEL_REQUESTED)
  91. || (dma_ch[channel].chan_status == DMA_CHANNEL_ENABLED)) {
  92. mutex_unlock(&(dma_ch[channel].dmalock));
  93. pr_debug("DMA CHANNEL IN USE \n");
  94. return -EBUSY;
  95. } else {
  96. dma_ch[channel].chan_status = DMA_CHANNEL_REQUESTED;
  97. pr_debug("DMA CHANNEL IS ALLOCATED \n");
  98. }
  99. mutex_unlock(&(dma_ch[channel].dmalock));
  100. #ifdef CONFIG_BF54x
  101. if (channel >= CH_UART2_RX && channel <= CH_UART3_TX) {
  102. unsigned int per_map;
  103. per_map = dma_ch[channel].regs->peripheral_map & 0xFFF;
  104. if (strncmp(device_id, "BFIN_UART", 9) == 0)
  105. dma_ch[channel].regs->peripheral_map = per_map |
  106. ((channel - CH_UART2_RX + 0xC)<<12);
  107. else
  108. dma_ch[channel].regs->peripheral_map = per_map |
  109. ((channel - CH_UART2_RX + 0x6)<<12);
  110. }
  111. #endif
  112. dma_ch[channel].device_id = device_id;
  113. dma_ch[channel].irq_callback = NULL;
  114. /* This is to be enabled by putting a restriction -
  115. * you have to request DMA, before doing any operations on
  116. * descriptor/channel
  117. */
  118. pr_debug("request_dma() : END \n");
  119. return channel;
  120. }
  121. EXPORT_SYMBOL(request_dma);
  122. int set_dma_callback(unsigned int channel, dma_interrupt_t callback, void *data)
  123. {
  124. int ret_irq = 0;
  125. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  126. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  127. if (callback != NULL) {
  128. int ret_val;
  129. ret_irq = channel2irq(channel);
  130. dma_ch[channel].data = data;
  131. ret_val =
  132. request_irq(ret_irq, (void *)callback, IRQF_DISABLED,
  133. dma_ch[channel].device_id, data);
  134. if (ret_val) {
  135. printk(KERN_NOTICE
  136. "Request irq in DMA engine failed.\n");
  137. return -EPERM;
  138. }
  139. dma_ch[channel].irq_callback = callback;
  140. }
  141. return 0;
  142. }
  143. EXPORT_SYMBOL(set_dma_callback);
  144. void free_dma(unsigned int channel)
  145. {
  146. int ret_irq;
  147. pr_debug("freedma() : BEGIN \n");
  148. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  149. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  150. /* Halt the DMA */
  151. disable_dma(channel);
  152. clear_dma_buffer(channel);
  153. if (dma_ch[channel].irq_callback != NULL) {
  154. ret_irq = channel2irq(channel);
  155. free_irq(ret_irq, dma_ch[channel].data);
  156. }
  157. /* Clear the DMA Variable in the Channel */
  158. mutex_lock(&(dma_ch[channel].dmalock));
  159. dma_ch[channel].chan_status = DMA_CHANNEL_FREE;
  160. mutex_unlock(&(dma_ch[channel].dmalock));
  161. pr_debug("freedma() : END \n");
  162. }
  163. EXPORT_SYMBOL(free_dma);
  164. void dma_enable_irq(unsigned int channel)
  165. {
  166. int ret_irq;
  167. pr_debug("dma_enable_irq() : BEGIN \n");
  168. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  169. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  170. ret_irq = channel2irq(channel);
  171. enable_irq(ret_irq);
  172. }
  173. EXPORT_SYMBOL(dma_enable_irq);
  174. void dma_disable_irq(unsigned int channel)
  175. {
  176. int ret_irq;
  177. pr_debug("dma_disable_irq() : BEGIN \n");
  178. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  179. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  180. ret_irq = channel2irq(channel);
  181. disable_irq(ret_irq);
  182. }
  183. EXPORT_SYMBOL(dma_disable_irq);
  184. int dma_channel_active(unsigned int channel)
  185. {
  186. if (dma_ch[channel].chan_status == DMA_CHANNEL_FREE) {
  187. return 0;
  188. } else {
  189. return 1;
  190. }
  191. }
  192. EXPORT_SYMBOL(dma_channel_active);
  193. /*------------------------------------------------------------------------------
  194. * stop the specific DMA channel.
  195. *-----------------------------------------------------------------------------*/
  196. void disable_dma(unsigned int channel)
  197. {
  198. pr_debug("stop_dma() : BEGIN \n");
  199. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  200. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  201. dma_ch[channel].regs->cfg &= ~DMAEN; /* Clean the enable bit */
  202. SSYNC();
  203. dma_ch[channel].chan_status = DMA_CHANNEL_REQUESTED;
  204. /* Needs to be enabled Later */
  205. pr_debug("stop_dma() : END \n");
  206. return;
  207. }
  208. EXPORT_SYMBOL(disable_dma);
  209. void enable_dma(unsigned int channel)
  210. {
  211. pr_debug("enable_dma() : BEGIN \n");
  212. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  213. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  214. dma_ch[channel].chan_status = DMA_CHANNEL_ENABLED;
  215. dma_ch[channel].regs->curr_x_count = 0;
  216. dma_ch[channel].regs->curr_y_count = 0;
  217. dma_ch[channel].regs->cfg |= DMAEN; /* Set the enable bit */
  218. SSYNC();
  219. pr_debug("enable_dma() : END \n");
  220. return;
  221. }
  222. EXPORT_SYMBOL(enable_dma);
  223. /*------------------------------------------------------------------------------
  224. * Set the Start Address register for the specific DMA channel
  225. * This function can be used for register based DMA,
  226. * to setup the start address
  227. * addr: Starting address of the DMA Data to be transferred.
  228. *-----------------------------------------------------------------------------*/
  229. void set_dma_start_addr(unsigned int channel, unsigned long addr)
  230. {
  231. pr_debug("set_dma_start_addr() : BEGIN \n");
  232. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  233. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  234. dma_ch[channel].regs->start_addr = addr;
  235. SSYNC();
  236. pr_debug("set_dma_start_addr() : END\n");
  237. }
  238. EXPORT_SYMBOL(set_dma_start_addr);
  239. void set_dma_next_desc_addr(unsigned int channel, unsigned long addr)
  240. {
  241. pr_debug("set_dma_next_desc_addr() : BEGIN \n");
  242. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  243. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  244. dma_ch[channel].regs->next_desc_ptr = addr;
  245. SSYNC();
  246. pr_debug("set_dma_next_desc_addr() : END\n");
  247. }
  248. EXPORT_SYMBOL(set_dma_next_desc_addr);
  249. void set_dma_curr_desc_addr(unsigned int channel, unsigned long addr)
  250. {
  251. pr_debug("set_dma_curr_desc_addr() : BEGIN \n");
  252. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  253. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  254. dma_ch[channel].regs->curr_desc_ptr = addr;
  255. SSYNC();
  256. pr_debug("set_dma_curr_desc_addr() : END\n");
  257. }
  258. EXPORT_SYMBOL(set_dma_curr_desc_addr);
  259. void set_dma_x_count(unsigned int channel, unsigned short x_count)
  260. {
  261. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  262. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  263. dma_ch[channel].regs->x_count = x_count;
  264. SSYNC();
  265. }
  266. EXPORT_SYMBOL(set_dma_x_count);
  267. void set_dma_y_count(unsigned int channel, unsigned short y_count)
  268. {
  269. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  270. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  271. dma_ch[channel].regs->y_count = y_count;
  272. SSYNC();
  273. }
  274. EXPORT_SYMBOL(set_dma_y_count);
  275. void set_dma_x_modify(unsigned int channel, short x_modify)
  276. {
  277. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  278. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  279. dma_ch[channel].regs->x_modify = x_modify;
  280. SSYNC();
  281. }
  282. EXPORT_SYMBOL(set_dma_x_modify);
  283. void set_dma_y_modify(unsigned int channel, short y_modify)
  284. {
  285. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  286. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  287. dma_ch[channel].regs->y_modify = y_modify;
  288. SSYNC();
  289. }
  290. EXPORT_SYMBOL(set_dma_y_modify);
  291. void set_dma_config(unsigned int channel, unsigned short config)
  292. {
  293. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  294. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  295. dma_ch[channel].regs->cfg = config;
  296. SSYNC();
  297. }
  298. EXPORT_SYMBOL(set_dma_config);
  299. unsigned short
  300. set_bfin_dma_config(char direction, char flow_mode,
  301. char intr_mode, char dma_mode, char width, char syncmode)
  302. {
  303. unsigned short config;
  304. config =
  305. ((direction << 1) | (width << 2) | (dma_mode << 4) |
  306. (intr_mode << 6) | (flow_mode << 12) | (syncmode << 5));
  307. return config;
  308. }
  309. EXPORT_SYMBOL(set_bfin_dma_config);
  310. void set_dma_sg(unsigned int channel, struct dmasg *sg, int nr_sg)
  311. {
  312. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  313. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  314. dma_ch[channel].regs->cfg |= ((nr_sg & 0x0F) << 8);
  315. dma_ch[channel].regs->next_desc_ptr = (unsigned int)sg;
  316. SSYNC();
  317. }
  318. EXPORT_SYMBOL(set_dma_sg);
  319. void set_dma_curr_addr(unsigned int channel, unsigned long addr)
  320. {
  321. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  322. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  323. dma_ch[channel].regs->curr_addr_ptr = addr;
  324. SSYNC();
  325. }
  326. EXPORT_SYMBOL(set_dma_curr_addr);
  327. /*------------------------------------------------------------------------------
  328. * Get the DMA status of a specific DMA channel from the system.
  329. *-----------------------------------------------------------------------------*/
  330. unsigned short get_dma_curr_irqstat(unsigned int channel)
  331. {
  332. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  333. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  334. return dma_ch[channel].regs->irq_status;
  335. }
  336. EXPORT_SYMBOL(get_dma_curr_irqstat);
  337. /*------------------------------------------------------------------------------
  338. * Clear the DMA_DONE bit in DMA status. Stop the DMA completion interrupt.
  339. *-----------------------------------------------------------------------------*/
  340. void clear_dma_irqstat(unsigned int channel)
  341. {
  342. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  343. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  344. dma_ch[channel].regs->irq_status |= 3;
  345. }
  346. EXPORT_SYMBOL(clear_dma_irqstat);
  347. /*------------------------------------------------------------------------------
  348. * Get current DMA xcount of a specific DMA channel from the system.
  349. *-----------------------------------------------------------------------------*/
  350. unsigned short get_dma_curr_xcount(unsigned int channel)
  351. {
  352. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  353. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  354. return dma_ch[channel].regs->curr_x_count;
  355. }
  356. EXPORT_SYMBOL(get_dma_curr_xcount);
  357. /*------------------------------------------------------------------------------
  358. * Get current DMA ycount of a specific DMA channel from the system.
  359. *-----------------------------------------------------------------------------*/
  360. unsigned short get_dma_curr_ycount(unsigned int channel)
  361. {
  362. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  363. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  364. return dma_ch[channel].regs->curr_y_count;
  365. }
  366. EXPORT_SYMBOL(get_dma_curr_ycount);
  367. unsigned long get_dma_next_desc_ptr(unsigned int channel)
  368. {
  369. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  370. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  371. return dma_ch[channel].regs->next_desc_ptr;
  372. }
  373. EXPORT_SYMBOL(get_dma_next_desc_ptr);
  374. unsigned long get_dma_curr_desc_ptr(unsigned int channel)
  375. {
  376. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  377. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  378. return dma_ch[channel].regs->curr_desc_ptr;
  379. }
  380. EXPORT_SYMBOL(get_dma_curr_desc_ptr);
  381. unsigned long get_dma_curr_addr(unsigned int channel)
  382. {
  383. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  384. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  385. return dma_ch[channel].regs->curr_addr_ptr;
  386. }
  387. EXPORT_SYMBOL(get_dma_curr_addr);
  388. #ifdef CONFIG_PM
  389. int blackfin_dma_suspend(void)
  390. {
  391. int i;
  392. #ifdef CONFIG_BF561 /* IMDMA channels doesn't have a PERIPHERAL_MAP */
  393. for (i = 0; i <= CH_MEM_STREAM3_SRC; i++) {
  394. #else
  395. for (i = 0; i < MAX_BLACKFIN_DMA_CHANNEL; i++) {
  396. #endif
  397. if (dma_ch[i].chan_status == DMA_CHANNEL_ENABLED) {
  398. printk(KERN_ERR "DMA Channel %d failed to suspend\n", i);
  399. return -EBUSY;
  400. }
  401. dma_ch[i].saved_peripheral_map = dma_ch[i].regs->peripheral_map;
  402. }
  403. return 0;
  404. }
  405. void blackfin_dma_resume(void)
  406. {
  407. int i;
  408. #ifdef CONFIG_BF561 /* IMDMA channels doesn't have a PERIPHERAL_MAP */
  409. for (i = 0; i <= CH_MEM_STREAM3_SRC; i++)
  410. #else
  411. for (i = 0; i < MAX_BLACKFIN_DMA_CHANNEL; i++)
  412. #endif
  413. dma_ch[i].regs->peripheral_map = dma_ch[i].saved_peripheral_map;
  414. }
  415. #endif
  416. static void *__dma_memcpy(void *dest, const void *src, size_t size)
  417. {
  418. int direction; /* 1 - address decrease, 0 - address increase */
  419. int flag_align; /* 1 - address aligned, 0 - address unaligned */
  420. int flag_2D; /* 1 - 2D DMA needed, 0 - 1D DMA needed */
  421. unsigned long flags;
  422. if (size <= 0)
  423. return NULL;
  424. local_irq_save(flags);
  425. if ((unsigned long)src < memory_end)
  426. blackfin_dcache_flush_range((unsigned int)src,
  427. (unsigned int)(src + size));
  428. if ((unsigned long)dest < memory_end)
  429. blackfin_dcache_invalidate_range((unsigned int)dest,
  430. (unsigned int)(dest + size));
  431. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  432. if ((unsigned long)src < (unsigned long)dest)
  433. direction = 1;
  434. else
  435. direction = 0;
  436. if ((((unsigned long)dest % 2) == 0) && (((unsigned long)src % 2) == 0)
  437. && ((size % 2) == 0))
  438. flag_align = 1;
  439. else
  440. flag_align = 0;
  441. if (size > 0x10000) /* size > 64K */
  442. flag_2D = 1;
  443. else
  444. flag_2D = 0;
  445. /* Setup destination and source start address */
  446. if (direction) {
  447. if (flag_align) {
  448. bfin_write_MDMA_D0_START_ADDR(dest + size - 2);
  449. bfin_write_MDMA_S0_START_ADDR(src + size - 2);
  450. } else {
  451. bfin_write_MDMA_D0_START_ADDR(dest + size - 1);
  452. bfin_write_MDMA_S0_START_ADDR(src + size - 1);
  453. }
  454. } else {
  455. bfin_write_MDMA_D0_START_ADDR(dest);
  456. bfin_write_MDMA_S0_START_ADDR(src);
  457. }
  458. /* Setup destination and source xcount */
  459. if (flag_2D) {
  460. if (flag_align) {
  461. bfin_write_MDMA_D0_X_COUNT(1024 / 2);
  462. bfin_write_MDMA_S0_X_COUNT(1024 / 2);
  463. } else {
  464. bfin_write_MDMA_D0_X_COUNT(1024);
  465. bfin_write_MDMA_S0_X_COUNT(1024);
  466. }
  467. bfin_write_MDMA_D0_Y_COUNT(size >> 10);
  468. bfin_write_MDMA_S0_Y_COUNT(size >> 10);
  469. } else {
  470. if (flag_align) {
  471. bfin_write_MDMA_D0_X_COUNT(size / 2);
  472. bfin_write_MDMA_S0_X_COUNT(size / 2);
  473. } else {
  474. bfin_write_MDMA_D0_X_COUNT(size);
  475. bfin_write_MDMA_S0_X_COUNT(size);
  476. }
  477. }
  478. /* Setup destination and source xmodify and ymodify */
  479. if (direction) {
  480. if (flag_align) {
  481. bfin_write_MDMA_D0_X_MODIFY(-2);
  482. bfin_write_MDMA_S0_X_MODIFY(-2);
  483. if (flag_2D) {
  484. bfin_write_MDMA_D0_Y_MODIFY(-2);
  485. bfin_write_MDMA_S0_Y_MODIFY(-2);
  486. }
  487. } else {
  488. bfin_write_MDMA_D0_X_MODIFY(-1);
  489. bfin_write_MDMA_S0_X_MODIFY(-1);
  490. if (flag_2D) {
  491. bfin_write_MDMA_D0_Y_MODIFY(-1);
  492. bfin_write_MDMA_S0_Y_MODIFY(-1);
  493. }
  494. }
  495. } else {
  496. if (flag_align) {
  497. bfin_write_MDMA_D0_X_MODIFY(2);
  498. bfin_write_MDMA_S0_X_MODIFY(2);
  499. if (flag_2D) {
  500. bfin_write_MDMA_D0_Y_MODIFY(2);
  501. bfin_write_MDMA_S0_Y_MODIFY(2);
  502. }
  503. } else {
  504. bfin_write_MDMA_D0_X_MODIFY(1);
  505. bfin_write_MDMA_S0_X_MODIFY(1);
  506. if (flag_2D) {
  507. bfin_write_MDMA_D0_Y_MODIFY(1);
  508. bfin_write_MDMA_S0_Y_MODIFY(1);
  509. }
  510. }
  511. }
  512. /* Enable source DMA */
  513. if (flag_2D) {
  514. if (flag_align) {
  515. bfin_write_MDMA_S0_CONFIG(DMAEN | DMA2D | WDSIZE_16);
  516. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | DMA2D | WDSIZE_16);
  517. } else {
  518. bfin_write_MDMA_S0_CONFIG(DMAEN | DMA2D);
  519. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | DMA2D);
  520. }
  521. } else {
  522. if (flag_align) {
  523. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_16);
  524. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_16);
  525. } else {
  526. bfin_write_MDMA_S0_CONFIG(DMAEN);
  527. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN);
  528. }
  529. }
  530. SSYNC();
  531. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE))
  532. ;
  533. bfin_write_MDMA_D0_IRQ_STATUS(bfin_read_MDMA_D0_IRQ_STATUS() |
  534. (DMA_DONE | DMA_ERR));
  535. bfin_write_MDMA_S0_CONFIG(0);
  536. bfin_write_MDMA_D0_CONFIG(0);
  537. local_irq_restore(flags);
  538. return dest;
  539. }
  540. void *dma_memcpy(void *dest, const void *src, size_t size)
  541. {
  542. size_t bulk;
  543. size_t rest;
  544. void * addr;
  545. bulk = (size >> 16) << 16;
  546. rest = size - bulk;
  547. if (bulk)
  548. __dma_memcpy(dest, src, bulk);
  549. addr = __dma_memcpy(dest+bulk, src+bulk, rest);
  550. return addr;
  551. }
  552. EXPORT_SYMBOL(dma_memcpy);
  553. void *safe_dma_memcpy(void *dest, const void *src, size_t size)
  554. {
  555. void *addr;
  556. addr = dma_memcpy(dest, src, size);
  557. return addr;
  558. }
  559. EXPORT_SYMBOL(safe_dma_memcpy);
  560. void dma_outsb(unsigned long addr, const void *buf, unsigned short len)
  561. {
  562. unsigned long flags;
  563. local_irq_save(flags);
  564. blackfin_dcache_flush_range((unsigned int)buf,
  565. (unsigned int)(buf) + len);
  566. bfin_write_MDMA_D0_START_ADDR(addr);
  567. bfin_write_MDMA_D0_X_COUNT(len);
  568. bfin_write_MDMA_D0_X_MODIFY(0);
  569. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  570. bfin_write_MDMA_S0_START_ADDR(buf);
  571. bfin_write_MDMA_S0_X_COUNT(len);
  572. bfin_write_MDMA_S0_X_MODIFY(1);
  573. bfin_write_MDMA_S0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  574. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_8);
  575. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_8);
  576. SSYNC();
  577. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE));
  578. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  579. bfin_write_MDMA_S0_CONFIG(0);
  580. bfin_write_MDMA_D0_CONFIG(0);
  581. local_irq_restore(flags);
  582. }
  583. EXPORT_SYMBOL(dma_outsb);
  584. void dma_insb(unsigned long addr, void *buf, unsigned short len)
  585. {
  586. unsigned long flags;
  587. blackfin_dcache_invalidate_range((unsigned int)buf,
  588. (unsigned int)(buf) + len);
  589. local_irq_save(flags);
  590. bfin_write_MDMA_D0_START_ADDR(buf);
  591. bfin_write_MDMA_D0_X_COUNT(len);
  592. bfin_write_MDMA_D0_X_MODIFY(1);
  593. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  594. bfin_write_MDMA_S0_START_ADDR(addr);
  595. bfin_write_MDMA_S0_X_COUNT(len);
  596. bfin_write_MDMA_S0_X_MODIFY(0);
  597. bfin_write_MDMA_S0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  598. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_8);
  599. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_8);
  600. SSYNC();
  601. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE));
  602. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  603. bfin_write_MDMA_S0_CONFIG(0);
  604. bfin_write_MDMA_D0_CONFIG(0);
  605. local_irq_restore(flags);
  606. }
  607. EXPORT_SYMBOL(dma_insb);
  608. void dma_outsw(unsigned long addr, const void *buf, unsigned short len)
  609. {
  610. unsigned long flags;
  611. local_irq_save(flags);
  612. blackfin_dcache_flush_range((unsigned int)buf,
  613. (unsigned int)(buf) + len * sizeof(short));
  614. bfin_write_MDMA_D0_START_ADDR(addr);
  615. bfin_write_MDMA_D0_X_COUNT(len);
  616. bfin_write_MDMA_D0_X_MODIFY(0);
  617. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  618. bfin_write_MDMA_S0_START_ADDR(buf);
  619. bfin_write_MDMA_S0_X_COUNT(len);
  620. bfin_write_MDMA_S0_X_MODIFY(2);
  621. bfin_write_MDMA_S0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  622. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_16);
  623. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_16);
  624. SSYNC();
  625. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE));
  626. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  627. bfin_write_MDMA_S0_CONFIG(0);
  628. bfin_write_MDMA_D0_CONFIG(0);
  629. local_irq_restore(flags);
  630. }
  631. EXPORT_SYMBOL(dma_outsw);
  632. void dma_insw(unsigned long addr, void *buf, unsigned short len)
  633. {
  634. unsigned long flags;
  635. blackfin_dcache_invalidate_range((unsigned int)buf,
  636. (unsigned int)(buf) + len * sizeof(short));
  637. local_irq_save(flags);
  638. bfin_write_MDMA_D0_START_ADDR(buf);
  639. bfin_write_MDMA_D0_X_COUNT(len);
  640. bfin_write_MDMA_D0_X_MODIFY(2);
  641. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  642. bfin_write_MDMA_S0_START_ADDR(addr);
  643. bfin_write_MDMA_S0_X_COUNT(len);
  644. bfin_write_MDMA_S0_X_MODIFY(0);
  645. bfin_write_MDMA_S0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  646. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_16);
  647. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_16);
  648. SSYNC();
  649. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE));
  650. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  651. bfin_write_MDMA_S0_CONFIG(0);
  652. bfin_write_MDMA_D0_CONFIG(0);
  653. local_irq_restore(flags);
  654. }
  655. EXPORT_SYMBOL(dma_insw);
  656. void dma_outsl(unsigned long addr, const void *buf, unsigned short len)
  657. {
  658. unsigned long flags;
  659. local_irq_save(flags);
  660. blackfin_dcache_flush_range((unsigned int)buf,
  661. (unsigned int)(buf) + len * sizeof(long));
  662. bfin_write_MDMA_D0_START_ADDR(addr);
  663. bfin_write_MDMA_D0_X_COUNT(len);
  664. bfin_write_MDMA_D0_X_MODIFY(0);
  665. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  666. bfin_write_MDMA_S0_START_ADDR(buf);
  667. bfin_write_MDMA_S0_X_COUNT(len);
  668. bfin_write_MDMA_S0_X_MODIFY(4);
  669. bfin_write_MDMA_S0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  670. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_32);
  671. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_32);
  672. SSYNC();
  673. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE));
  674. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  675. bfin_write_MDMA_S0_CONFIG(0);
  676. bfin_write_MDMA_D0_CONFIG(0);
  677. local_irq_restore(flags);
  678. }
  679. EXPORT_SYMBOL(dma_outsl);
  680. void dma_insl(unsigned long addr, void *buf, unsigned short len)
  681. {
  682. unsigned long flags;
  683. blackfin_dcache_invalidate_range((unsigned int)buf,
  684. (unsigned int)(buf) + len * sizeof(long));
  685. local_irq_save(flags);
  686. bfin_write_MDMA_D0_START_ADDR(buf);
  687. bfin_write_MDMA_D0_X_COUNT(len);
  688. bfin_write_MDMA_D0_X_MODIFY(4);
  689. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  690. bfin_write_MDMA_S0_START_ADDR(addr);
  691. bfin_write_MDMA_S0_X_COUNT(len);
  692. bfin_write_MDMA_S0_X_MODIFY(0);
  693. bfin_write_MDMA_S0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  694. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_32);
  695. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_32);
  696. SSYNC();
  697. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE));
  698. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  699. bfin_write_MDMA_S0_CONFIG(0);
  700. bfin_write_MDMA_D0_CONFIG(0);
  701. local_irq_restore(flags);
  702. }
  703. EXPORT_SYMBOL(dma_insl);