wm8400.c 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450
  1. /*
  2. * wm8400.c -- WM8400 ALSA Soc Audio driver
  3. *
  4. * Copyright 2008, 2009 Wolfson Microelectronics PLC.
  5. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. *
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/delay.h>
  18. #include <linux/pm.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/regulator/consumer.h>
  21. #include <linux/mfd/wm8400-audio.h>
  22. #include <linux/mfd/wm8400-private.h>
  23. #include <sound/core.h>
  24. #include <sound/pcm.h>
  25. #include <sound/pcm_params.h>
  26. #include <sound/soc.h>
  27. #include <sound/soc-dapm.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include "wm8400.h"
  31. /* Fake register for internal state */
  32. #define WM8400_INTDRIVBITS (WM8400_REGISTER_COUNT + 1)
  33. #define WM8400_INMIXL_PWR 0
  34. #define WM8400_AINLMUX_PWR 1
  35. #define WM8400_INMIXR_PWR 2
  36. #define WM8400_AINRMUX_PWR 3
  37. static struct regulator_bulk_data power[] = {
  38. {
  39. .supply = "I2S1VDD",
  40. },
  41. {
  42. .supply = "I2S2VDD",
  43. },
  44. {
  45. .supply = "DCVDD",
  46. },
  47. {
  48. .supply = "FLLVDD",
  49. },
  50. {
  51. .supply = "HPVDD",
  52. },
  53. {
  54. .supply = "SPKVDD",
  55. },
  56. };
  57. /* codec private data */
  58. struct wm8400_priv {
  59. struct snd_soc_codec codec;
  60. struct wm8400 *wm8400;
  61. u16 fake_register;
  62. unsigned int sysclk;
  63. unsigned int pcmclk;
  64. struct work_struct work;
  65. };
  66. static inline unsigned int wm8400_read(struct snd_soc_codec *codec,
  67. unsigned int reg)
  68. {
  69. struct wm8400_priv *wm8400 = codec->private_data;
  70. if (reg == WM8400_INTDRIVBITS)
  71. return wm8400->fake_register;
  72. else
  73. return wm8400_reg_read(wm8400->wm8400, reg);
  74. }
  75. /*
  76. * write to the wm8400 register space
  77. */
  78. static int wm8400_write(struct snd_soc_codec *codec, unsigned int reg,
  79. unsigned int value)
  80. {
  81. struct wm8400_priv *wm8400 = codec->private_data;
  82. if (reg == WM8400_INTDRIVBITS) {
  83. wm8400->fake_register = value;
  84. return 0;
  85. } else
  86. return wm8400_set_bits(wm8400->wm8400, reg, 0xffff, value);
  87. }
  88. static void wm8400_codec_reset(struct snd_soc_codec *codec)
  89. {
  90. struct wm8400_priv *wm8400 = codec->private_data;
  91. wm8400_reset_codec_reg_cache(wm8400->wm8400);
  92. }
  93. static const DECLARE_TLV_DB_LINEAR(rec_mix_tlv, -1500, 600);
  94. static const DECLARE_TLV_DB_LINEAR(in_pga_tlv, -1650, 3000);
  95. static const DECLARE_TLV_DB_LINEAR(out_mix_tlv, -2100, 0);
  96. static const DECLARE_TLV_DB_LINEAR(out_pga_tlv, -7300, 600);
  97. static const DECLARE_TLV_DB_LINEAR(out_omix_tlv, -600, 0);
  98. static const DECLARE_TLV_DB_LINEAR(out_dac_tlv, -7163, 0);
  99. static const DECLARE_TLV_DB_LINEAR(in_adc_tlv, -7163, 1763);
  100. static const DECLARE_TLV_DB_LINEAR(out_sidetone_tlv, -3600, 0);
  101. static int wm8400_outpga_put_volsw_vu(struct snd_kcontrol *kcontrol,
  102. struct snd_ctl_elem_value *ucontrol)
  103. {
  104. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  105. struct soc_mixer_control *mc =
  106. (struct soc_mixer_control *)kcontrol->private_value;
  107. int reg = mc->reg;
  108. int ret;
  109. u16 val;
  110. ret = snd_soc_put_volsw(kcontrol, ucontrol);
  111. if (ret < 0)
  112. return ret;
  113. /* now hit the volume update bits (always bit 8) */
  114. val = wm8400_read(codec, reg);
  115. return wm8400_write(codec, reg, val | 0x0100);
  116. }
  117. #define WM8400_OUTPGA_SINGLE_R_TLV(xname, reg, shift, max, invert, tlv_array) \
  118. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
  119. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
  120. SNDRV_CTL_ELEM_ACCESS_READWRITE,\
  121. .tlv.p = (tlv_array), \
  122. .info = snd_soc_info_volsw, \
  123. .get = snd_soc_get_volsw, .put = wm8400_outpga_put_volsw_vu, \
  124. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  125. static const char *wm8400_digital_sidetone[] =
  126. {"None", "Left ADC", "Right ADC", "Reserved"};
  127. static const struct soc_enum wm8400_left_digital_sidetone_enum =
  128. SOC_ENUM_SINGLE(WM8400_DIGITAL_SIDE_TONE,
  129. WM8400_ADC_TO_DACL_SHIFT, 2, wm8400_digital_sidetone);
  130. static const struct soc_enum wm8400_right_digital_sidetone_enum =
  131. SOC_ENUM_SINGLE(WM8400_DIGITAL_SIDE_TONE,
  132. WM8400_ADC_TO_DACR_SHIFT, 2, wm8400_digital_sidetone);
  133. static const char *wm8400_adcmode[] =
  134. {"Hi-fi mode", "Voice mode 1", "Voice mode 2", "Voice mode 3"};
  135. static const struct soc_enum wm8400_right_adcmode_enum =
  136. SOC_ENUM_SINGLE(WM8400_ADC_CTRL, WM8400_ADC_HPF_CUT_SHIFT, 3, wm8400_adcmode);
  137. static const struct snd_kcontrol_new wm8400_snd_controls[] = {
  138. /* INMIXL */
  139. SOC_SINGLE("LIN12 PGA Boost", WM8400_INPUT_MIXER3, WM8400_L12MNBST_SHIFT,
  140. 1, 0),
  141. SOC_SINGLE("LIN34 PGA Boost", WM8400_INPUT_MIXER3, WM8400_L34MNBST_SHIFT,
  142. 1, 0),
  143. /* INMIXR */
  144. SOC_SINGLE("RIN12 PGA Boost", WM8400_INPUT_MIXER3, WM8400_R12MNBST_SHIFT,
  145. 1, 0),
  146. SOC_SINGLE("RIN34 PGA Boost", WM8400_INPUT_MIXER3, WM8400_R34MNBST_SHIFT,
  147. 1, 0),
  148. /* LOMIX */
  149. SOC_SINGLE_TLV("LOMIX LIN3 Bypass Volume", WM8400_OUTPUT_MIXER3,
  150. WM8400_LLI3LOVOL_SHIFT, 7, 0, out_mix_tlv),
  151. SOC_SINGLE_TLV("LOMIX RIN12 PGA Bypass Volume", WM8400_OUTPUT_MIXER3,
  152. WM8400_LR12LOVOL_SHIFT, 7, 0, out_mix_tlv),
  153. SOC_SINGLE_TLV("LOMIX LIN12 PGA Bypass Volume", WM8400_OUTPUT_MIXER3,
  154. WM8400_LL12LOVOL_SHIFT, 7, 0, out_mix_tlv),
  155. SOC_SINGLE_TLV("LOMIX RIN3 Bypass Volume", WM8400_OUTPUT_MIXER5,
  156. WM8400_LRI3LOVOL_SHIFT, 7, 0, out_mix_tlv),
  157. SOC_SINGLE_TLV("LOMIX AINRMUX Bypass Volume", WM8400_OUTPUT_MIXER5,
  158. WM8400_LRBLOVOL_SHIFT, 7, 0, out_mix_tlv),
  159. SOC_SINGLE_TLV("LOMIX AINLMUX Bypass Volume", WM8400_OUTPUT_MIXER5,
  160. WM8400_LRBLOVOL_SHIFT, 7, 0, out_mix_tlv),
  161. /* ROMIX */
  162. SOC_SINGLE_TLV("ROMIX RIN3 Bypass Volume", WM8400_OUTPUT_MIXER4,
  163. WM8400_RRI3ROVOL_SHIFT, 7, 0, out_mix_tlv),
  164. SOC_SINGLE_TLV("ROMIX LIN12 PGA Bypass Volume", WM8400_OUTPUT_MIXER4,
  165. WM8400_RL12ROVOL_SHIFT, 7, 0, out_mix_tlv),
  166. SOC_SINGLE_TLV("ROMIX RIN12 PGA Bypass Volume", WM8400_OUTPUT_MIXER4,
  167. WM8400_RR12ROVOL_SHIFT, 7, 0, out_mix_tlv),
  168. SOC_SINGLE_TLV("ROMIX LIN3 Bypass Volume", WM8400_OUTPUT_MIXER6,
  169. WM8400_RLI3ROVOL_SHIFT, 7, 0, out_mix_tlv),
  170. SOC_SINGLE_TLV("ROMIX AINLMUX Bypass Volume", WM8400_OUTPUT_MIXER6,
  171. WM8400_RLBROVOL_SHIFT, 7, 0, out_mix_tlv),
  172. SOC_SINGLE_TLV("ROMIX AINRMUX Bypass Volume", WM8400_OUTPUT_MIXER6,
  173. WM8400_RRBROVOL_SHIFT, 7, 0, out_mix_tlv),
  174. /* LOUT */
  175. WM8400_OUTPGA_SINGLE_R_TLV("LOUT Volume", WM8400_LEFT_OUTPUT_VOLUME,
  176. WM8400_LOUTVOL_SHIFT, WM8400_LOUTVOL_MASK, 0, out_pga_tlv),
  177. SOC_SINGLE("LOUT ZC", WM8400_LEFT_OUTPUT_VOLUME, WM8400_LOZC_SHIFT, 1, 0),
  178. /* ROUT */
  179. WM8400_OUTPGA_SINGLE_R_TLV("ROUT Volume", WM8400_RIGHT_OUTPUT_VOLUME,
  180. WM8400_ROUTVOL_SHIFT, WM8400_ROUTVOL_MASK, 0, out_pga_tlv),
  181. SOC_SINGLE("ROUT ZC", WM8400_RIGHT_OUTPUT_VOLUME, WM8400_ROZC_SHIFT, 1, 0),
  182. /* LOPGA */
  183. WM8400_OUTPGA_SINGLE_R_TLV("LOPGA Volume", WM8400_LEFT_OPGA_VOLUME,
  184. WM8400_LOPGAVOL_SHIFT, WM8400_LOPGAVOL_MASK, 0, out_pga_tlv),
  185. SOC_SINGLE("LOPGA ZC Switch", WM8400_LEFT_OPGA_VOLUME,
  186. WM8400_LOPGAZC_SHIFT, 1, 0),
  187. /* ROPGA */
  188. WM8400_OUTPGA_SINGLE_R_TLV("ROPGA Volume", WM8400_RIGHT_OPGA_VOLUME,
  189. WM8400_ROPGAVOL_SHIFT, WM8400_ROPGAVOL_MASK, 0, out_pga_tlv),
  190. SOC_SINGLE("ROPGA ZC Switch", WM8400_RIGHT_OPGA_VOLUME,
  191. WM8400_ROPGAZC_SHIFT, 1, 0),
  192. SOC_SINGLE("LON Mute Switch", WM8400_LINE_OUTPUTS_VOLUME,
  193. WM8400_LONMUTE_SHIFT, 1, 0),
  194. SOC_SINGLE("LOP Mute Switch", WM8400_LINE_OUTPUTS_VOLUME,
  195. WM8400_LOPMUTE_SHIFT, 1, 0),
  196. SOC_SINGLE("LOP Attenuation Switch", WM8400_LINE_OUTPUTS_VOLUME,
  197. WM8400_LOATTN_SHIFT, 1, 0),
  198. SOC_SINGLE("RON Mute Switch", WM8400_LINE_OUTPUTS_VOLUME,
  199. WM8400_RONMUTE_SHIFT, 1, 0),
  200. SOC_SINGLE("ROP Mute Switch", WM8400_LINE_OUTPUTS_VOLUME,
  201. WM8400_ROPMUTE_SHIFT, 1, 0),
  202. SOC_SINGLE("ROP Attenuation Switch", WM8400_LINE_OUTPUTS_VOLUME,
  203. WM8400_ROATTN_SHIFT, 1, 0),
  204. SOC_SINGLE("OUT3 Mute Switch", WM8400_OUT3_4_VOLUME,
  205. WM8400_OUT3MUTE_SHIFT, 1, 0),
  206. SOC_SINGLE("OUT3 Attenuation Switch", WM8400_OUT3_4_VOLUME,
  207. WM8400_OUT3ATTN_SHIFT, 1, 0),
  208. SOC_SINGLE("OUT4 Mute Switch", WM8400_OUT3_4_VOLUME,
  209. WM8400_OUT4MUTE_SHIFT, 1, 0),
  210. SOC_SINGLE("OUT4 Attenuation Switch", WM8400_OUT3_4_VOLUME,
  211. WM8400_OUT4ATTN_SHIFT, 1, 0),
  212. SOC_SINGLE("Speaker Mode Switch", WM8400_CLASSD1,
  213. WM8400_CDMODE_SHIFT, 1, 0),
  214. SOC_SINGLE("Speaker Output Attenuation Volume", WM8400_SPEAKER_VOLUME,
  215. WM8400_SPKATTN_SHIFT, WM8400_SPKATTN_MASK, 0),
  216. SOC_SINGLE("Speaker DC Boost Volume", WM8400_CLASSD3,
  217. WM8400_DCGAIN_SHIFT, 6, 0),
  218. SOC_SINGLE("Speaker AC Boost Volume", WM8400_CLASSD3,
  219. WM8400_ACGAIN_SHIFT, 6, 0),
  220. WM8400_OUTPGA_SINGLE_R_TLV("Left DAC Digital Volume",
  221. WM8400_LEFT_DAC_DIGITAL_VOLUME, WM8400_DACL_VOL_SHIFT,
  222. 127, 0, out_dac_tlv),
  223. WM8400_OUTPGA_SINGLE_R_TLV("Right DAC Digital Volume",
  224. WM8400_RIGHT_DAC_DIGITAL_VOLUME, WM8400_DACR_VOL_SHIFT,
  225. 127, 0, out_dac_tlv),
  226. SOC_ENUM("Left Digital Sidetone", wm8400_left_digital_sidetone_enum),
  227. SOC_ENUM("Right Digital Sidetone", wm8400_right_digital_sidetone_enum),
  228. SOC_SINGLE_TLV("Left Digital Sidetone Volume", WM8400_DIGITAL_SIDE_TONE,
  229. WM8400_ADCL_DAC_SVOL_SHIFT, 15, 0, out_sidetone_tlv),
  230. SOC_SINGLE_TLV("Right Digital Sidetone Volume", WM8400_DIGITAL_SIDE_TONE,
  231. WM8400_ADCR_DAC_SVOL_SHIFT, 15, 0, out_sidetone_tlv),
  232. SOC_SINGLE("ADC Digital High Pass Filter Switch", WM8400_ADC_CTRL,
  233. WM8400_ADC_HPF_ENA_SHIFT, 1, 0),
  234. SOC_ENUM("ADC HPF Mode", wm8400_right_adcmode_enum),
  235. WM8400_OUTPGA_SINGLE_R_TLV("Left ADC Digital Volume",
  236. WM8400_LEFT_ADC_DIGITAL_VOLUME,
  237. WM8400_ADCL_VOL_SHIFT,
  238. WM8400_ADCL_VOL_MASK,
  239. 0,
  240. in_adc_tlv),
  241. WM8400_OUTPGA_SINGLE_R_TLV("Right ADC Digital Volume",
  242. WM8400_RIGHT_ADC_DIGITAL_VOLUME,
  243. WM8400_ADCR_VOL_SHIFT,
  244. WM8400_ADCR_VOL_MASK,
  245. 0,
  246. in_adc_tlv),
  247. WM8400_OUTPGA_SINGLE_R_TLV("LIN12 Volume",
  248. WM8400_LEFT_LINE_INPUT_1_2_VOLUME,
  249. WM8400_LIN12VOL_SHIFT,
  250. WM8400_LIN12VOL_MASK,
  251. 0,
  252. in_pga_tlv),
  253. SOC_SINGLE("LIN12 ZC Switch", WM8400_LEFT_LINE_INPUT_1_2_VOLUME,
  254. WM8400_LI12ZC_SHIFT, 1, 0),
  255. SOC_SINGLE("LIN12 Mute Switch", WM8400_LEFT_LINE_INPUT_1_2_VOLUME,
  256. WM8400_LI12MUTE_SHIFT, 1, 0),
  257. WM8400_OUTPGA_SINGLE_R_TLV("LIN34 Volume",
  258. WM8400_LEFT_LINE_INPUT_3_4_VOLUME,
  259. WM8400_LIN34VOL_SHIFT,
  260. WM8400_LIN34VOL_MASK,
  261. 0,
  262. in_pga_tlv),
  263. SOC_SINGLE("LIN34 ZC Switch", WM8400_LEFT_LINE_INPUT_3_4_VOLUME,
  264. WM8400_LI34ZC_SHIFT, 1, 0),
  265. SOC_SINGLE("LIN34 Mute Switch", WM8400_LEFT_LINE_INPUT_3_4_VOLUME,
  266. WM8400_LI34MUTE_SHIFT, 1, 0),
  267. WM8400_OUTPGA_SINGLE_R_TLV("RIN12 Volume",
  268. WM8400_RIGHT_LINE_INPUT_1_2_VOLUME,
  269. WM8400_RIN12VOL_SHIFT,
  270. WM8400_RIN12VOL_MASK,
  271. 0,
  272. in_pga_tlv),
  273. SOC_SINGLE("RIN12 ZC Switch", WM8400_RIGHT_LINE_INPUT_1_2_VOLUME,
  274. WM8400_RI12ZC_SHIFT, 1, 0),
  275. SOC_SINGLE("RIN12 Mute Switch", WM8400_RIGHT_LINE_INPUT_1_2_VOLUME,
  276. WM8400_RI12MUTE_SHIFT, 1, 0),
  277. WM8400_OUTPGA_SINGLE_R_TLV("RIN34 Volume",
  278. WM8400_RIGHT_LINE_INPUT_3_4_VOLUME,
  279. WM8400_RIN34VOL_SHIFT,
  280. WM8400_RIN34VOL_MASK,
  281. 0,
  282. in_pga_tlv),
  283. SOC_SINGLE("RIN34 ZC Switch", WM8400_RIGHT_LINE_INPUT_3_4_VOLUME,
  284. WM8400_RI34ZC_SHIFT, 1, 0),
  285. SOC_SINGLE("RIN34 Mute Switch", WM8400_RIGHT_LINE_INPUT_3_4_VOLUME,
  286. WM8400_RI34MUTE_SHIFT, 1, 0),
  287. };
  288. /* add non dapm controls */
  289. static int wm8400_add_controls(struct snd_soc_codec *codec)
  290. {
  291. return snd_soc_add_controls(codec, wm8400_snd_controls,
  292. ARRAY_SIZE(wm8400_snd_controls));
  293. }
  294. /*
  295. * _DAPM_ Controls
  296. */
  297. static int inmixer_event (struct snd_soc_dapm_widget *w,
  298. struct snd_kcontrol *kcontrol, int event)
  299. {
  300. u16 reg, fakepower;
  301. reg = wm8400_read(w->codec, WM8400_POWER_MANAGEMENT_2);
  302. fakepower = wm8400_read(w->codec, WM8400_INTDRIVBITS);
  303. if (fakepower & ((1 << WM8400_INMIXL_PWR) |
  304. (1 << WM8400_AINLMUX_PWR))) {
  305. reg |= WM8400_AINL_ENA;
  306. } else {
  307. reg &= ~WM8400_AINL_ENA;
  308. }
  309. if (fakepower & ((1 << WM8400_INMIXR_PWR) |
  310. (1 << WM8400_AINRMUX_PWR))) {
  311. reg |= WM8400_AINR_ENA;
  312. } else {
  313. reg &= ~WM8400_AINL_ENA;
  314. }
  315. wm8400_write(w->codec, WM8400_POWER_MANAGEMENT_2, reg);
  316. return 0;
  317. }
  318. static int outmixer_event (struct snd_soc_dapm_widget *w,
  319. struct snd_kcontrol * kcontrol, int event)
  320. {
  321. struct soc_mixer_control *mc =
  322. (struct soc_mixer_control *)kcontrol->private_value;
  323. u32 reg_shift = mc->shift;
  324. int ret = 0;
  325. u16 reg;
  326. switch (reg_shift) {
  327. case WM8400_SPEAKER_MIXER | (WM8400_LDSPK << 8) :
  328. reg = wm8400_read(w->codec, WM8400_OUTPUT_MIXER1);
  329. if (reg & WM8400_LDLO) {
  330. printk(KERN_WARNING
  331. "Cannot set as Output Mixer 1 LDLO Set\n");
  332. ret = -1;
  333. }
  334. break;
  335. case WM8400_SPEAKER_MIXER | (WM8400_RDSPK << 8):
  336. reg = wm8400_read(w->codec, WM8400_OUTPUT_MIXER2);
  337. if (reg & WM8400_RDRO) {
  338. printk(KERN_WARNING
  339. "Cannot set as Output Mixer 2 RDRO Set\n");
  340. ret = -1;
  341. }
  342. break;
  343. case WM8400_OUTPUT_MIXER1 | (WM8400_LDLO << 8):
  344. reg = wm8400_read(w->codec, WM8400_SPEAKER_MIXER);
  345. if (reg & WM8400_LDSPK) {
  346. printk(KERN_WARNING
  347. "Cannot set as Speaker Mixer LDSPK Set\n");
  348. ret = -1;
  349. }
  350. break;
  351. case WM8400_OUTPUT_MIXER2 | (WM8400_RDRO << 8):
  352. reg = wm8400_read(w->codec, WM8400_SPEAKER_MIXER);
  353. if (reg & WM8400_RDSPK) {
  354. printk(KERN_WARNING
  355. "Cannot set as Speaker Mixer RDSPK Set\n");
  356. ret = -1;
  357. }
  358. break;
  359. }
  360. return ret;
  361. }
  362. /* INMIX dB values */
  363. static const unsigned int in_mix_tlv[] = {
  364. TLV_DB_RANGE_HEAD(1),
  365. 0,7, TLV_DB_LINEAR_ITEM(-1200, 600),
  366. };
  367. /* Left In PGA Connections */
  368. static const struct snd_kcontrol_new wm8400_dapm_lin12_pga_controls[] = {
  369. SOC_DAPM_SINGLE("LIN1 Switch", WM8400_INPUT_MIXER2, WM8400_LMN1_SHIFT, 1, 0),
  370. SOC_DAPM_SINGLE("LIN2 Switch", WM8400_INPUT_MIXER2, WM8400_LMP2_SHIFT, 1, 0),
  371. };
  372. static const struct snd_kcontrol_new wm8400_dapm_lin34_pga_controls[] = {
  373. SOC_DAPM_SINGLE("LIN3 Switch", WM8400_INPUT_MIXER2, WM8400_LMN3_SHIFT, 1, 0),
  374. SOC_DAPM_SINGLE("LIN4 Switch", WM8400_INPUT_MIXER2, WM8400_LMP4_SHIFT, 1, 0),
  375. };
  376. /* Right In PGA Connections */
  377. static const struct snd_kcontrol_new wm8400_dapm_rin12_pga_controls[] = {
  378. SOC_DAPM_SINGLE("RIN1 Switch", WM8400_INPUT_MIXER2, WM8400_RMN1_SHIFT, 1, 0),
  379. SOC_DAPM_SINGLE("RIN2 Switch", WM8400_INPUT_MIXER2, WM8400_RMP2_SHIFT, 1, 0),
  380. };
  381. static const struct snd_kcontrol_new wm8400_dapm_rin34_pga_controls[] = {
  382. SOC_DAPM_SINGLE("RIN3 Switch", WM8400_INPUT_MIXER2, WM8400_RMN3_SHIFT, 1, 0),
  383. SOC_DAPM_SINGLE("RIN4 Switch", WM8400_INPUT_MIXER2, WM8400_RMP4_SHIFT, 1, 0),
  384. };
  385. /* INMIXL */
  386. static const struct snd_kcontrol_new wm8400_dapm_inmixl_controls[] = {
  387. SOC_DAPM_SINGLE_TLV("Record Left Volume", WM8400_INPUT_MIXER3,
  388. WM8400_LDBVOL_SHIFT, WM8400_LDBVOL_MASK, 0, in_mix_tlv),
  389. SOC_DAPM_SINGLE_TLV("LIN2 Volume", WM8400_INPUT_MIXER5, WM8400_LI2BVOL_SHIFT,
  390. 7, 0, in_mix_tlv),
  391. SOC_DAPM_SINGLE("LINPGA12 Switch", WM8400_INPUT_MIXER3, WM8400_L12MNB_SHIFT,
  392. 1, 0),
  393. SOC_DAPM_SINGLE("LINPGA34 Switch", WM8400_INPUT_MIXER3, WM8400_L34MNB_SHIFT,
  394. 1, 0),
  395. };
  396. /* INMIXR */
  397. static const struct snd_kcontrol_new wm8400_dapm_inmixr_controls[] = {
  398. SOC_DAPM_SINGLE_TLV("Record Right Volume", WM8400_INPUT_MIXER4,
  399. WM8400_RDBVOL_SHIFT, WM8400_RDBVOL_MASK, 0, in_mix_tlv),
  400. SOC_DAPM_SINGLE_TLV("RIN2 Volume", WM8400_INPUT_MIXER6, WM8400_RI2BVOL_SHIFT,
  401. 7, 0, in_mix_tlv),
  402. SOC_DAPM_SINGLE("RINPGA12 Switch", WM8400_INPUT_MIXER3, WM8400_L12MNB_SHIFT,
  403. 1, 0),
  404. SOC_DAPM_SINGLE("RINPGA34 Switch", WM8400_INPUT_MIXER3, WM8400_L34MNB_SHIFT,
  405. 1, 0),
  406. };
  407. /* AINLMUX */
  408. static const char *wm8400_ainlmux[] =
  409. {"INMIXL Mix", "RXVOICE Mix", "DIFFINL Mix"};
  410. static const struct soc_enum wm8400_ainlmux_enum =
  411. SOC_ENUM_SINGLE( WM8400_INPUT_MIXER1, WM8400_AINLMODE_SHIFT,
  412. ARRAY_SIZE(wm8400_ainlmux), wm8400_ainlmux);
  413. static const struct snd_kcontrol_new wm8400_dapm_ainlmux_controls =
  414. SOC_DAPM_ENUM("Route", wm8400_ainlmux_enum);
  415. /* DIFFINL */
  416. /* AINRMUX */
  417. static const char *wm8400_ainrmux[] =
  418. {"INMIXR Mix", "RXVOICE Mix", "DIFFINR Mix"};
  419. static const struct soc_enum wm8400_ainrmux_enum =
  420. SOC_ENUM_SINGLE( WM8400_INPUT_MIXER1, WM8400_AINRMODE_SHIFT,
  421. ARRAY_SIZE(wm8400_ainrmux), wm8400_ainrmux);
  422. static const struct snd_kcontrol_new wm8400_dapm_ainrmux_controls =
  423. SOC_DAPM_ENUM("Route", wm8400_ainrmux_enum);
  424. /* RXVOICE */
  425. static const struct snd_kcontrol_new wm8400_dapm_rxvoice_controls[] = {
  426. SOC_DAPM_SINGLE_TLV("LIN4/RXN", WM8400_INPUT_MIXER5, WM8400_LR4BVOL_SHIFT,
  427. WM8400_LR4BVOL_MASK, 0, in_mix_tlv),
  428. SOC_DAPM_SINGLE_TLV("RIN4/RXP", WM8400_INPUT_MIXER6, WM8400_RL4BVOL_SHIFT,
  429. WM8400_RL4BVOL_MASK, 0, in_mix_tlv),
  430. };
  431. /* LOMIX */
  432. static const struct snd_kcontrol_new wm8400_dapm_lomix_controls[] = {
  433. SOC_DAPM_SINGLE("LOMIX Right ADC Bypass Switch", WM8400_OUTPUT_MIXER1,
  434. WM8400_LRBLO_SHIFT, 1, 0),
  435. SOC_DAPM_SINGLE("LOMIX Left ADC Bypass Switch", WM8400_OUTPUT_MIXER1,
  436. WM8400_LLBLO_SHIFT, 1, 0),
  437. SOC_DAPM_SINGLE("LOMIX RIN3 Bypass Switch", WM8400_OUTPUT_MIXER1,
  438. WM8400_LRI3LO_SHIFT, 1, 0),
  439. SOC_DAPM_SINGLE("LOMIX LIN3 Bypass Switch", WM8400_OUTPUT_MIXER1,
  440. WM8400_LLI3LO_SHIFT, 1, 0),
  441. SOC_DAPM_SINGLE("LOMIX RIN12 PGA Bypass Switch", WM8400_OUTPUT_MIXER1,
  442. WM8400_LR12LO_SHIFT, 1, 0),
  443. SOC_DAPM_SINGLE("LOMIX LIN12 PGA Bypass Switch", WM8400_OUTPUT_MIXER1,
  444. WM8400_LL12LO_SHIFT, 1, 0),
  445. SOC_DAPM_SINGLE("LOMIX Left DAC Switch", WM8400_OUTPUT_MIXER1,
  446. WM8400_LDLO_SHIFT, 1, 0),
  447. };
  448. /* ROMIX */
  449. static const struct snd_kcontrol_new wm8400_dapm_romix_controls[] = {
  450. SOC_DAPM_SINGLE("ROMIX Left ADC Bypass Switch", WM8400_OUTPUT_MIXER2,
  451. WM8400_RLBRO_SHIFT, 1, 0),
  452. SOC_DAPM_SINGLE("ROMIX Right ADC Bypass Switch", WM8400_OUTPUT_MIXER2,
  453. WM8400_RRBRO_SHIFT, 1, 0),
  454. SOC_DAPM_SINGLE("ROMIX LIN3 Bypass Switch", WM8400_OUTPUT_MIXER2,
  455. WM8400_RLI3RO_SHIFT, 1, 0),
  456. SOC_DAPM_SINGLE("ROMIX RIN3 Bypass Switch", WM8400_OUTPUT_MIXER2,
  457. WM8400_RRI3RO_SHIFT, 1, 0),
  458. SOC_DAPM_SINGLE("ROMIX LIN12 PGA Bypass Switch", WM8400_OUTPUT_MIXER2,
  459. WM8400_RL12RO_SHIFT, 1, 0),
  460. SOC_DAPM_SINGLE("ROMIX RIN12 PGA Bypass Switch", WM8400_OUTPUT_MIXER2,
  461. WM8400_RR12RO_SHIFT, 1, 0),
  462. SOC_DAPM_SINGLE("ROMIX Right DAC Switch", WM8400_OUTPUT_MIXER2,
  463. WM8400_RDRO_SHIFT, 1, 0),
  464. };
  465. /* LONMIX */
  466. static const struct snd_kcontrol_new wm8400_dapm_lonmix_controls[] = {
  467. SOC_DAPM_SINGLE("LONMIX Left Mixer PGA Switch", WM8400_LINE_MIXER1,
  468. WM8400_LLOPGALON_SHIFT, 1, 0),
  469. SOC_DAPM_SINGLE("LONMIX Right Mixer PGA Switch", WM8400_LINE_MIXER1,
  470. WM8400_LROPGALON_SHIFT, 1, 0),
  471. SOC_DAPM_SINGLE("LONMIX Inverted LOP Switch", WM8400_LINE_MIXER1,
  472. WM8400_LOPLON_SHIFT, 1, 0),
  473. };
  474. /* LOPMIX */
  475. static const struct snd_kcontrol_new wm8400_dapm_lopmix_controls[] = {
  476. SOC_DAPM_SINGLE("LOPMIX Right Mic Bypass Switch", WM8400_LINE_MIXER1,
  477. WM8400_LR12LOP_SHIFT, 1, 0),
  478. SOC_DAPM_SINGLE("LOPMIX Left Mic Bypass Switch", WM8400_LINE_MIXER1,
  479. WM8400_LL12LOP_SHIFT, 1, 0),
  480. SOC_DAPM_SINGLE("LOPMIX Left Mixer PGA Switch", WM8400_LINE_MIXER1,
  481. WM8400_LLOPGALOP_SHIFT, 1, 0),
  482. };
  483. /* RONMIX */
  484. static const struct snd_kcontrol_new wm8400_dapm_ronmix_controls[] = {
  485. SOC_DAPM_SINGLE("RONMIX Right Mixer PGA Switch", WM8400_LINE_MIXER2,
  486. WM8400_RROPGARON_SHIFT, 1, 0),
  487. SOC_DAPM_SINGLE("RONMIX Left Mixer PGA Switch", WM8400_LINE_MIXER2,
  488. WM8400_RLOPGARON_SHIFT, 1, 0),
  489. SOC_DAPM_SINGLE("RONMIX Inverted ROP Switch", WM8400_LINE_MIXER2,
  490. WM8400_ROPRON_SHIFT, 1, 0),
  491. };
  492. /* ROPMIX */
  493. static const struct snd_kcontrol_new wm8400_dapm_ropmix_controls[] = {
  494. SOC_DAPM_SINGLE("ROPMIX Left Mic Bypass Switch", WM8400_LINE_MIXER2,
  495. WM8400_RL12ROP_SHIFT, 1, 0),
  496. SOC_DAPM_SINGLE("ROPMIX Right Mic Bypass Switch", WM8400_LINE_MIXER2,
  497. WM8400_RR12ROP_SHIFT, 1, 0),
  498. SOC_DAPM_SINGLE("ROPMIX Right Mixer PGA Switch", WM8400_LINE_MIXER2,
  499. WM8400_RROPGAROP_SHIFT, 1, 0),
  500. };
  501. /* OUT3MIX */
  502. static const struct snd_kcontrol_new wm8400_dapm_out3mix_controls[] = {
  503. SOC_DAPM_SINGLE("OUT3MIX LIN4/RXP Bypass Switch", WM8400_OUT3_4_MIXER,
  504. WM8400_LI4O3_SHIFT, 1, 0),
  505. SOC_DAPM_SINGLE("OUT3MIX Left Out PGA Switch", WM8400_OUT3_4_MIXER,
  506. WM8400_LPGAO3_SHIFT, 1, 0),
  507. };
  508. /* OUT4MIX */
  509. static const struct snd_kcontrol_new wm8400_dapm_out4mix_controls[] = {
  510. SOC_DAPM_SINGLE("OUT4MIX Right Out PGA Switch", WM8400_OUT3_4_MIXER,
  511. WM8400_RPGAO4_SHIFT, 1, 0),
  512. SOC_DAPM_SINGLE("OUT4MIX RIN4/RXP Bypass Switch", WM8400_OUT3_4_MIXER,
  513. WM8400_RI4O4_SHIFT, 1, 0),
  514. };
  515. /* SPKMIX */
  516. static const struct snd_kcontrol_new wm8400_dapm_spkmix_controls[] = {
  517. SOC_DAPM_SINGLE("SPKMIX LIN2 Bypass Switch", WM8400_SPEAKER_MIXER,
  518. WM8400_LI2SPK_SHIFT, 1, 0),
  519. SOC_DAPM_SINGLE("SPKMIX LADC Bypass Switch", WM8400_SPEAKER_MIXER,
  520. WM8400_LB2SPK_SHIFT, 1, 0),
  521. SOC_DAPM_SINGLE("SPKMIX Left Mixer PGA Switch", WM8400_SPEAKER_MIXER,
  522. WM8400_LOPGASPK_SHIFT, 1, 0),
  523. SOC_DAPM_SINGLE("SPKMIX Left DAC Switch", WM8400_SPEAKER_MIXER,
  524. WM8400_LDSPK_SHIFT, 1, 0),
  525. SOC_DAPM_SINGLE("SPKMIX Right DAC Switch", WM8400_SPEAKER_MIXER,
  526. WM8400_RDSPK_SHIFT, 1, 0),
  527. SOC_DAPM_SINGLE("SPKMIX Right Mixer PGA Switch", WM8400_SPEAKER_MIXER,
  528. WM8400_ROPGASPK_SHIFT, 1, 0),
  529. SOC_DAPM_SINGLE("SPKMIX RADC Bypass Switch", WM8400_SPEAKER_MIXER,
  530. WM8400_RL12ROP_SHIFT, 1, 0),
  531. SOC_DAPM_SINGLE("SPKMIX RIN2 Bypass Switch", WM8400_SPEAKER_MIXER,
  532. WM8400_RI2SPK_SHIFT, 1, 0),
  533. };
  534. static const struct snd_soc_dapm_widget wm8400_dapm_widgets[] = {
  535. /* Input Side */
  536. /* Input Lines */
  537. SND_SOC_DAPM_INPUT("LIN1"),
  538. SND_SOC_DAPM_INPUT("LIN2"),
  539. SND_SOC_DAPM_INPUT("LIN3"),
  540. SND_SOC_DAPM_INPUT("LIN4/RXN"),
  541. SND_SOC_DAPM_INPUT("RIN3"),
  542. SND_SOC_DAPM_INPUT("RIN4/RXP"),
  543. SND_SOC_DAPM_INPUT("RIN1"),
  544. SND_SOC_DAPM_INPUT("RIN2"),
  545. SND_SOC_DAPM_INPUT("Internal ADC Source"),
  546. /* DACs */
  547. SND_SOC_DAPM_ADC("Left ADC", "Left Capture", WM8400_POWER_MANAGEMENT_2,
  548. WM8400_ADCL_ENA_SHIFT, 0),
  549. SND_SOC_DAPM_ADC("Right ADC", "Right Capture", WM8400_POWER_MANAGEMENT_2,
  550. WM8400_ADCR_ENA_SHIFT, 0),
  551. /* Input PGAs */
  552. SND_SOC_DAPM_MIXER("LIN12 PGA", WM8400_POWER_MANAGEMENT_2,
  553. WM8400_LIN12_ENA_SHIFT,
  554. 0, &wm8400_dapm_lin12_pga_controls[0],
  555. ARRAY_SIZE(wm8400_dapm_lin12_pga_controls)),
  556. SND_SOC_DAPM_MIXER("LIN34 PGA", WM8400_POWER_MANAGEMENT_2,
  557. WM8400_LIN34_ENA_SHIFT,
  558. 0, &wm8400_dapm_lin34_pga_controls[0],
  559. ARRAY_SIZE(wm8400_dapm_lin34_pga_controls)),
  560. SND_SOC_DAPM_MIXER("RIN12 PGA", WM8400_POWER_MANAGEMENT_2,
  561. WM8400_RIN12_ENA_SHIFT,
  562. 0, &wm8400_dapm_rin12_pga_controls[0],
  563. ARRAY_SIZE(wm8400_dapm_rin12_pga_controls)),
  564. SND_SOC_DAPM_MIXER("RIN34 PGA", WM8400_POWER_MANAGEMENT_2,
  565. WM8400_RIN34_ENA_SHIFT,
  566. 0, &wm8400_dapm_rin34_pga_controls[0],
  567. ARRAY_SIZE(wm8400_dapm_rin34_pga_controls)),
  568. /* INMIXL */
  569. SND_SOC_DAPM_MIXER_E("INMIXL", WM8400_INTDRIVBITS, WM8400_INMIXL_PWR, 0,
  570. &wm8400_dapm_inmixl_controls[0],
  571. ARRAY_SIZE(wm8400_dapm_inmixl_controls),
  572. inmixer_event, SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  573. /* AINLMUX */
  574. SND_SOC_DAPM_MUX_E("AILNMUX", WM8400_INTDRIVBITS, WM8400_AINLMUX_PWR, 0,
  575. &wm8400_dapm_ainlmux_controls, inmixer_event,
  576. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  577. /* INMIXR */
  578. SND_SOC_DAPM_MIXER_E("INMIXR", WM8400_INTDRIVBITS, WM8400_INMIXR_PWR, 0,
  579. &wm8400_dapm_inmixr_controls[0],
  580. ARRAY_SIZE(wm8400_dapm_inmixr_controls),
  581. inmixer_event, SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  582. /* AINRMUX */
  583. SND_SOC_DAPM_MUX_E("AIRNMUX", WM8400_INTDRIVBITS, WM8400_AINRMUX_PWR, 0,
  584. &wm8400_dapm_ainrmux_controls, inmixer_event,
  585. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  586. /* Output Side */
  587. /* DACs */
  588. SND_SOC_DAPM_DAC("Left DAC", "Left Playback", WM8400_POWER_MANAGEMENT_3,
  589. WM8400_DACL_ENA_SHIFT, 0),
  590. SND_SOC_DAPM_DAC("Right DAC", "Right Playback", WM8400_POWER_MANAGEMENT_3,
  591. WM8400_DACR_ENA_SHIFT, 0),
  592. /* LOMIX */
  593. SND_SOC_DAPM_MIXER_E("LOMIX", WM8400_POWER_MANAGEMENT_3,
  594. WM8400_LOMIX_ENA_SHIFT,
  595. 0, &wm8400_dapm_lomix_controls[0],
  596. ARRAY_SIZE(wm8400_dapm_lomix_controls),
  597. outmixer_event, SND_SOC_DAPM_PRE_REG),
  598. /* LONMIX */
  599. SND_SOC_DAPM_MIXER("LONMIX", WM8400_POWER_MANAGEMENT_3, WM8400_LON_ENA_SHIFT,
  600. 0, &wm8400_dapm_lonmix_controls[0],
  601. ARRAY_SIZE(wm8400_dapm_lonmix_controls)),
  602. /* LOPMIX */
  603. SND_SOC_DAPM_MIXER("LOPMIX", WM8400_POWER_MANAGEMENT_3, WM8400_LOP_ENA_SHIFT,
  604. 0, &wm8400_dapm_lopmix_controls[0],
  605. ARRAY_SIZE(wm8400_dapm_lopmix_controls)),
  606. /* OUT3MIX */
  607. SND_SOC_DAPM_MIXER("OUT3MIX", WM8400_POWER_MANAGEMENT_1, WM8400_OUT3_ENA_SHIFT,
  608. 0, &wm8400_dapm_out3mix_controls[0],
  609. ARRAY_SIZE(wm8400_dapm_out3mix_controls)),
  610. /* SPKMIX */
  611. SND_SOC_DAPM_MIXER_E("SPKMIX", WM8400_POWER_MANAGEMENT_1, WM8400_SPK_ENA_SHIFT,
  612. 0, &wm8400_dapm_spkmix_controls[0],
  613. ARRAY_SIZE(wm8400_dapm_spkmix_controls), outmixer_event,
  614. SND_SOC_DAPM_PRE_REG),
  615. /* OUT4MIX */
  616. SND_SOC_DAPM_MIXER("OUT4MIX", WM8400_POWER_MANAGEMENT_1, WM8400_OUT4_ENA_SHIFT,
  617. 0, &wm8400_dapm_out4mix_controls[0],
  618. ARRAY_SIZE(wm8400_dapm_out4mix_controls)),
  619. /* ROPMIX */
  620. SND_SOC_DAPM_MIXER("ROPMIX", WM8400_POWER_MANAGEMENT_3, WM8400_ROP_ENA_SHIFT,
  621. 0, &wm8400_dapm_ropmix_controls[0],
  622. ARRAY_SIZE(wm8400_dapm_ropmix_controls)),
  623. /* RONMIX */
  624. SND_SOC_DAPM_MIXER("RONMIX", WM8400_POWER_MANAGEMENT_3, WM8400_RON_ENA_SHIFT,
  625. 0, &wm8400_dapm_ronmix_controls[0],
  626. ARRAY_SIZE(wm8400_dapm_ronmix_controls)),
  627. /* ROMIX */
  628. SND_SOC_DAPM_MIXER_E("ROMIX", WM8400_POWER_MANAGEMENT_3,
  629. WM8400_ROMIX_ENA_SHIFT,
  630. 0, &wm8400_dapm_romix_controls[0],
  631. ARRAY_SIZE(wm8400_dapm_romix_controls),
  632. outmixer_event, SND_SOC_DAPM_PRE_REG),
  633. /* LOUT PGA */
  634. SND_SOC_DAPM_PGA("LOUT PGA", WM8400_POWER_MANAGEMENT_1, WM8400_LOUT_ENA_SHIFT,
  635. 0, NULL, 0),
  636. /* ROUT PGA */
  637. SND_SOC_DAPM_PGA("ROUT PGA", WM8400_POWER_MANAGEMENT_1, WM8400_ROUT_ENA_SHIFT,
  638. 0, NULL, 0),
  639. /* LOPGA */
  640. SND_SOC_DAPM_PGA("LOPGA", WM8400_POWER_MANAGEMENT_3, WM8400_LOPGA_ENA_SHIFT, 0,
  641. NULL, 0),
  642. /* ROPGA */
  643. SND_SOC_DAPM_PGA("ROPGA", WM8400_POWER_MANAGEMENT_3, WM8400_ROPGA_ENA_SHIFT, 0,
  644. NULL, 0),
  645. /* MICBIAS */
  646. SND_SOC_DAPM_MICBIAS("MICBIAS", WM8400_POWER_MANAGEMENT_1,
  647. WM8400_MIC1BIAS_ENA_SHIFT, 0),
  648. SND_SOC_DAPM_OUTPUT("LON"),
  649. SND_SOC_DAPM_OUTPUT("LOP"),
  650. SND_SOC_DAPM_OUTPUT("OUT3"),
  651. SND_SOC_DAPM_OUTPUT("LOUT"),
  652. SND_SOC_DAPM_OUTPUT("SPKN"),
  653. SND_SOC_DAPM_OUTPUT("SPKP"),
  654. SND_SOC_DAPM_OUTPUT("ROUT"),
  655. SND_SOC_DAPM_OUTPUT("OUT4"),
  656. SND_SOC_DAPM_OUTPUT("ROP"),
  657. SND_SOC_DAPM_OUTPUT("RON"),
  658. SND_SOC_DAPM_OUTPUT("Internal DAC Sink"),
  659. };
  660. static const struct snd_soc_dapm_route audio_map[] = {
  661. /* Make DACs turn on when playing even if not mixed into any outputs */
  662. {"Internal DAC Sink", NULL, "Left DAC"},
  663. {"Internal DAC Sink", NULL, "Right DAC"},
  664. /* Make ADCs turn on when recording
  665. * even if not mixed from any inputs */
  666. {"Left ADC", NULL, "Internal ADC Source"},
  667. {"Right ADC", NULL, "Internal ADC Source"},
  668. /* Input Side */
  669. /* LIN12 PGA */
  670. {"LIN12 PGA", "LIN1 Switch", "LIN1"},
  671. {"LIN12 PGA", "LIN2 Switch", "LIN2"},
  672. /* LIN34 PGA */
  673. {"LIN34 PGA", "LIN3 Switch", "LIN3"},
  674. {"LIN34 PGA", "LIN4 Switch", "LIN4/RXN"},
  675. /* INMIXL */
  676. {"INMIXL", "Record Left Volume", "LOMIX"},
  677. {"INMIXL", "LIN2 Volume", "LIN2"},
  678. {"INMIXL", "LINPGA12 Switch", "LIN12 PGA"},
  679. {"INMIXL", "LINPGA34 Switch", "LIN34 PGA"},
  680. /* AILNMUX */
  681. {"AILNMUX", "INMIXL Mix", "INMIXL"},
  682. {"AILNMUX", "DIFFINL Mix", "LIN12 PGA"},
  683. {"AILNMUX", "DIFFINL Mix", "LIN34 PGA"},
  684. {"AILNMUX", "RXVOICE Mix", "LIN4/RXN"},
  685. {"AILNMUX", "RXVOICE Mix", "RIN4/RXP"},
  686. /* ADC */
  687. {"Left ADC", NULL, "AILNMUX"},
  688. /* RIN12 PGA */
  689. {"RIN12 PGA", "RIN1 Switch", "RIN1"},
  690. {"RIN12 PGA", "RIN2 Switch", "RIN2"},
  691. /* RIN34 PGA */
  692. {"RIN34 PGA", "RIN3 Switch", "RIN3"},
  693. {"RIN34 PGA", "RIN4 Switch", "RIN4/RXP"},
  694. /* INMIXL */
  695. {"INMIXR", "Record Right Volume", "ROMIX"},
  696. {"INMIXR", "RIN2 Volume", "RIN2"},
  697. {"INMIXR", "RINPGA12 Switch", "RIN12 PGA"},
  698. {"INMIXR", "RINPGA34 Switch", "RIN34 PGA"},
  699. /* AIRNMUX */
  700. {"AIRNMUX", "INMIXR Mix", "INMIXR"},
  701. {"AIRNMUX", "DIFFINR Mix", "RIN12 PGA"},
  702. {"AIRNMUX", "DIFFINR Mix", "RIN34 PGA"},
  703. {"AIRNMUX", "RXVOICE Mix", "LIN4/RXN"},
  704. {"AIRNMUX", "RXVOICE Mix", "RIN4/RXP"},
  705. /* ADC */
  706. {"Right ADC", NULL, "AIRNMUX"},
  707. /* LOMIX */
  708. {"LOMIX", "LOMIX RIN3 Bypass Switch", "RIN3"},
  709. {"LOMIX", "LOMIX LIN3 Bypass Switch", "LIN3"},
  710. {"LOMIX", "LOMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
  711. {"LOMIX", "LOMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
  712. {"LOMIX", "LOMIX Right ADC Bypass Switch", "AIRNMUX"},
  713. {"LOMIX", "LOMIX Left ADC Bypass Switch", "AILNMUX"},
  714. {"LOMIX", "LOMIX Left DAC Switch", "Left DAC"},
  715. /* ROMIX */
  716. {"ROMIX", "ROMIX RIN3 Bypass Switch", "RIN3"},
  717. {"ROMIX", "ROMIX LIN3 Bypass Switch", "LIN3"},
  718. {"ROMIX", "ROMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
  719. {"ROMIX", "ROMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
  720. {"ROMIX", "ROMIX Right ADC Bypass Switch", "AIRNMUX"},
  721. {"ROMIX", "ROMIX Left ADC Bypass Switch", "AILNMUX"},
  722. {"ROMIX", "ROMIX Right DAC Switch", "Right DAC"},
  723. /* SPKMIX */
  724. {"SPKMIX", "SPKMIX LIN2 Bypass Switch", "LIN2"},
  725. {"SPKMIX", "SPKMIX RIN2 Bypass Switch", "RIN2"},
  726. {"SPKMIX", "SPKMIX LADC Bypass Switch", "AILNMUX"},
  727. {"SPKMIX", "SPKMIX RADC Bypass Switch", "AIRNMUX"},
  728. {"SPKMIX", "SPKMIX Left Mixer PGA Switch", "LOPGA"},
  729. {"SPKMIX", "SPKMIX Right Mixer PGA Switch", "ROPGA"},
  730. {"SPKMIX", "SPKMIX Right DAC Switch", "Right DAC"},
  731. {"SPKMIX", "SPKMIX Left DAC Switch", "Right DAC"},
  732. /* LONMIX */
  733. {"LONMIX", "LONMIX Left Mixer PGA Switch", "LOPGA"},
  734. {"LONMIX", "LONMIX Right Mixer PGA Switch", "ROPGA"},
  735. {"LONMIX", "LONMIX Inverted LOP Switch", "LOPMIX"},
  736. /* LOPMIX */
  737. {"LOPMIX", "LOPMIX Right Mic Bypass Switch", "RIN12 PGA"},
  738. {"LOPMIX", "LOPMIX Left Mic Bypass Switch", "LIN12 PGA"},
  739. {"LOPMIX", "LOPMIX Left Mixer PGA Switch", "LOPGA"},
  740. /* OUT3MIX */
  741. {"OUT3MIX", "OUT3MIX LIN4/RXP Bypass Switch", "LIN4/RXN"},
  742. {"OUT3MIX", "OUT3MIX Left Out PGA Switch", "LOPGA"},
  743. /* OUT4MIX */
  744. {"OUT4MIX", "OUT4MIX Right Out PGA Switch", "ROPGA"},
  745. {"OUT4MIX", "OUT4MIX RIN4/RXP Bypass Switch", "RIN4/RXP"},
  746. /* RONMIX */
  747. {"RONMIX", "RONMIX Right Mixer PGA Switch", "ROPGA"},
  748. {"RONMIX", "RONMIX Left Mixer PGA Switch", "LOPGA"},
  749. {"RONMIX", "RONMIX Inverted ROP Switch", "ROPMIX"},
  750. /* ROPMIX */
  751. {"ROPMIX", "ROPMIX Left Mic Bypass Switch", "LIN12 PGA"},
  752. {"ROPMIX", "ROPMIX Right Mic Bypass Switch", "RIN12 PGA"},
  753. {"ROPMIX", "ROPMIX Right Mixer PGA Switch", "ROPGA"},
  754. /* Out Mixer PGAs */
  755. {"LOPGA", NULL, "LOMIX"},
  756. {"ROPGA", NULL, "ROMIX"},
  757. {"LOUT PGA", NULL, "LOMIX"},
  758. {"ROUT PGA", NULL, "ROMIX"},
  759. /* Output Pins */
  760. {"LON", NULL, "LONMIX"},
  761. {"LOP", NULL, "LOPMIX"},
  762. {"OUT3", NULL, "OUT3MIX"},
  763. {"LOUT", NULL, "LOUT PGA"},
  764. {"SPKN", NULL, "SPKMIX"},
  765. {"ROUT", NULL, "ROUT PGA"},
  766. {"OUT4", NULL, "OUT4MIX"},
  767. {"ROP", NULL, "ROPMIX"},
  768. {"RON", NULL, "RONMIX"},
  769. };
  770. static int wm8400_add_widgets(struct snd_soc_codec *codec)
  771. {
  772. snd_soc_dapm_new_controls(codec, wm8400_dapm_widgets,
  773. ARRAY_SIZE(wm8400_dapm_widgets));
  774. snd_soc_dapm_add_routes(codec, audio_map, ARRAY_SIZE(audio_map));
  775. snd_soc_dapm_new_widgets(codec);
  776. return 0;
  777. }
  778. /*
  779. * Clock after FLL and dividers
  780. */
  781. static int wm8400_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  782. int clk_id, unsigned int freq, int dir)
  783. {
  784. struct snd_soc_codec *codec = codec_dai->codec;
  785. struct wm8400_priv *wm8400 = codec->private_data;
  786. wm8400->sysclk = freq;
  787. return 0;
  788. }
  789. /*
  790. * Sets ADC and Voice DAC format.
  791. */
  792. static int wm8400_set_dai_fmt(struct snd_soc_dai *codec_dai,
  793. unsigned int fmt)
  794. {
  795. struct snd_soc_codec *codec = codec_dai->codec;
  796. u16 audio1, audio3;
  797. audio1 = wm8400_read(codec, WM8400_AUDIO_INTERFACE_1);
  798. audio3 = wm8400_read(codec, WM8400_AUDIO_INTERFACE_3);
  799. /* set master/slave audio interface */
  800. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  801. case SND_SOC_DAIFMT_CBS_CFS:
  802. audio3 &= ~WM8400_AIF_MSTR1;
  803. break;
  804. case SND_SOC_DAIFMT_CBM_CFM:
  805. audio3 |= WM8400_AIF_MSTR1;
  806. break;
  807. default:
  808. return -EINVAL;
  809. }
  810. audio1 &= ~WM8400_AIF_FMT_MASK;
  811. /* interface format */
  812. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  813. case SND_SOC_DAIFMT_I2S:
  814. audio1 |= WM8400_AIF_FMT_I2S;
  815. audio1 &= ~WM8400_AIF_LRCLK_INV;
  816. break;
  817. case SND_SOC_DAIFMT_RIGHT_J:
  818. audio1 |= WM8400_AIF_FMT_RIGHTJ;
  819. audio1 &= ~WM8400_AIF_LRCLK_INV;
  820. break;
  821. case SND_SOC_DAIFMT_LEFT_J:
  822. audio1 |= WM8400_AIF_FMT_LEFTJ;
  823. audio1 &= ~WM8400_AIF_LRCLK_INV;
  824. break;
  825. case SND_SOC_DAIFMT_DSP_A:
  826. audio1 |= WM8400_AIF_FMT_DSP;
  827. audio1 &= ~WM8400_AIF_LRCLK_INV;
  828. break;
  829. case SND_SOC_DAIFMT_DSP_B:
  830. audio1 |= WM8400_AIF_FMT_DSP | WM8400_AIF_LRCLK_INV;
  831. break;
  832. default:
  833. return -EINVAL;
  834. }
  835. wm8400_write(codec, WM8400_AUDIO_INTERFACE_1, audio1);
  836. wm8400_write(codec, WM8400_AUDIO_INTERFACE_3, audio3);
  837. return 0;
  838. }
  839. static int wm8400_set_dai_clkdiv(struct snd_soc_dai *codec_dai,
  840. int div_id, int div)
  841. {
  842. struct snd_soc_codec *codec = codec_dai->codec;
  843. u16 reg;
  844. switch (div_id) {
  845. case WM8400_MCLK_DIV:
  846. reg = wm8400_read(codec, WM8400_CLOCKING_2) &
  847. ~WM8400_MCLK_DIV_MASK;
  848. wm8400_write(codec, WM8400_CLOCKING_2, reg | div);
  849. break;
  850. case WM8400_DACCLK_DIV:
  851. reg = wm8400_read(codec, WM8400_CLOCKING_2) &
  852. ~WM8400_DAC_CLKDIV_MASK;
  853. wm8400_write(codec, WM8400_CLOCKING_2, reg | div);
  854. break;
  855. case WM8400_ADCCLK_DIV:
  856. reg = wm8400_read(codec, WM8400_CLOCKING_2) &
  857. ~WM8400_ADC_CLKDIV_MASK;
  858. wm8400_write(codec, WM8400_CLOCKING_2, reg | div);
  859. break;
  860. case WM8400_BCLK_DIV:
  861. reg = wm8400_read(codec, WM8400_CLOCKING_1) &
  862. ~WM8400_BCLK_DIV_MASK;
  863. wm8400_write(codec, WM8400_CLOCKING_1, reg | div);
  864. break;
  865. default:
  866. return -EINVAL;
  867. }
  868. return 0;
  869. }
  870. /*
  871. * Set PCM DAI bit size and sample rate.
  872. */
  873. static int wm8400_hw_params(struct snd_pcm_substream *substream,
  874. struct snd_pcm_hw_params *params,
  875. struct snd_soc_dai *dai)
  876. {
  877. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  878. struct snd_soc_device *socdev = rtd->socdev;
  879. struct snd_soc_codec *codec = socdev->card->codec;
  880. u16 audio1 = wm8400_read(codec, WM8400_AUDIO_INTERFACE_1);
  881. audio1 &= ~WM8400_AIF_WL_MASK;
  882. /* bit size */
  883. switch (params_format(params)) {
  884. case SNDRV_PCM_FORMAT_S16_LE:
  885. break;
  886. case SNDRV_PCM_FORMAT_S20_3LE:
  887. audio1 |= WM8400_AIF_WL_20BITS;
  888. break;
  889. case SNDRV_PCM_FORMAT_S24_LE:
  890. audio1 |= WM8400_AIF_WL_24BITS;
  891. break;
  892. case SNDRV_PCM_FORMAT_S32_LE:
  893. audio1 |= WM8400_AIF_WL_32BITS;
  894. break;
  895. }
  896. wm8400_write(codec, WM8400_AUDIO_INTERFACE_1, audio1);
  897. return 0;
  898. }
  899. static int wm8400_mute(struct snd_soc_dai *dai, int mute)
  900. {
  901. struct snd_soc_codec *codec = dai->codec;
  902. u16 val = wm8400_read(codec, WM8400_DAC_CTRL) & ~WM8400_DAC_MUTE;
  903. if (mute)
  904. wm8400_write(codec, WM8400_DAC_CTRL, val | WM8400_DAC_MUTE);
  905. else
  906. wm8400_write(codec, WM8400_DAC_CTRL, val);
  907. return 0;
  908. }
  909. /* TODO: set bias for best performance at standby */
  910. static int wm8400_set_bias_level(struct snd_soc_codec *codec,
  911. enum snd_soc_bias_level level)
  912. {
  913. struct wm8400_priv *wm8400 = codec->private_data;
  914. u16 val;
  915. int ret;
  916. switch (level) {
  917. case SND_SOC_BIAS_ON:
  918. break;
  919. case SND_SOC_BIAS_PREPARE:
  920. /* VMID=2*50k */
  921. val = wm8400_read(codec, WM8400_POWER_MANAGEMENT_1) &
  922. ~WM8400_VMID_MODE_MASK;
  923. wm8400_write(codec, WM8400_POWER_MANAGEMENT_1, val | 0x2);
  924. break;
  925. case SND_SOC_BIAS_STANDBY:
  926. if (codec->bias_level == SND_SOC_BIAS_OFF) {
  927. ret = regulator_bulk_enable(ARRAY_SIZE(power),
  928. &power[0]);
  929. if (ret != 0) {
  930. dev_err(wm8400->wm8400->dev,
  931. "Failed to enable regulators: %d\n",
  932. ret);
  933. return ret;
  934. }
  935. wm8400_write(codec, WM8400_POWER_MANAGEMENT_1,
  936. WM8400_CODEC_ENA | WM8400_SYSCLK_ENA);
  937. /* Enable POBCTRL, SOFT_ST, VMIDTOG and BUFDCOPEN */
  938. wm8400_write(codec, WM8400_ANTIPOP2, WM8400_SOFTST |
  939. WM8400_BUFDCOPEN | WM8400_POBCTRL);
  940. msleep(50);
  941. /* Enable VREF & VMID at 2x50k */
  942. val = wm8400_read(codec, WM8400_POWER_MANAGEMENT_1);
  943. val |= 0x2 | WM8400_VREF_ENA;
  944. wm8400_write(codec, WM8400_POWER_MANAGEMENT_1, val);
  945. /* Enable BUFIOEN */
  946. wm8400_write(codec, WM8400_ANTIPOP2, WM8400_SOFTST |
  947. WM8400_BUFDCOPEN | WM8400_POBCTRL |
  948. WM8400_BUFIOEN);
  949. /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
  950. wm8400_write(codec, WM8400_ANTIPOP2, WM8400_BUFIOEN);
  951. }
  952. /* VMID=2*300k */
  953. val = wm8400_read(codec, WM8400_POWER_MANAGEMENT_1) &
  954. ~WM8400_VMID_MODE_MASK;
  955. wm8400_write(codec, WM8400_POWER_MANAGEMENT_1, val | 0x4);
  956. break;
  957. case SND_SOC_BIAS_OFF:
  958. /* Enable POBCTRL and SOFT_ST */
  959. wm8400_write(codec, WM8400_ANTIPOP2, WM8400_SOFTST |
  960. WM8400_POBCTRL | WM8400_BUFIOEN);
  961. /* Enable POBCTRL, SOFT_ST and BUFDCOPEN */
  962. wm8400_write(codec, WM8400_ANTIPOP2, WM8400_SOFTST |
  963. WM8400_BUFDCOPEN | WM8400_POBCTRL |
  964. WM8400_BUFIOEN);
  965. /* mute DAC */
  966. val = wm8400_read(codec, WM8400_DAC_CTRL);
  967. wm8400_write(codec, WM8400_DAC_CTRL, val | WM8400_DAC_MUTE);
  968. /* Enable any disabled outputs */
  969. val = wm8400_read(codec, WM8400_POWER_MANAGEMENT_1);
  970. val |= WM8400_SPK_ENA | WM8400_OUT3_ENA |
  971. WM8400_OUT4_ENA | WM8400_LOUT_ENA |
  972. WM8400_ROUT_ENA;
  973. wm8400_write(codec, WM8400_POWER_MANAGEMENT_1, val);
  974. /* Disable VMID */
  975. val &= ~WM8400_VMID_MODE_MASK;
  976. wm8400_write(codec, WM8400_POWER_MANAGEMENT_1, val);
  977. msleep(300);
  978. /* Enable all output discharge bits */
  979. wm8400_write(codec, WM8400_ANTIPOP1, WM8400_DIS_LLINE |
  980. WM8400_DIS_RLINE | WM8400_DIS_OUT3 |
  981. WM8400_DIS_OUT4 | WM8400_DIS_LOUT |
  982. WM8400_DIS_ROUT);
  983. /* Disable VREF */
  984. val &= ~WM8400_VREF_ENA;
  985. wm8400_write(codec, WM8400_POWER_MANAGEMENT_1, val);
  986. /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
  987. wm8400_write(codec, WM8400_ANTIPOP2, 0x0);
  988. ret = regulator_bulk_disable(ARRAY_SIZE(power),
  989. &power[0]);
  990. if (ret != 0)
  991. return ret;
  992. break;
  993. }
  994. codec->bias_level = level;
  995. return 0;
  996. }
  997. #define WM8400_RATES SNDRV_PCM_RATE_8000_96000
  998. #define WM8400_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  999. SNDRV_PCM_FMTBIT_S24_LE)
  1000. static struct snd_soc_dai_ops wm8400_dai_ops = {
  1001. .hw_params = wm8400_hw_params,
  1002. .digital_mute = wm8400_mute,
  1003. .set_fmt = wm8400_set_dai_fmt,
  1004. .set_clkdiv = wm8400_set_dai_clkdiv,
  1005. .set_sysclk = wm8400_set_dai_sysclk,
  1006. };
  1007. /*
  1008. * The WM8400 supports 2 different and mutually exclusive DAI
  1009. * configurations.
  1010. *
  1011. * 1. ADC/DAC on Primary Interface
  1012. * 2. ADC on Primary Interface/DAC on secondary
  1013. */
  1014. struct snd_soc_dai wm8400_dai = {
  1015. /* ADC/DAC on primary */
  1016. .name = "WM8400 ADC/DAC Primary",
  1017. .id = 1,
  1018. .playback = {
  1019. .stream_name = "Playback",
  1020. .channels_min = 1,
  1021. .channels_max = 2,
  1022. .rates = WM8400_RATES,
  1023. .formats = WM8400_FORMATS,
  1024. },
  1025. .capture = {
  1026. .stream_name = "Capture",
  1027. .channels_min = 1,
  1028. .channels_max = 2,
  1029. .rates = WM8400_RATES,
  1030. .formats = WM8400_FORMATS,
  1031. },
  1032. .ops = &wm8400_dai_ops,
  1033. };
  1034. EXPORT_SYMBOL_GPL(wm8400_dai);
  1035. static int wm8400_suspend(struct platform_device *pdev, pm_message_t state)
  1036. {
  1037. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1038. struct snd_soc_codec *codec = socdev->card->codec;
  1039. wm8400_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1040. return 0;
  1041. }
  1042. static int wm8400_resume(struct platform_device *pdev)
  1043. {
  1044. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1045. struct snd_soc_codec *codec = socdev->card->codec;
  1046. wm8400_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1047. return 0;
  1048. }
  1049. static struct snd_soc_codec *wm8400_codec;
  1050. static int wm8400_probe(struct platform_device *pdev)
  1051. {
  1052. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1053. struct snd_soc_codec *codec;
  1054. int ret;
  1055. if (!wm8400_codec) {
  1056. dev_err(&pdev->dev, "wm8400 not yet discovered\n");
  1057. return -ENODEV;
  1058. }
  1059. codec = wm8400_codec;
  1060. socdev->card->codec = codec;
  1061. /* register pcms */
  1062. ret = snd_soc_new_pcms(socdev, SNDRV_DEFAULT_IDX1, SNDRV_DEFAULT_STR1);
  1063. if (ret < 0) {
  1064. dev_err(&pdev->dev, "failed to create pcms\n");
  1065. goto pcm_err;
  1066. }
  1067. wm8400_add_controls(codec);
  1068. wm8400_add_widgets(codec);
  1069. ret = snd_soc_init_card(socdev);
  1070. if (ret < 0) {
  1071. dev_err(&pdev->dev, "failed to register card\n");
  1072. goto card_err;
  1073. }
  1074. return ret;
  1075. card_err:
  1076. snd_soc_free_pcms(socdev);
  1077. snd_soc_dapm_free(socdev);
  1078. pcm_err:
  1079. return ret;
  1080. }
  1081. /* power down chip */
  1082. static int wm8400_remove(struct platform_device *pdev)
  1083. {
  1084. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1085. snd_soc_free_pcms(socdev);
  1086. snd_soc_dapm_free(socdev);
  1087. return 0;
  1088. }
  1089. struct snd_soc_codec_device soc_codec_dev_wm8400 = {
  1090. .probe = wm8400_probe,
  1091. .remove = wm8400_remove,
  1092. .suspend = wm8400_suspend,
  1093. .resume = wm8400_resume,
  1094. };
  1095. static void wm8400_probe_deferred(struct work_struct *work)
  1096. {
  1097. struct wm8400_priv *priv = container_of(work, struct wm8400_priv,
  1098. work);
  1099. struct snd_soc_codec *codec = &priv->codec;
  1100. int ret;
  1101. /* charge output caps */
  1102. wm8400_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1103. /* We're done, tell the subsystem. */
  1104. ret = snd_soc_register_codec(codec);
  1105. if (ret != 0) {
  1106. dev_err(priv->wm8400->dev,
  1107. "Failed to register codec: %d\n", ret);
  1108. goto err;
  1109. }
  1110. ret = snd_soc_register_dai(&wm8400_dai);
  1111. if (ret != 0) {
  1112. dev_err(priv->wm8400->dev,
  1113. "Failed to register DAI: %d\n", ret);
  1114. goto err_codec;
  1115. }
  1116. return;
  1117. err_codec:
  1118. snd_soc_unregister_codec(codec);
  1119. err:
  1120. wm8400_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1121. }
  1122. static int wm8400_codec_probe(struct platform_device *dev)
  1123. {
  1124. struct wm8400_priv *priv;
  1125. int ret;
  1126. u16 reg;
  1127. struct snd_soc_codec *codec;
  1128. priv = kzalloc(sizeof(struct wm8400_priv), GFP_KERNEL);
  1129. if (priv == NULL)
  1130. return -ENOMEM;
  1131. codec = &priv->codec;
  1132. codec->private_data = priv;
  1133. codec->control_data = dev->dev.driver_data;
  1134. priv->wm8400 = dev->dev.driver_data;
  1135. ret = regulator_bulk_get(priv->wm8400->dev,
  1136. ARRAY_SIZE(power), &power[0]);
  1137. if (ret != 0) {
  1138. dev_err(&dev->dev, "Failed to get regulators: %d\n", ret);
  1139. goto err;
  1140. }
  1141. codec->dev = &dev->dev;
  1142. wm8400_dai.dev = &dev->dev;
  1143. codec->name = "WM8400";
  1144. codec->owner = THIS_MODULE;
  1145. codec->read = wm8400_read;
  1146. codec->write = wm8400_write;
  1147. codec->bias_level = SND_SOC_BIAS_OFF;
  1148. codec->set_bias_level = wm8400_set_bias_level;
  1149. codec->dai = &wm8400_dai;
  1150. codec->num_dai = 1;
  1151. codec->reg_cache_size = WM8400_REGISTER_COUNT;
  1152. mutex_init(&codec->mutex);
  1153. INIT_LIST_HEAD(&codec->dapm_widgets);
  1154. INIT_LIST_HEAD(&codec->dapm_paths);
  1155. INIT_WORK(&priv->work, wm8400_probe_deferred);
  1156. wm8400_codec_reset(codec);
  1157. reg = wm8400_read(codec, WM8400_POWER_MANAGEMENT_1);
  1158. wm8400_write(codec, WM8400_POWER_MANAGEMENT_1, reg | WM8400_CODEC_ENA);
  1159. /* Latch volume update bits */
  1160. reg = wm8400_read(codec, WM8400_LEFT_LINE_INPUT_1_2_VOLUME);
  1161. wm8400_write(codec, WM8400_LEFT_LINE_INPUT_1_2_VOLUME,
  1162. reg & WM8400_IPVU);
  1163. reg = wm8400_read(codec, WM8400_RIGHT_LINE_INPUT_1_2_VOLUME);
  1164. wm8400_write(codec, WM8400_RIGHT_LINE_INPUT_1_2_VOLUME,
  1165. reg & WM8400_IPVU);
  1166. wm8400_write(codec, WM8400_LEFT_OUTPUT_VOLUME, 0x50 | (1<<8));
  1167. wm8400_write(codec, WM8400_RIGHT_OUTPUT_VOLUME, 0x50 | (1<<8));
  1168. wm8400_codec = codec;
  1169. if (!schedule_work(&priv->work)) {
  1170. ret = -EINVAL;
  1171. goto err_regulator;
  1172. }
  1173. return 0;
  1174. err_regulator:
  1175. wm8400_codec = NULL;
  1176. regulator_bulk_free(ARRAY_SIZE(power), power);
  1177. err:
  1178. kfree(priv);
  1179. return ret;
  1180. }
  1181. static int __exit wm8400_codec_remove(struct platform_device *dev)
  1182. {
  1183. struct wm8400_priv *priv = wm8400_codec->private_data;
  1184. u16 reg;
  1185. snd_soc_unregister_dai(&wm8400_dai);
  1186. snd_soc_unregister_codec(wm8400_codec);
  1187. reg = wm8400_read(wm8400_codec, WM8400_POWER_MANAGEMENT_1);
  1188. wm8400_write(wm8400_codec, WM8400_POWER_MANAGEMENT_1,
  1189. reg & (~WM8400_CODEC_ENA));
  1190. regulator_bulk_free(ARRAY_SIZE(power), power);
  1191. kfree(priv);
  1192. wm8400_codec = NULL;
  1193. return 0;
  1194. }
  1195. static struct platform_driver wm8400_codec_driver = {
  1196. .driver = {
  1197. .name = "wm8400-codec",
  1198. .owner = THIS_MODULE,
  1199. },
  1200. .probe = wm8400_codec_probe,
  1201. .remove = __exit_p(wm8400_codec_remove),
  1202. };
  1203. static int __init wm8400_codec_init(void)
  1204. {
  1205. return platform_driver_register(&wm8400_codec_driver);
  1206. }
  1207. module_init(wm8400_codec_init);
  1208. static void __exit wm8400_codec_exit(void)
  1209. {
  1210. platform_driver_unregister(&wm8400_codec_driver);
  1211. }
  1212. module_exit(wm8400_codec_exit);
  1213. EXPORT_SYMBOL_GPL(soc_codec_dev_wm8400);
  1214. MODULE_DESCRIPTION("ASoC WM8400 driver");
  1215. MODULE_AUTHOR("Mark Brown");
  1216. MODULE_LICENSE("GPL");
  1217. MODULE_ALIAS("platform:wm8400-codec");