ahci.c 46 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736
  1. /*
  2. * ahci.c - AHCI SATA support
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2004-2005 Red Hat, Inc.
  9. *
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; see the file COPYING. If not, write to
  23. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. *
  26. * libata documentation is available via 'make {ps|pdf}docs',
  27. * as Documentation/DocBook/libata.*
  28. *
  29. * AHCI hardware documentation:
  30. * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
  31. * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
  32. *
  33. */
  34. #include <linux/kernel.h>
  35. #include <linux/module.h>
  36. #include <linux/pci.h>
  37. #include <linux/init.h>
  38. #include <linux/blkdev.h>
  39. #include <linux/delay.h>
  40. #include <linux/interrupt.h>
  41. #include <linux/dma-mapping.h>
  42. #include <linux/device.h>
  43. #include <scsi/scsi_host.h>
  44. #include <scsi/scsi_cmnd.h>
  45. #include <linux/libata.h>
  46. #define DRV_NAME "ahci"
  47. #define DRV_VERSION "2.1"
  48. enum {
  49. AHCI_PCI_BAR = 5,
  50. AHCI_MAX_PORTS = 32,
  51. AHCI_MAX_SG = 168, /* hardware max is 64K */
  52. AHCI_DMA_BOUNDARY = 0xffffffff,
  53. AHCI_USE_CLUSTERING = 0,
  54. AHCI_MAX_CMDS = 32,
  55. AHCI_CMD_SZ = 32,
  56. AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ,
  57. AHCI_RX_FIS_SZ = 256,
  58. AHCI_CMD_TBL_CDB = 0x40,
  59. AHCI_CMD_TBL_HDR_SZ = 0x80,
  60. AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
  61. AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
  62. AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
  63. AHCI_RX_FIS_SZ,
  64. AHCI_IRQ_ON_SG = (1 << 31),
  65. AHCI_CMD_ATAPI = (1 << 5),
  66. AHCI_CMD_WRITE = (1 << 6),
  67. AHCI_CMD_PREFETCH = (1 << 7),
  68. AHCI_CMD_RESET = (1 << 8),
  69. AHCI_CMD_CLR_BUSY = (1 << 10),
  70. RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
  71. RX_FIS_SDB = 0x58, /* offset of SDB FIS data */
  72. RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */
  73. board_ahci = 0,
  74. board_ahci_pi = 1,
  75. board_ahci_vt8251 = 2,
  76. board_ahci_ign_iferr = 3,
  77. /* global controller registers */
  78. HOST_CAP = 0x00, /* host capabilities */
  79. HOST_CTL = 0x04, /* global host control */
  80. HOST_IRQ_STAT = 0x08, /* interrupt status */
  81. HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
  82. HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
  83. /* HOST_CTL bits */
  84. HOST_RESET = (1 << 0), /* reset controller; self-clear */
  85. HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
  86. HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
  87. /* HOST_CAP bits */
  88. HOST_CAP_SSC = (1 << 14), /* Slumber capable */
  89. HOST_CAP_CLO = (1 << 24), /* Command List Override support */
  90. HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */
  91. HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */
  92. HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
  93. /* registers for each SATA port */
  94. PORT_LST_ADDR = 0x00, /* command list DMA addr */
  95. PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
  96. PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
  97. PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
  98. PORT_IRQ_STAT = 0x10, /* interrupt status */
  99. PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
  100. PORT_CMD = 0x18, /* port command */
  101. PORT_TFDATA = 0x20, /* taskfile data */
  102. PORT_SIG = 0x24, /* device TF signature */
  103. PORT_CMD_ISSUE = 0x38, /* command issue */
  104. PORT_SCR = 0x28, /* SATA phy register block */
  105. PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
  106. PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
  107. PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
  108. PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
  109. /* PORT_IRQ_{STAT,MASK} bits */
  110. PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
  111. PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
  112. PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
  113. PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
  114. PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
  115. PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
  116. PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
  117. PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
  118. PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
  119. PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
  120. PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
  121. PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
  122. PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
  123. PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
  124. PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
  125. PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
  126. PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
  127. PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR |
  128. PORT_IRQ_IF_ERR |
  129. PORT_IRQ_CONNECT |
  130. PORT_IRQ_PHYRDY |
  131. PORT_IRQ_UNK_FIS,
  132. PORT_IRQ_ERROR = PORT_IRQ_FREEZE |
  133. PORT_IRQ_TF_ERR |
  134. PORT_IRQ_HBUS_DATA_ERR,
  135. DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
  136. PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
  137. PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
  138. /* PORT_CMD bits */
  139. PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
  140. PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
  141. PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
  142. PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
  143. PORT_CMD_CLO = (1 << 3), /* Command list override */
  144. PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
  145. PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
  146. PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
  147. PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */
  148. PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
  149. PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
  150. PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
  151. /* ap->flags bits */
  152. AHCI_FLAG_NO_NCQ = (1 << 24),
  153. AHCI_FLAG_IGN_IRQ_IF_ERR = (1 << 25), /* ignore IRQ_IF_ERR */
  154. AHCI_FLAG_HONOR_PI = (1 << 26), /* honor PORTS_IMPL */
  155. };
  156. struct ahci_cmd_hdr {
  157. u32 opts;
  158. u32 status;
  159. u32 tbl_addr;
  160. u32 tbl_addr_hi;
  161. u32 reserved[4];
  162. };
  163. struct ahci_sg {
  164. u32 addr;
  165. u32 addr_hi;
  166. u32 reserved;
  167. u32 flags_size;
  168. };
  169. struct ahci_host_priv {
  170. u32 cap; /* cache of HOST_CAP register */
  171. u32 port_map; /* cache of HOST_PORTS_IMPL reg */
  172. };
  173. struct ahci_port_priv {
  174. struct ahci_cmd_hdr *cmd_slot;
  175. dma_addr_t cmd_slot_dma;
  176. void *cmd_tbl;
  177. dma_addr_t cmd_tbl_dma;
  178. void *rx_fis;
  179. dma_addr_t rx_fis_dma;
  180. /* for NCQ spurious interrupt analysis */
  181. unsigned int ncq_saw_d2h:1;
  182. unsigned int ncq_saw_dmas:1;
  183. };
  184. static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg);
  185. static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
  186. static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  187. static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
  188. static irqreturn_t ahci_interrupt (int irq, void *dev_instance);
  189. static void ahci_irq_clear(struct ata_port *ap);
  190. static int ahci_port_start(struct ata_port *ap);
  191. static void ahci_port_stop(struct ata_port *ap);
  192. static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
  193. static void ahci_qc_prep(struct ata_queued_cmd *qc);
  194. static u8 ahci_check_status(struct ata_port *ap);
  195. static void ahci_freeze(struct ata_port *ap);
  196. static void ahci_thaw(struct ata_port *ap);
  197. static void ahci_error_handler(struct ata_port *ap);
  198. static void ahci_vt8251_error_handler(struct ata_port *ap);
  199. static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
  200. static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
  201. static int ahci_port_resume(struct ata_port *ap);
  202. static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
  203. static int ahci_pci_device_resume(struct pci_dev *pdev);
  204. static struct scsi_host_template ahci_sht = {
  205. .module = THIS_MODULE,
  206. .name = DRV_NAME,
  207. .ioctl = ata_scsi_ioctl,
  208. .queuecommand = ata_scsi_queuecmd,
  209. .change_queue_depth = ata_scsi_change_queue_depth,
  210. .can_queue = AHCI_MAX_CMDS - 1,
  211. .this_id = ATA_SHT_THIS_ID,
  212. .sg_tablesize = AHCI_MAX_SG,
  213. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  214. .emulated = ATA_SHT_EMULATED,
  215. .use_clustering = AHCI_USE_CLUSTERING,
  216. .proc_name = DRV_NAME,
  217. .dma_boundary = AHCI_DMA_BOUNDARY,
  218. .slave_configure = ata_scsi_slave_config,
  219. .slave_destroy = ata_scsi_slave_destroy,
  220. .bios_param = ata_std_bios_param,
  221. .suspend = ata_scsi_device_suspend,
  222. .resume = ata_scsi_device_resume,
  223. };
  224. static const struct ata_port_operations ahci_ops = {
  225. .port_disable = ata_port_disable,
  226. .check_status = ahci_check_status,
  227. .check_altstatus = ahci_check_status,
  228. .dev_select = ata_noop_dev_select,
  229. .tf_read = ahci_tf_read,
  230. .qc_prep = ahci_qc_prep,
  231. .qc_issue = ahci_qc_issue,
  232. .irq_handler = ahci_interrupt,
  233. .irq_clear = ahci_irq_clear,
  234. .irq_on = ata_dummy_irq_on,
  235. .irq_ack = ata_dummy_irq_ack,
  236. .scr_read = ahci_scr_read,
  237. .scr_write = ahci_scr_write,
  238. .freeze = ahci_freeze,
  239. .thaw = ahci_thaw,
  240. .error_handler = ahci_error_handler,
  241. .post_internal_cmd = ahci_post_internal_cmd,
  242. .port_suspend = ahci_port_suspend,
  243. .port_resume = ahci_port_resume,
  244. .port_start = ahci_port_start,
  245. .port_stop = ahci_port_stop,
  246. };
  247. static const struct ata_port_operations ahci_vt8251_ops = {
  248. .port_disable = ata_port_disable,
  249. .check_status = ahci_check_status,
  250. .check_altstatus = ahci_check_status,
  251. .dev_select = ata_noop_dev_select,
  252. .tf_read = ahci_tf_read,
  253. .qc_prep = ahci_qc_prep,
  254. .qc_issue = ahci_qc_issue,
  255. .irq_handler = ahci_interrupt,
  256. .irq_clear = ahci_irq_clear,
  257. .irq_on = ata_dummy_irq_on,
  258. .irq_ack = ata_dummy_irq_ack,
  259. .scr_read = ahci_scr_read,
  260. .scr_write = ahci_scr_write,
  261. .freeze = ahci_freeze,
  262. .thaw = ahci_thaw,
  263. .error_handler = ahci_vt8251_error_handler,
  264. .post_internal_cmd = ahci_post_internal_cmd,
  265. .port_suspend = ahci_port_suspend,
  266. .port_resume = ahci_port_resume,
  267. .port_start = ahci_port_start,
  268. .port_stop = ahci_port_stop,
  269. };
  270. static const struct ata_port_info ahci_port_info[] = {
  271. /* board_ahci */
  272. {
  273. .sht = &ahci_sht,
  274. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  275. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  276. ATA_FLAG_SKIP_D2H_BSY,
  277. .pio_mask = 0x1f, /* pio0-4 */
  278. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  279. .port_ops = &ahci_ops,
  280. },
  281. /* board_ahci_pi */
  282. {
  283. .sht = &ahci_sht,
  284. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  285. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  286. ATA_FLAG_SKIP_D2H_BSY | AHCI_FLAG_HONOR_PI,
  287. .pio_mask = 0x1f, /* pio0-4 */
  288. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  289. .port_ops = &ahci_ops,
  290. },
  291. /* board_ahci_vt8251 */
  292. {
  293. .sht = &ahci_sht,
  294. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  295. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  296. ATA_FLAG_SKIP_D2H_BSY |
  297. ATA_FLAG_HRST_TO_RESUME | AHCI_FLAG_NO_NCQ,
  298. .pio_mask = 0x1f, /* pio0-4 */
  299. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  300. .port_ops = &ahci_vt8251_ops,
  301. },
  302. /* board_ahci_ign_iferr */
  303. {
  304. .sht = &ahci_sht,
  305. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  306. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  307. ATA_FLAG_SKIP_D2H_BSY |
  308. AHCI_FLAG_IGN_IRQ_IF_ERR,
  309. .pio_mask = 0x1f, /* pio0-4 */
  310. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  311. .port_ops = &ahci_ops,
  312. },
  313. };
  314. static const struct pci_device_id ahci_pci_tbl[] = {
  315. /* Intel */
  316. { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
  317. { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
  318. { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
  319. { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
  320. { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
  321. { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
  322. { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
  323. { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
  324. { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
  325. { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
  326. { PCI_VDEVICE(INTEL, 0x2821), board_ahci_pi }, /* ICH8 */
  327. { PCI_VDEVICE(INTEL, 0x2822), board_ahci_pi }, /* ICH8 */
  328. { PCI_VDEVICE(INTEL, 0x2824), board_ahci_pi }, /* ICH8 */
  329. { PCI_VDEVICE(INTEL, 0x2829), board_ahci_pi }, /* ICH8M */
  330. { PCI_VDEVICE(INTEL, 0x282a), board_ahci_pi }, /* ICH8M */
  331. { PCI_VDEVICE(INTEL, 0x2922), board_ahci_pi }, /* ICH9 */
  332. { PCI_VDEVICE(INTEL, 0x2923), board_ahci_pi }, /* ICH9 */
  333. { PCI_VDEVICE(INTEL, 0x2924), board_ahci_pi }, /* ICH9 */
  334. { PCI_VDEVICE(INTEL, 0x2925), board_ahci_pi }, /* ICH9 */
  335. { PCI_VDEVICE(INTEL, 0x2927), board_ahci_pi }, /* ICH9 */
  336. { PCI_VDEVICE(INTEL, 0x2929), board_ahci_pi }, /* ICH9M */
  337. { PCI_VDEVICE(INTEL, 0x292a), board_ahci_pi }, /* ICH9M */
  338. { PCI_VDEVICE(INTEL, 0x292b), board_ahci_pi }, /* ICH9M */
  339. { PCI_VDEVICE(INTEL, 0x292f), board_ahci_pi }, /* ICH9M */
  340. { PCI_VDEVICE(INTEL, 0x294d), board_ahci_pi }, /* ICH9 */
  341. { PCI_VDEVICE(INTEL, 0x294e), board_ahci_pi }, /* ICH9M */
  342. /* JMicron 360/1/3/5/6, match class to avoid IDE function */
  343. { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
  344. PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
  345. /* ATI */
  346. { PCI_VDEVICE(ATI, 0x4380), board_ahci }, /* ATI SB600 non-raid */
  347. { PCI_VDEVICE(ATI, 0x4381), board_ahci }, /* ATI SB600 raid */
  348. /* VIA */
  349. { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
  350. /* NVIDIA */
  351. { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci }, /* MCP65 */
  352. { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci }, /* MCP65 */
  353. { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci }, /* MCP65 */
  354. { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci }, /* MCP65 */
  355. { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci }, /* MCP65 */
  356. { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci }, /* MCP65 */
  357. { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci }, /* MCP65 */
  358. { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci }, /* MCP65 */
  359. { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci }, /* MCP67 */
  360. { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci }, /* MCP67 */
  361. { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci }, /* MCP67 */
  362. { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci }, /* MCP67 */
  363. { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci }, /* MCP67 */
  364. { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci }, /* MCP67 */
  365. { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci }, /* MCP67 */
  366. { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci }, /* MCP67 */
  367. { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci }, /* MCP67 */
  368. { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci }, /* MCP67 */
  369. { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci }, /* MCP67 */
  370. { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci }, /* MCP67 */
  371. /* SiS */
  372. { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
  373. { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 966 */
  374. { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
  375. /* Generic, PCI class code for AHCI */
  376. { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
  377. PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
  378. { } /* terminate list */
  379. };
  380. static struct pci_driver ahci_pci_driver = {
  381. .name = DRV_NAME,
  382. .id_table = ahci_pci_tbl,
  383. .probe = ahci_init_one,
  384. .remove = ata_pci_remove_one,
  385. .suspend = ahci_pci_device_suspend,
  386. .resume = ahci_pci_device_resume,
  387. };
  388. static inline int ahci_nr_ports(u32 cap)
  389. {
  390. return (cap & 0x1f) + 1;
  391. }
  392. static inline void __iomem *ahci_port_base(void __iomem *base,
  393. unsigned int port)
  394. {
  395. return base + 0x100 + (port * 0x80);
  396. }
  397. static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg_in)
  398. {
  399. unsigned int sc_reg;
  400. switch (sc_reg_in) {
  401. case SCR_STATUS: sc_reg = 0; break;
  402. case SCR_CONTROL: sc_reg = 1; break;
  403. case SCR_ERROR: sc_reg = 2; break;
  404. case SCR_ACTIVE: sc_reg = 3; break;
  405. default:
  406. return 0xffffffffU;
  407. }
  408. return readl(ap->ioaddr.scr_addr + (sc_reg * 4));
  409. }
  410. static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg_in,
  411. u32 val)
  412. {
  413. unsigned int sc_reg;
  414. switch (sc_reg_in) {
  415. case SCR_STATUS: sc_reg = 0; break;
  416. case SCR_CONTROL: sc_reg = 1; break;
  417. case SCR_ERROR: sc_reg = 2; break;
  418. case SCR_ACTIVE: sc_reg = 3; break;
  419. default:
  420. return;
  421. }
  422. writel(val, ap->ioaddr.scr_addr + (sc_reg * 4));
  423. }
  424. static void ahci_start_engine(void __iomem *port_mmio)
  425. {
  426. u32 tmp;
  427. /* start DMA */
  428. tmp = readl(port_mmio + PORT_CMD);
  429. tmp |= PORT_CMD_START;
  430. writel(tmp, port_mmio + PORT_CMD);
  431. readl(port_mmio + PORT_CMD); /* flush */
  432. }
  433. static int ahci_stop_engine(void __iomem *port_mmio)
  434. {
  435. u32 tmp;
  436. tmp = readl(port_mmio + PORT_CMD);
  437. /* check if the HBA is idle */
  438. if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
  439. return 0;
  440. /* setting HBA to idle */
  441. tmp &= ~PORT_CMD_START;
  442. writel(tmp, port_mmio + PORT_CMD);
  443. /* wait for engine to stop. This could be as long as 500 msec */
  444. tmp = ata_wait_register(port_mmio + PORT_CMD,
  445. PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
  446. if (tmp & PORT_CMD_LIST_ON)
  447. return -EIO;
  448. return 0;
  449. }
  450. static void ahci_start_fis_rx(void __iomem *port_mmio, u32 cap,
  451. dma_addr_t cmd_slot_dma, dma_addr_t rx_fis_dma)
  452. {
  453. u32 tmp;
  454. /* set FIS registers */
  455. if (cap & HOST_CAP_64)
  456. writel((cmd_slot_dma >> 16) >> 16, port_mmio + PORT_LST_ADDR_HI);
  457. writel(cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
  458. if (cap & HOST_CAP_64)
  459. writel((rx_fis_dma >> 16) >> 16, port_mmio + PORT_FIS_ADDR_HI);
  460. writel(rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
  461. /* enable FIS reception */
  462. tmp = readl(port_mmio + PORT_CMD);
  463. tmp |= PORT_CMD_FIS_RX;
  464. writel(tmp, port_mmio + PORT_CMD);
  465. /* flush */
  466. readl(port_mmio + PORT_CMD);
  467. }
  468. static int ahci_stop_fis_rx(void __iomem *port_mmio)
  469. {
  470. u32 tmp;
  471. /* disable FIS reception */
  472. tmp = readl(port_mmio + PORT_CMD);
  473. tmp &= ~PORT_CMD_FIS_RX;
  474. writel(tmp, port_mmio + PORT_CMD);
  475. /* wait for completion, spec says 500ms, give it 1000 */
  476. tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
  477. PORT_CMD_FIS_ON, 10, 1000);
  478. if (tmp & PORT_CMD_FIS_ON)
  479. return -EBUSY;
  480. return 0;
  481. }
  482. static void ahci_power_up(void __iomem *port_mmio, u32 cap)
  483. {
  484. u32 cmd;
  485. cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
  486. /* spin up device */
  487. if (cap & HOST_CAP_SSS) {
  488. cmd |= PORT_CMD_SPIN_UP;
  489. writel(cmd, port_mmio + PORT_CMD);
  490. }
  491. /* wake up link */
  492. writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
  493. }
  494. static void ahci_power_down(void __iomem *port_mmio, u32 cap)
  495. {
  496. u32 cmd, scontrol;
  497. if (!(cap & HOST_CAP_SSS))
  498. return;
  499. /* put device into listen mode, first set PxSCTL.DET to 0 */
  500. scontrol = readl(port_mmio + PORT_SCR_CTL);
  501. scontrol &= ~0xf;
  502. writel(scontrol, port_mmio + PORT_SCR_CTL);
  503. /* then set PxCMD.SUD to 0 */
  504. cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
  505. cmd &= ~PORT_CMD_SPIN_UP;
  506. writel(cmd, port_mmio + PORT_CMD);
  507. }
  508. static void ahci_init_port(void __iomem *port_mmio, u32 cap,
  509. dma_addr_t cmd_slot_dma, dma_addr_t rx_fis_dma)
  510. {
  511. /* enable FIS reception */
  512. ahci_start_fis_rx(port_mmio, cap, cmd_slot_dma, rx_fis_dma);
  513. /* enable DMA */
  514. ahci_start_engine(port_mmio);
  515. }
  516. static int ahci_deinit_port(void __iomem *port_mmio, u32 cap, const char **emsg)
  517. {
  518. int rc;
  519. /* disable DMA */
  520. rc = ahci_stop_engine(port_mmio);
  521. if (rc) {
  522. *emsg = "failed to stop engine";
  523. return rc;
  524. }
  525. /* disable FIS reception */
  526. rc = ahci_stop_fis_rx(port_mmio);
  527. if (rc) {
  528. *emsg = "failed stop FIS RX";
  529. return rc;
  530. }
  531. return 0;
  532. }
  533. static int ahci_reset_controller(void __iomem *mmio, struct pci_dev *pdev)
  534. {
  535. u32 cap_save, impl_save, tmp;
  536. cap_save = readl(mmio + HOST_CAP);
  537. impl_save = readl(mmio + HOST_PORTS_IMPL);
  538. /* global controller reset */
  539. tmp = readl(mmio + HOST_CTL);
  540. if ((tmp & HOST_RESET) == 0) {
  541. writel(tmp | HOST_RESET, mmio + HOST_CTL);
  542. readl(mmio + HOST_CTL); /* flush */
  543. }
  544. /* reset must complete within 1 second, or
  545. * the hardware should be considered fried.
  546. */
  547. ssleep(1);
  548. tmp = readl(mmio + HOST_CTL);
  549. if (tmp & HOST_RESET) {
  550. dev_printk(KERN_ERR, &pdev->dev,
  551. "controller reset failed (0x%x)\n", tmp);
  552. return -EIO;
  553. }
  554. /* turn on AHCI mode */
  555. writel(HOST_AHCI_EN, mmio + HOST_CTL);
  556. (void) readl(mmio + HOST_CTL); /* flush */
  557. /* These write-once registers are normally cleared on reset.
  558. * Restore BIOS values... which we HOPE were present before
  559. * reset.
  560. */
  561. if (!impl_save) {
  562. impl_save = (1 << ahci_nr_ports(cap_save)) - 1;
  563. dev_printk(KERN_WARNING, &pdev->dev,
  564. "PORTS_IMPL is zero, forcing 0x%x\n", impl_save);
  565. }
  566. writel(cap_save, mmio + HOST_CAP);
  567. writel(impl_save, mmio + HOST_PORTS_IMPL);
  568. (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
  569. if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
  570. u16 tmp16;
  571. /* configure PCS */
  572. pci_read_config_word(pdev, 0x92, &tmp16);
  573. tmp16 |= 0xf;
  574. pci_write_config_word(pdev, 0x92, tmp16);
  575. }
  576. return 0;
  577. }
  578. static void ahci_init_controller(void __iomem *mmio, struct pci_dev *pdev,
  579. int n_ports, unsigned int port_flags,
  580. struct ahci_host_priv *hpriv)
  581. {
  582. int i, rc;
  583. u32 tmp;
  584. for (i = 0; i < n_ports; i++) {
  585. void __iomem *port_mmio = ahci_port_base(mmio, i);
  586. const char *emsg = NULL;
  587. if ((port_flags & AHCI_FLAG_HONOR_PI) &&
  588. !(hpriv->port_map & (1 << i)))
  589. continue;
  590. /* make sure port is not active */
  591. rc = ahci_deinit_port(port_mmio, hpriv->cap, &emsg);
  592. if (rc)
  593. dev_printk(KERN_WARNING, &pdev->dev,
  594. "%s (%d)\n", emsg, rc);
  595. /* clear SError */
  596. tmp = readl(port_mmio + PORT_SCR_ERR);
  597. VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
  598. writel(tmp, port_mmio + PORT_SCR_ERR);
  599. /* clear port IRQ */
  600. tmp = readl(port_mmio + PORT_IRQ_STAT);
  601. VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
  602. if (tmp)
  603. writel(tmp, port_mmio + PORT_IRQ_STAT);
  604. writel(1 << i, mmio + HOST_IRQ_STAT);
  605. }
  606. tmp = readl(mmio + HOST_CTL);
  607. VPRINTK("HOST_CTL 0x%x\n", tmp);
  608. writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
  609. tmp = readl(mmio + HOST_CTL);
  610. VPRINTK("HOST_CTL 0x%x\n", tmp);
  611. }
  612. static unsigned int ahci_dev_classify(struct ata_port *ap)
  613. {
  614. void __iomem *port_mmio = ap->ioaddr.cmd_addr;
  615. struct ata_taskfile tf;
  616. u32 tmp;
  617. tmp = readl(port_mmio + PORT_SIG);
  618. tf.lbah = (tmp >> 24) & 0xff;
  619. tf.lbam = (tmp >> 16) & 0xff;
  620. tf.lbal = (tmp >> 8) & 0xff;
  621. tf.nsect = (tmp) & 0xff;
  622. return ata_dev_classify(&tf);
  623. }
  624. static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
  625. u32 opts)
  626. {
  627. dma_addr_t cmd_tbl_dma;
  628. cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
  629. pp->cmd_slot[tag].opts = cpu_to_le32(opts);
  630. pp->cmd_slot[tag].status = 0;
  631. pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
  632. pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
  633. }
  634. static int ahci_clo(struct ata_port *ap)
  635. {
  636. void __iomem *port_mmio = ap->ioaddr.cmd_addr;
  637. struct ahci_host_priv *hpriv = ap->host->private_data;
  638. u32 tmp;
  639. if (!(hpriv->cap & HOST_CAP_CLO))
  640. return -EOPNOTSUPP;
  641. tmp = readl(port_mmio + PORT_CMD);
  642. tmp |= PORT_CMD_CLO;
  643. writel(tmp, port_mmio + PORT_CMD);
  644. tmp = ata_wait_register(port_mmio + PORT_CMD,
  645. PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
  646. if (tmp & PORT_CMD_CLO)
  647. return -EIO;
  648. return 0;
  649. }
  650. static int ahci_softreset(struct ata_port *ap, unsigned int *class)
  651. {
  652. struct ahci_port_priv *pp = ap->private_data;
  653. void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
  654. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  655. const u32 cmd_fis_len = 5; /* five dwords */
  656. const char *reason = NULL;
  657. struct ata_taskfile tf;
  658. u32 tmp;
  659. u8 *fis;
  660. int rc;
  661. DPRINTK("ENTER\n");
  662. if (ata_port_offline(ap)) {
  663. DPRINTK("PHY reports no device\n");
  664. *class = ATA_DEV_NONE;
  665. return 0;
  666. }
  667. /* prepare for SRST (AHCI-1.1 10.4.1) */
  668. rc = ahci_stop_engine(port_mmio);
  669. if (rc) {
  670. reason = "failed to stop engine";
  671. goto fail_restart;
  672. }
  673. /* check BUSY/DRQ, perform Command List Override if necessary */
  674. if (ahci_check_status(ap) & (ATA_BUSY | ATA_DRQ)) {
  675. rc = ahci_clo(ap);
  676. if (rc == -EOPNOTSUPP) {
  677. reason = "port busy but CLO unavailable";
  678. goto fail_restart;
  679. } else if (rc) {
  680. reason = "port busy but CLO failed";
  681. goto fail_restart;
  682. }
  683. }
  684. /* restart engine */
  685. ahci_start_engine(port_mmio);
  686. ata_tf_init(ap->device, &tf);
  687. fis = pp->cmd_tbl;
  688. /* issue the first D2H Register FIS */
  689. ahci_fill_cmd_slot(pp, 0,
  690. cmd_fis_len | AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY);
  691. tf.ctl |= ATA_SRST;
  692. ata_tf_to_fis(&tf, fis, 0);
  693. fis[1] &= ~(1 << 7); /* turn off Command FIS bit */
  694. writel(1, port_mmio + PORT_CMD_ISSUE);
  695. tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1, 1, 500);
  696. if (tmp & 0x1) {
  697. rc = -EIO;
  698. reason = "1st FIS failed";
  699. goto fail;
  700. }
  701. /* spec says at least 5us, but be generous and sleep for 1ms */
  702. msleep(1);
  703. /* issue the second D2H Register FIS */
  704. ahci_fill_cmd_slot(pp, 0, cmd_fis_len);
  705. tf.ctl &= ~ATA_SRST;
  706. ata_tf_to_fis(&tf, fis, 0);
  707. fis[1] &= ~(1 << 7); /* turn off Command FIS bit */
  708. writel(1, port_mmio + PORT_CMD_ISSUE);
  709. readl(port_mmio + PORT_CMD_ISSUE); /* flush */
  710. /* spec mandates ">= 2ms" before checking status.
  711. * We wait 150ms, because that was the magic delay used for
  712. * ATAPI devices in Hale Landis's ATADRVR, for the period of time
  713. * between when the ATA command register is written, and then
  714. * status is checked. Because waiting for "a while" before
  715. * checking status is fine, post SRST, we perform this magic
  716. * delay here as well.
  717. */
  718. msleep(150);
  719. *class = ATA_DEV_NONE;
  720. if (ata_port_online(ap)) {
  721. if (ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT)) {
  722. rc = -EIO;
  723. reason = "device not ready";
  724. goto fail;
  725. }
  726. *class = ahci_dev_classify(ap);
  727. }
  728. DPRINTK("EXIT, class=%u\n", *class);
  729. return 0;
  730. fail_restart:
  731. ahci_start_engine(port_mmio);
  732. fail:
  733. ata_port_printk(ap, KERN_ERR, "softreset failed (%s)\n", reason);
  734. return rc;
  735. }
  736. static int ahci_hardreset(struct ata_port *ap, unsigned int *class)
  737. {
  738. struct ahci_port_priv *pp = ap->private_data;
  739. u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
  740. struct ata_taskfile tf;
  741. void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
  742. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  743. int rc;
  744. DPRINTK("ENTER\n");
  745. ahci_stop_engine(port_mmio);
  746. /* clear D2H reception area to properly wait for D2H FIS */
  747. ata_tf_init(ap->device, &tf);
  748. tf.command = 0x80;
  749. ata_tf_to_fis(&tf, d2h_fis, 0);
  750. rc = sata_std_hardreset(ap, class);
  751. ahci_start_engine(port_mmio);
  752. if (rc == 0 && ata_port_online(ap))
  753. *class = ahci_dev_classify(ap);
  754. if (*class == ATA_DEV_UNKNOWN)
  755. *class = ATA_DEV_NONE;
  756. DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
  757. return rc;
  758. }
  759. static int ahci_vt8251_hardreset(struct ata_port *ap, unsigned int *class)
  760. {
  761. void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
  762. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  763. int rc;
  764. DPRINTK("ENTER\n");
  765. ahci_stop_engine(port_mmio);
  766. rc = sata_port_hardreset(ap, sata_ehc_deb_timing(&ap->eh_context));
  767. /* vt8251 needs SError cleared for the port to operate */
  768. ahci_scr_write(ap, SCR_ERROR, ahci_scr_read(ap, SCR_ERROR));
  769. ahci_start_engine(port_mmio);
  770. DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
  771. /* vt8251 doesn't clear BSY on signature FIS reception,
  772. * request follow-up softreset.
  773. */
  774. return rc ?: -EAGAIN;
  775. }
  776. static void ahci_postreset(struct ata_port *ap, unsigned int *class)
  777. {
  778. void __iomem *port_mmio = ap->ioaddr.cmd_addr;
  779. u32 new_tmp, tmp;
  780. ata_std_postreset(ap, class);
  781. /* Make sure port's ATAPI bit is set appropriately */
  782. new_tmp = tmp = readl(port_mmio + PORT_CMD);
  783. if (*class == ATA_DEV_ATAPI)
  784. new_tmp |= PORT_CMD_ATAPI;
  785. else
  786. new_tmp &= ~PORT_CMD_ATAPI;
  787. if (new_tmp != tmp) {
  788. writel(new_tmp, port_mmio + PORT_CMD);
  789. readl(port_mmio + PORT_CMD); /* flush */
  790. }
  791. }
  792. static u8 ahci_check_status(struct ata_port *ap)
  793. {
  794. void __iomem *mmio = ap->ioaddr.cmd_addr;
  795. return readl(mmio + PORT_TFDATA) & 0xFF;
  796. }
  797. static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  798. {
  799. struct ahci_port_priv *pp = ap->private_data;
  800. u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
  801. ata_tf_from_fis(d2h_fis, tf);
  802. }
  803. static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
  804. {
  805. struct scatterlist *sg;
  806. struct ahci_sg *ahci_sg;
  807. unsigned int n_sg = 0;
  808. VPRINTK("ENTER\n");
  809. /*
  810. * Next, the S/G list.
  811. */
  812. ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
  813. ata_for_each_sg(sg, qc) {
  814. dma_addr_t addr = sg_dma_address(sg);
  815. u32 sg_len = sg_dma_len(sg);
  816. ahci_sg->addr = cpu_to_le32(addr & 0xffffffff);
  817. ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
  818. ahci_sg->flags_size = cpu_to_le32(sg_len - 1);
  819. ahci_sg++;
  820. n_sg++;
  821. }
  822. return n_sg;
  823. }
  824. static void ahci_qc_prep(struct ata_queued_cmd *qc)
  825. {
  826. struct ata_port *ap = qc->ap;
  827. struct ahci_port_priv *pp = ap->private_data;
  828. int is_atapi = is_atapi_taskfile(&qc->tf);
  829. void *cmd_tbl;
  830. u32 opts;
  831. const u32 cmd_fis_len = 5; /* five dwords */
  832. unsigned int n_elem;
  833. /*
  834. * Fill in command table information. First, the header,
  835. * a SATA Register - Host to Device command FIS.
  836. */
  837. cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
  838. ata_tf_to_fis(&qc->tf, cmd_tbl, 0);
  839. if (is_atapi) {
  840. memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
  841. memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
  842. }
  843. n_elem = 0;
  844. if (qc->flags & ATA_QCFLAG_DMAMAP)
  845. n_elem = ahci_fill_sg(qc, cmd_tbl);
  846. /*
  847. * Fill in command slot information.
  848. */
  849. opts = cmd_fis_len | n_elem << 16;
  850. if (qc->tf.flags & ATA_TFLAG_WRITE)
  851. opts |= AHCI_CMD_WRITE;
  852. if (is_atapi)
  853. opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
  854. ahci_fill_cmd_slot(pp, qc->tag, opts);
  855. }
  856. static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
  857. {
  858. struct ahci_port_priv *pp = ap->private_data;
  859. struct ata_eh_info *ehi = &ap->eh_info;
  860. unsigned int err_mask = 0, action = 0;
  861. struct ata_queued_cmd *qc;
  862. u32 serror;
  863. ata_ehi_clear_desc(ehi);
  864. /* AHCI needs SError cleared; otherwise, it might lock up */
  865. serror = ahci_scr_read(ap, SCR_ERROR);
  866. ahci_scr_write(ap, SCR_ERROR, serror);
  867. /* analyze @irq_stat */
  868. ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
  869. /* some controllers set IRQ_IF_ERR on device errors, ignore it */
  870. if (ap->flags & AHCI_FLAG_IGN_IRQ_IF_ERR)
  871. irq_stat &= ~PORT_IRQ_IF_ERR;
  872. if (irq_stat & PORT_IRQ_TF_ERR)
  873. err_mask |= AC_ERR_DEV;
  874. if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
  875. err_mask |= AC_ERR_HOST_BUS;
  876. action |= ATA_EH_SOFTRESET;
  877. }
  878. if (irq_stat & PORT_IRQ_IF_ERR) {
  879. err_mask |= AC_ERR_ATA_BUS;
  880. action |= ATA_EH_SOFTRESET;
  881. ata_ehi_push_desc(ehi, ", interface fatal error");
  882. }
  883. if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
  884. ata_ehi_hotplugged(ehi);
  885. ata_ehi_push_desc(ehi, ", %s", irq_stat & PORT_IRQ_CONNECT ?
  886. "connection status changed" : "PHY RDY changed");
  887. }
  888. if (irq_stat & PORT_IRQ_UNK_FIS) {
  889. u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
  890. err_mask |= AC_ERR_HSM;
  891. action |= ATA_EH_SOFTRESET;
  892. ata_ehi_push_desc(ehi, ", unknown FIS %08x %08x %08x %08x",
  893. unk[0], unk[1], unk[2], unk[3]);
  894. }
  895. /* okay, let's hand over to EH */
  896. ehi->serror |= serror;
  897. ehi->action |= action;
  898. qc = ata_qc_from_tag(ap, ap->active_tag);
  899. if (qc)
  900. qc->err_mask |= err_mask;
  901. else
  902. ehi->err_mask |= err_mask;
  903. if (irq_stat & PORT_IRQ_FREEZE)
  904. ata_port_freeze(ap);
  905. else
  906. ata_port_abort(ap);
  907. }
  908. static void ahci_host_intr(struct ata_port *ap)
  909. {
  910. void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
  911. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  912. struct ata_eh_info *ehi = &ap->eh_info;
  913. struct ahci_port_priv *pp = ap->private_data;
  914. u32 status, qc_active;
  915. int rc, known_irq = 0;
  916. status = readl(port_mmio + PORT_IRQ_STAT);
  917. writel(status, port_mmio + PORT_IRQ_STAT);
  918. if (unlikely(status & PORT_IRQ_ERROR)) {
  919. ahci_error_intr(ap, status);
  920. return;
  921. }
  922. if (ap->sactive)
  923. qc_active = readl(port_mmio + PORT_SCR_ACT);
  924. else
  925. qc_active = readl(port_mmio + PORT_CMD_ISSUE);
  926. rc = ata_qc_complete_multiple(ap, qc_active, NULL);
  927. if (rc > 0)
  928. return;
  929. if (rc < 0) {
  930. ehi->err_mask |= AC_ERR_HSM;
  931. ehi->action |= ATA_EH_SOFTRESET;
  932. ata_port_freeze(ap);
  933. return;
  934. }
  935. /* hmmm... a spurious interupt */
  936. /* if !NCQ, ignore. No modern ATA device has broken HSM
  937. * implementation for non-NCQ commands.
  938. */
  939. if (!ap->sactive)
  940. return;
  941. if (status & PORT_IRQ_D2H_REG_FIS) {
  942. if (!pp->ncq_saw_d2h)
  943. ata_port_printk(ap, KERN_INFO,
  944. "D2H reg with I during NCQ, "
  945. "this message won't be printed again\n");
  946. pp->ncq_saw_d2h = 1;
  947. known_irq = 1;
  948. }
  949. if (status & PORT_IRQ_DMAS_FIS) {
  950. if (!pp->ncq_saw_dmas)
  951. ata_port_printk(ap, KERN_INFO,
  952. "DMAS FIS during NCQ, "
  953. "this message won't be printed again\n");
  954. pp->ncq_saw_dmas = 1;
  955. known_irq = 1;
  956. }
  957. if (status & PORT_IRQ_SDB_FIS) {
  958. /* SDB FIS containing spurious completions might be
  959. * dangerous, whine and fail commands with HSM
  960. * violation. EH will turn off NCQ after several such
  961. * failures.
  962. */
  963. const __le32 *f = pp->rx_fis + RX_FIS_SDB;
  964. ata_ehi_push_desc(ehi, "spurious completion during NCQ "
  965. "issue=0x%x SAct=0x%x FIS=%08x:%08x",
  966. readl(port_mmio + PORT_CMD_ISSUE),
  967. readl(port_mmio + PORT_SCR_ACT),
  968. le32_to_cpu(f[0]), le32_to_cpu(f[1]));
  969. ehi->err_mask |= AC_ERR_HSM;
  970. ehi->action |= ATA_EH_SOFTRESET;
  971. ata_port_freeze(ap);
  972. known_irq = 1;
  973. }
  974. if (!known_irq)
  975. ata_port_printk(ap, KERN_INFO, "spurious interrupt "
  976. "(irq_stat 0x%x active_tag 0x%x sactive 0x%x)\n",
  977. status, ap->active_tag, ap->sactive);
  978. }
  979. static void ahci_irq_clear(struct ata_port *ap)
  980. {
  981. /* TODO */
  982. }
  983. static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
  984. {
  985. struct ata_host *host = dev_instance;
  986. struct ahci_host_priv *hpriv;
  987. unsigned int i, handled = 0;
  988. void __iomem *mmio;
  989. u32 irq_stat, irq_ack = 0;
  990. VPRINTK("ENTER\n");
  991. hpriv = host->private_data;
  992. mmio = host->iomap[AHCI_PCI_BAR];
  993. /* sigh. 0xffffffff is a valid return from h/w */
  994. irq_stat = readl(mmio + HOST_IRQ_STAT);
  995. irq_stat &= hpriv->port_map;
  996. if (!irq_stat)
  997. return IRQ_NONE;
  998. spin_lock(&host->lock);
  999. for (i = 0; i < host->n_ports; i++) {
  1000. struct ata_port *ap;
  1001. if (!(irq_stat & (1 << i)))
  1002. continue;
  1003. ap = host->ports[i];
  1004. if (ap) {
  1005. ahci_host_intr(ap);
  1006. VPRINTK("port %u\n", i);
  1007. } else {
  1008. VPRINTK("port %u (no irq)\n", i);
  1009. if (ata_ratelimit())
  1010. dev_printk(KERN_WARNING, host->dev,
  1011. "interrupt on disabled port %u\n", i);
  1012. }
  1013. irq_ack |= (1 << i);
  1014. }
  1015. if (irq_ack) {
  1016. writel(irq_ack, mmio + HOST_IRQ_STAT);
  1017. handled = 1;
  1018. }
  1019. spin_unlock(&host->lock);
  1020. VPRINTK("EXIT\n");
  1021. return IRQ_RETVAL(handled);
  1022. }
  1023. static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
  1024. {
  1025. struct ata_port *ap = qc->ap;
  1026. void __iomem *port_mmio = ap->ioaddr.cmd_addr;
  1027. if (qc->tf.protocol == ATA_PROT_NCQ)
  1028. writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
  1029. writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
  1030. readl(port_mmio + PORT_CMD_ISSUE); /* flush */
  1031. return 0;
  1032. }
  1033. static void ahci_freeze(struct ata_port *ap)
  1034. {
  1035. void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
  1036. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  1037. /* turn IRQ off */
  1038. writel(0, port_mmio + PORT_IRQ_MASK);
  1039. }
  1040. static void ahci_thaw(struct ata_port *ap)
  1041. {
  1042. void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
  1043. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  1044. u32 tmp;
  1045. /* clear IRQ */
  1046. tmp = readl(port_mmio + PORT_IRQ_STAT);
  1047. writel(tmp, port_mmio + PORT_IRQ_STAT);
  1048. writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
  1049. /* turn IRQ back on */
  1050. writel(DEF_PORT_IRQ, port_mmio + PORT_IRQ_MASK);
  1051. }
  1052. static void ahci_error_handler(struct ata_port *ap)
  1053. {
  1054. void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
  1055. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  1056. if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
  1057. /* restart engine */
  1058. ahci_stop_engine(port_mmio);
  1059. ahci_start_engine(port_mmio);
  1060. }
  1061. /* perform recovery */
  1062. ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_hardreset,
  1063. ahci_postreset);
  1064. }
  1065. static void ahci_vt8251_error_handler(struct ata_port *ap)
  1066. {
  1067. void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
  1068. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  1069. if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
  1070. /* restart engine */
  1071. ahci_stop_engine(port_mmio);
  1072. ahci_start_engine(port_mmio);
  1073. }
  1074. /* perform recovery */
  1075. ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_vt8251_hardreset,
  1076. ahci_postreset);
  1077. }
  1078. static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
  1079. {
  1080. struct ata_port *ap = qc->ap;
  1081. void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
  1082. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  1083. if (qc->flags & ATA_QCFLAG_FAILED)
  1084. qc->err_mask |= AC_ERR_OTHER;
  1085. if (qc->err_mask) {
  1086. /* make DMA engine forget about the failed command */
  1087. ahci_stop_engine(port_mmio);
  1088. ahci_start_engine(port_mmio);
  1089. }
  1090. }
  1091. static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
  1092. {
  1093. struct ahci_host_priv *hpriv = ap->host->private_data;
  1094. struct ahci_port_priv *pp = ap->private_data;
  1095. void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
  1096. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  1097. const char *emsg = NULL;
  1098. int rc;
  1099. rc = ahci_deinit_port(port_mmio, hpriv->cap, &emsg);
  1100. if (rc == 0)
  1101. ahci_power_down(port_mmio, hpriv->cap);
  1102. else {
  1103. ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
  1104. ahci_init_port(port_mmio, hpriv->cap,
  1105. pp->cmd_slot_dma, pp->rx_fis_dma);
  1106. }
  1107. return rc;
  1108. }
  1109. static int ahci_port_resume(struct ata_port *ap)
  1110. {
  1111. struct ahci_port_priv *pp = ap->private_data;
  1112. struct ahci_host_priv *hpriv = ap->host->private_data;
  1113. void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
  1114. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  1115. ahci_power_up(port_mmio, hpriv->cap);
  1116. ahci_init_port(port_mmio, hpriv->cap, pp->cmd_slot_dma, pp->rx_fis_dma);
  1117. return 0;
  1118. }
  1119. static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
  1120. {
  1121. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1122. void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
  1123. u32 ctl;
  1124. if (mesg.event == PM_EVENT_SUSPEND) {
  1125. /* AHCI spec rev1.1 section 8.3.3:
  1126. * Software must disable interrupts prior to requesting a
  1127. * transition of the HBA to D3 state.
  1128. */
  1129. ctl = readl(mmio + HOST_CTL);
  1130. ctl &= ~HOST_IRQ_EN;
  1131. writel(ctl, mmio + HOST_CTL);
  1132. readl(mmio + HOST_CTL); /* flush */
  1133. }
  1134. return ata_pci_device_suspend(pdev, mesg);
  1135. }
  1136. static int ahci_pci_device_resume(struct pci_dev *pdev)
  1137. {
  1138. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1139. struct ahci_host_priv *hpriv = host->private_data;
  1140. void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
  1141. int rc;
  1142. rc = ata_pci_device_do_resume(pdev);
  1143. if (rc)
  1144. return rc;
  1145. if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
  1146. rc = ahci_reset_controller(mmio, pdev);
  1147. if (rc)
  1148. return rc;
  1149. ahci_init_controller(mmio, pdev, host->n_ports,
  1150. host->ports[0]->flags, hpriv);
  1151. }
  1152. ata_host_resume(host);
  1153. return 0;
  1154. }
  1155. static int ahci_port_start(struct ata_port *ap)
  1156. {
  1157. struct device *dev = ap->host->dev;
  1158. struct ahci_host_priv *hpriv = ap->host->private_data;
  1159. struct ahci_port_priv *pp;
  1160. void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
  1161. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  1162. void *mem;
  1163. dma_addr_t mem_dma;
  1164. int rc;
  1165. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  1166. if (!pp)
  1167. return -ENOMEM;
  1168. rc = ata_pad_alloc(ap, dev);
  1169. if (rc)
  1170. return rc;
  1171. mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma,
  1172. GFP_KERNEL);
  1173. if (!mem)
  1174. return -ENOMEM;
  1175. memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
  1176. /*
  1177. * First item in chunk of DMA memory: 32-slot command table,
  1178. * 32 bytes each in size
  1179. */
  1180. pp->cmd_slot = mem;
  1181. pp->cmd_slot_dma = mem_dma;
  1182. mem += AHCI_CMD_SLOT_SZ;
  1183. mem_dma += AHCI_CMD_SLOT_SZ;
  1184. /*
  1185. * Second item: Received-FIS area
  1186. */
  1187. pp->rx_fis = mem;
  1188. pp->rx_fis_dma = mem_dma;
  1189. mem += AHCI_RX_FIS_SZ;
  1190. mem_dma += AHCI_RX_FIS_SZ;
  1191. /*
  1192. * Third item: data area for storing a single command
  1193. * and its scatter-gather table
  1194. */
  1195. pp->cmd_tbl = mem;
  1196. pp->cmd_tbl_dma = mem_dma;
  1197. ap->private_data = pp;
  1198. /* power up port */
  1199. ahci_power_up(port_mmio, hpriv->cap);
  1200. /* initialize port */
  1201. ahci_init_port(port_mmio, hpriv->cap, pp->cmd_slot_dma, pp->rx_fis_dma);
  1202. return 0;
  1203. }
  1204. static void ahci_port_stop(struct ata_port *ap)
  1205. {
  1206. struct ahci_host_priv *hpriv = ap->host->private_data;
  1207. void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
  1208. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  1209. const char *emsg = NULL;
  1210. int rc;
  1211. /* de-initialize port */
  1212. rc = ahci_deinit_port(port_mmio, hpriv->cap, &emsg);
  1213. if (rc)
  1214. ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
  1215. }
  1216. static void ahci_setup_port(struct ata_ioports *port, void __iomem *base,
  1217. unsigned int port_idx)
  1218. {
  1219. VPRINTK("ENTER, base==0x%lx, port_idx %u\n", base, port_idx);
  1220. base = ahci_port_base(base, port_idx);
  1221. VPRINTK("base now==0x%lx\n", base);
  1222. port->cmd_addr = base;
  1223. port->scr_addr = base + PORT_SCR;
  1224. VPRINTK("EXIT\n");
  1225. }
  1226. static int ahci_host_init(struct ata_probe_ent *probe_ent)
  1227. {
  1228. struct ahci_host_priv *hpriv = probe_ent->private_data;
  1229. struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
  1230. void __iomem *mmio = probe_ent->iomap[AHCI_PCI_BAR];
  1231. unsigned int i, cap_n_ports, using_dac;
  1232. int rc;
  1233. rc = ahci_reset_controller(mmio, pdev);
  1234. if (rc)
  1235. return rc;
  1236. hpriv->cap = readl(mmio + HOST_CAP);
  1237. hpriv->port_map = readl(mmio + HOST_PORTS_IMPL);
  1238. cap_n_ports = ahci_nr_ports(hpriv->cap);
  1239. VPRINTK("cap 0x%x port_map 0x%x n_ports %d\n",
  1240. hpriv->cap, hpriv->port_map, cap_n_ports);
  1241. if (probe_ent->port_flags & AHCI_FLAG_HONOR_PI) {
  1242. unsigned int n_ports = cap_n_ports;
  1243. u32 port_map = hpriv->port_map;
  1244. int max_port = 0;
  1245. for (i = 0; i < AHCI_MAX_PORTS && n_ports; i++) {
  1246. if (port_map & (1 << i)) {
  1247. n_ports--;
  1248. port_map &= ~(1 << i);
  1249. max_port = i;
  1250. } else
  1251. probe_ent->dummy_port_mask |= 1 << i;
  1252. }
  1253. if (n_ports || port_map)
  1254. dev_printk(KERN_WARNING, &pdev->dev,
  1255. "nr_ports (%u) and implemented port map "
  1256. "(0x%x) don't match\n",
  1257. cap_n_ports, hpriv->port_map);
  1258. probe_ent->n_ports = max_port + 1;
  1259. } else
  1260. probe_ent->n_ports = cap_n_ports;
  1261. using_dac = hpriv->cap & HOST_CAP_64;
  1262. if (using_dac &&
  1263. !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  1264. rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  1265. if (rc) {
  1266. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  1267. if (rc) {
  1268. dev_printk(KERN_ERR, &pdev->dev,
  1269. "64-bit DMA enable failed\n");
  1270. return rc;
  1271. }
  1272. }
  1273. } else {
  1274. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  1275. if (rc) {
  1276. dev_printk(KERN_ERR, &pdev->dev,
  1277. "32-bit DMA enable failed\n");
  1278. return rc;
  1279. }
  1280. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  1281. if (rc) {
  1282. dev_printk(KERN_ERR, &pdev->dev,
  1283. "32-bit consistent DMA enable failed\n");
  1284. return rc;
  1285. }
  1286. }
  1287. for (i = 0; i < probe_ent->n_ports; i++)
  1288. ahci_setup_port(&probe_ent->port[i], mmio, i);
  1289. ahci_init_controller(mmio, pdev, probe_ent->n_ports,
  1290. probe_ent->port_flags, hpriv);
  1291. pci_set_master(pdev);
  1292. return 0;
  1293. }
  1294. static void ahci_print_info(struct ata_probe_ent *probe_ent)
  1295. {
  1296. struct ahci_host_priv *hpriv = probe_ent->private_data;
  1297. struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
  1298. void __iomem *mmio = probe_ent->iomap[AHCI_PCI_BAR];
  1299. u32 vers, cap, impl, speed;
  1300. const char *speed_s;
  1301. u16 cc;
  1302. const char *scc_s;
  1303. vers = readl(mmio + HOST_VERSION);
  1304. cap = hpriv->cap;
  1305. impl = hpriv->port_map;
  1306. speed = (cap >> 20) & 0xf;
  1307. if (speed == 1)
  1308. speed_s = "1.5";
  1309. else if (speed == 2)
  1310. speed_s = "3";
  1311. else
  1312. speed_s = "?";
  1313. pci_read_config_word(pdev, 0x0a, &cc);
  1314. if (cc == PCI_CLASS_STORAGE_IDE)
  1315. scc_s = "IDE";
  1316. else if (cc == PCI_CLASS_STORAGE_SATA)
  1317. scc_s = "SATA";
  1318. else if (cc == PCI_CLASS_STORAGE_RAID)
  1319. scc_s = "RAID";
  1320. else
  1321. scc_s = "unknown";
  1322. dev_printk(KERN_INFO, &pdev->dev,
  1323. "AHCI %02x%02x.%02x%02x "
  1324. "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
  1325. ,
  1326. (vers >> 24) & 0xff,
  1327. (vers >> 16) & 0xff,
  1328. (vers >> 8) & 0xff,
  1329. vers & 0xff,
  1330. ((cap >> 8) & 0x1f) + 1,
  1331. (cap & 0x1f) + 1,
  1332. speed_s,
  1333. impl,
  1334. scc_s);
  1335. dev_printk(KERN_INFO, &pdev->dev,
  1336. "flags: "
  1337. "%s%s%s%s%s%s"
  1338. "%s%s%s%s%s%s%s\n"
  1339. ,
  1340. cap & (1 << 31) ? "64bit " : "",
  1341. cap & (1 << 30) ? "ncq " : "",
  1342. cap & (1 << 28) ? "ilck " : "",
  1343. cap & (1 << 27) ? "stag " : "",
  1344. cap & (1 << 26) ? "pm " : "",
  1345. cap & (1 << 25) ? "led " : "",
  1346. cap & (1 << 24) ? "clo " : "",
  1347. cap & (1 << 19) ? "nz " : "",
  1348. cap & (1 << 18) ? "only " : "",
  1349. cap & (1 << 17) ? "pmp " : "",
  1350. cap & (1 << 15) ? "pio " : "",
  1351. cap & (1 << 14) ? "slum " : "",
  1352. cap & (1 << 13) ? "part " : ""
  1353. );
  1354. }
  1355. static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1356. {
  1357. static int printed_version;
  1358. unsigned int board_idx = (unsigned int) ent->driver_data;
  1359. struct device *dev = &pdev->dev;
  1360. struct ata_probe_ent *probe_ent;
  1361. struct ahci_host_priv *hpriv;
  1362. int rc;
  1363. VPRINTK("ENTER\n");
  1364. WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
  1365. if (!printed_version++)
  1366. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  1367. rc = pcim_enable_device(pdev);
  1368. if (rc)
  1369. return rc;
  1370. rc = pcim_iomap_regions(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
  1371. if (rc == -EBUSY)
  1372. pcim_pin_device(pdev);
  1373. if (rc)
  1374. return rc;
  1375. if (pci_enable_msi(pdev))
  1376. pci_intx(pdev, 1);
  1377. probe_ent = devm_kzalloc(dev, sizeof(*probe_ent), GFP_KERNEL);
  1378. if (probe_ent == NULL)
  1379. return -ENOMEM;
  1380. probe_ent->dev = pci_dev_to_dev(pdev);
  1381. INIT_LIST_HEAD(&probe_ent->node);
  1382. hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
  1383. if (!hpriv)
  1384. return -ENOMEM;
  1385. probe_ent->sht = ahci_port_info[board_idx].sht;
  1386. probe_ent->port_flags = ahci_port_info[board_idx].flags;
  1387. probe_ent->pio_mask = ahci_port_info[board_idx].pio_mask;
  1388. probe_ent->udma_mask = ahci_port_info[board_idx].udma_mask;
  1389. probe_ent->port_ops = ahci_port_info[board_idx].port_ops;
  1390. probe_ent->irq = pdev->irq;
  1391. probe_ent->irq_flags = IRQF_SHARED;
  1392. probe_ent->iomap = pcim_iomap_table(pdev);
  1393. probe_ent->private_data = hpriv;
  1394. /* initialize adapter */
  1395. rc = ahci_host_init(probe_ent);
  1396. if (rc)
  1397. return rc;
  1398. if (!(probe_ent->port_flags & AHCI_FLAG_NO_NCQ) &&
  1399. (hpriv->cap & HOST_CAP_NCQ))
  1400. probe_ent->port_flags |= ATA_FLAG_NCQ;
  1401. ahci_print_info(probe_ent);
  1402. if (!ata_device_add(probe_ent))
  1403. return -ENODEV;
  1404. devm_kfree(dev, probe_ent);
  1405. return 0;
  1406. }
  1407. static int __init ahci_init(void)
  1408. {
  1409. return pci_register_driver(&ahci_pci_driver);
  1410. }
  1411. static void __exit ahci_exit(void)
  1412. {
  1413. pci_unregister_driver(&ahci_pci_driver);
  1414. }
  1415. MODULE_AUTHOR("Jeff Garzik");
  1416. MODULE_DESCRIPTION("AHCI SATA low-level driver");
  1417. MODULE_LICENSE("GPL");
  1418. MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
  1419. MODULE_VERSION(DRV_VERSION);
  1420. module_init(ahci_init);
  1421. module_exit(ahci_exit);