i915_drv.h 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156
  1. /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #ifndef _I915_DRV_H_
  30. #define _I915_DRV_H_
  31. #include "i915_reg.h"
  32. #include "intel_bios.h"
  33. #include <linux/io-mapping.h>
  34. /* General customization:
  35. */
  36. #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
  37. #define DRIVER_NAME "i915"
  38. #define DRIVER_DESC "Intel Graphics"
  39. #define DRIVER_DATE "20080730"
  40. enum pipe {
  41. PIPE_A = 0,
  42. PIPE_B,
  43. };
  44. enum plane {
  45. PLANE_A = 0,
  46. PLANE_B,
  47. };
  48. #define I915_NUM_PIPE 2
  49. /* Interface history:
  50. *
  51. * 1.1: Original.
  52. * 1.2: Add Power Management
  53. * 1.3: Add vblank support
  54. * 1.4: Fix cmdbuffer path, add heap destroy
  55. * 1.5: Add vblank pipe configuration
  56. * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
  57. * - Support vertical blank on secondary display pipe
  58. */
  59. #define DRIVER_MAJOR 1
  60. #define DRIVER_MINOR 6
  61. #define DRIVER_PATCHLEVEL 0
  62. #define WATCH_COHERENCY 0
  63. #define WATCH_BUF 0
  64. #define WATCH_EXEC 0
  65. #define WATCH_LRU 0
  66. #define WATCH_RELOC 0
  67. #define WATCH_INACTIVE 0
  68. #define WATCH_PWRITE 0
  69. #define I915_GEM_PHYS_CURSOR_0 1
  70. #define I915_GEM_PHYS_CURSOR_1 2
  71. #define I915_GEM_PHYS_OVERLAY_REGS 3
  72. #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
  73. struct drm_i915_gem_phys_object {
  74. int id;
  75. struct page **page_list;
  76. drm_dma_handle_t *handle;
  77. struct drm_gem_object *cur_obj;
  78. };
  79. typedef struct _drm_i915_ring_buffer {
  80. unsigned long Size;
  81. u8 *virtual_start;
  82. int head;
  83. int tail;
  84. int space;
  85. drm_local_map_t map;
  86. struct drm_gem_object *ring_obj;
  87. } drm_i915_ring_buffer_t;
  88. struct mem_block {
  89. struct mem_block *next;
  90. struct mem_block *prev;
  91. int start;
  92. int size;
  93. struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
  94. };
  95. struct opregion_header;
  96. struct opregion_acpi;
  97. struct opregion_swsci;
  98. struct opregion_asle;
  99. struct intel_opregion {
  100. struct opregion_header *header;
  101. struct opregion_acpi *acpi;
  102. struct opregion_swsci *swsci;
  103. struct opregion_asle *asle;
  104. int enabled;
  105. };
  106. struct drm_i915_master_private {
  107. drm_local_map_t *sarea;
  108. struct _drm_i915_sarea *sarea_priv;
  109. };
  110. #define I915_FENCE_REG_NONE -1
  111. struct drm_i915_fence_reg {
  112. struct drm_gem_object *obj;
  113. };
  114. struct sdvo_device_mapping {
  115. u8 dvo_port;
  116. u8 slave_addr;
  117. u8 dvo_wiring;
  118. u8 initialized;
  119. };
  120. struct drm_i915_error_state {
  121. u32 eir;
  122. u32 pgtbl_er;
  123. u32 pipeastat;
  124. u32 pipebstat;
  125. u32 ipeir;
  126. u32 ipehr;
  127. u32 instdone;
  128. u32 acthd;
  129. u32 instpm;
  130. u32 instps;
  131. u32 instdone1;
  132. u32 seqno;
  133. u64 bbaddr;
  134. struct timeval time;
  135. struct drm_i915_error_object {
  136. int page_count;
  137. u32 gtt_offset;
  138. u32 *pages[0];
  139. } *ringbuffer, *batchbuffer[2];
  140. struct drm_i915_error_buffer {
  141. size_t size;
  142. u32 name;
  143. u32 seqno;
  144. u32 gtt_offset;
  145. u32 read_domains;
  146. u32 write_domain;
  147. u32 fence_reg;
  148. s32 pinned:2;
  149. u32 tiling:2;
  150. u32 dirty:1;
  151. u32 purgeable:1;
  152. } *active_bo;
  153. u32 active_bo_count;
  154. };
  155. struct drm_i915_display_funcs {
  156. void (*dpms)(struct drm_crtc *crtc, int mode);
  157. bool (*fbc_enabled)(struct drm_crtc *crtc);
  158. void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
  159. void (*disable_fbc)(struct drm_device *dev);
  160. int (*get_display_clock_speed)(struct drm_device *dev);
  161. int (*get_fifo_size)(struct drm_device *dev, int plane);
  162. void (*update_wm)(struct drm_device *dev, int planea_clock,
  163. int planeb_clock, int sr_hdisplay, int pixel_size);
  164. /* clock updates for mode set */
  165. /* cursor updates */
  166. /* render clock increase/decrease */
  167. /* display clock increase/decrease */
  168. /* pll clock increase/decrease */
  169. /* clock gating init */
  170. };
  171. struct intel_overlay;
  172. struct intel_device_info {
  173. u8 is_mobile : 1;
  174. u8 is_i8xx : 1;
  175. u8 is_i915g : 1;
  176. u8 is_i9xx : 1;
  177. u8 is_i945gm : 1;
  178. u8 is_i965g : 1;
  179. u8 is_i965gm : 1;
  180. u8 is_g33 : 1;
  181. u8 need_gfx_hws : 1;
  182. u8 is_g4x : 1;
  183. u8 is_pineview : 1;
  184. u8 is_ironlake : 1;
  185. u8 is_gen6 : 1;
  186. u8 has_fbc : 1;
  187. u8 has_rc6 : 1;
  188. u8 has_pipe_cxsr : 1;
  189. u8 has_hotplug : 1;
  190. u8 cursor_needs_physical : 1;
  191. };
  192. enum no_fbc_reason {
  193. FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
  194. FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
  195. FBC_MODE_TOO_LARGE, /* mode too large for compression */
  196. FBC_BAD_PLANE, /* fbc not supported on plane */
  197. FBC_NOT_TILED, /* buffer not tiled */
  198. };
  199. enum intel_pch {
  200. PCH_IBX, /* Ibexpeak PCH */
  201. PCH_CPT, /* Cougarpoint PCH */
  202. };
  203. typedef struct drm_i915_private {
  204. struct drm_device *dev;
  205. const struct intel_device_info *info;
  206. int has_gem;
  207. void __iomem *regs;
  208. struct pci_dev *bridge_dev;
  209. drm_i915_ring_buffer_t ring;
  210. drm_dma_handle_t *status_page_dmah;
  211. void *hw_status_page;
  212. dma_addr_t dma_status_page;
  213. uint32_t counter;
  214. unsigned int status_gfx_addr;
  215. drm_local_map_t hws_map;
  216. struct drm_gem_object *hws_obj;
  217. struct drm_gem_object *pwrctx;
  218. struct resource mch_res;
  219. unsigned int cpp;
  220. int back_offset;
  221. int front_offset;
  222. int current_page;
  223. int page_flipping;
  224. wait_queue_head_t irq_queue;
  225. atomic_t irq_received;
  226. /** Protects user_irq_refcount and irq_mask_reg */
  227. spinlock_t user_irq_lock;
  228. /** Refcount for i915_user_irq_get() versus i915_user_irq_put(). */
  229. int user_irq_refcount;
  230. u32 trace_irq_seqno;
  231. /** Cached value of IMR to avoid reads in updating the bitfield */
  232. u32 irq_mask_reg;
  233. u32 pipestat[2];
  234. /** splitted irq regs for graphics and display engine on Ironlake,
  235. irq_mask_reg is still used for display irq. */
  236. u32 gt_irq_mask_reg;
  237. u32 gt_irq_enable_reg;
  238. u32 de_irq_enable_reg;
  239. u32 pch_irq_mask_reg;
  240. u32 pch_irq_enable_reg;
  241. u32 hotplug_supported_mask;
  242. struct work_struct hotplug_work;
  243. int tex_lru_log_granularity;
  244. int allow_batchbuffer;
  245. struct mem_block *agp_heap;
  246. unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
  247. int vblank_pipe;
  248. /* For hangcheck timer */
  249. #define DRM_I915_HANGCHECK_PERIOD 75 /* in jiffies */
  250. struct timer_list hangcheck_timer;
  251. int hangcheck_count;
  252. uint32_t last_acthd;
  253. struct drm_mm vram;
  254. unsigned long cfb_size;
  255. unsigned long cfb_pitch;
  256. int cfb_fence;
  257. int cfb_plane;
  258. int irq_enabled;
  259. struct intel_opregion opregion;
  260. /* overlay */
  261. struct intel_overlay *overlay;
  262. /* LVDS info */
  263. int backlight_duty_cycle; /* restore backlight to this value */
  264. bool panel_wants_dither;
  265. struct drm_display_mode *panel_fixed_mode;
  266. struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
  267. struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
  268. /* Feature bits from the VBIOS */
  269. unsigned int int_tv_support:1;
  270. unsigned int lvds_dither:1;
  271. unsigned int lvds_vbt:1;
  272. unsigned int int_crt_support:1;
  273. unsigned int lvds_use_ssc:1;
  274. unsigned int edp_support:1;
  275. int lvds_ssc_freq;
  276. int edp_bpp;
  277. struct notifier_block lid_notifier;
  278. int crt_ddc_bus; /* 0 = unknown, else GPIO to use for CRT DDC */
  279. struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
  280. int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
  281. int num_fence_regs; /* 8 on pre-965, 16 otherwise */
  282. unsigned int fsb_freq, mem_freq;
  283. spinlock_t error_lock;
  284. struct drm_i915_error_state *first_error;
  285. struct work_struct error_work;
  286. struct workqueue_struct *wq;
  287. /* Display functions */
  288. struct drm_i915_display_funcs display;
  289. /* PCH chipset type */
  290. enum intel_pch pch_type;
  291. /* Register state */
  292. bool modeset_on_lid;
  293. u8 saveLBB;
  294. u32 saveDSPACNTR;
  295. u32 saveDSPBCNTR;
  296. u32 saveDSPARB;
  297. u32 saveHWS;
  298. u32 savePIPEACONF;
  299. u32 savePIPEBCONF;
  300. u32 savePIPEASRC;
  301. u32 savePIPEBSRC;
  302. u32 saveFPA0;
  303. u32 saveFPA1;
  304. u32 saveDPLL_A;
  305. u32 saveDPLL_A_MD;
  306. u32 saveHTOTAL_A;
  307. u32 saveHBLANK_A;
  308. u32 saveHSYNC_A;
  309. u32 saveVTOTAL_A;
  310. u32 saveVBLANK_A;
  311. u32 saveVSYNC_A;
  312. u32 saveBCLRPAT_A;
  313. u32 saveTRANSACONF;
  314. u32 saveTRANS_HTOTAL_A;
  315. u32 saveTRANS_HBLANK_A;
  316. u32 saveTRANS_HSYNC_A;
  317. u32 saveTRANS_VTOTAL_A;
  318. u32 saveTRANS_VBLANK_A;
  319. u32 saveTRANS_VSYNC_A;
  320. u32 savePIPEASTAT;
  321. u32 saveDSPASTRIDE;
  322. u32 saveDSPASIZE;
  323. u32 saveDSPAPOS;
  324. u32 saveDSPAADDR;
  325. u32 saveDSPASURF;
  326. u32 saveDSPATILEOFF;
  327. u32 savePFIT_PGM_RATIOS;
  328. u32 saveBLC_HIST_CTL;
  329. u32 saveBLC_PWM_CTL;
  330. u32 saveBLC_PWM_CTL2;
  331. u32 saveBLC_CPU_PWM_CTL;
  332. u32 saveBLC_CPU_PWM_CTL2;
  333. u32 saveFPB0;
  334. u32 saveFPB1;
  335. u32 saveDPLL_B;
  336. u32 saveDPLL_B_MD;
  337. u32 saveHTOTAL_B;
  338. u32 saveHBLANK_B;
  339. u32 saveHSYNC_B;
  340. u32 saveVTOTAL_B;
  341. u32 saveVBLANK_B;
  342. u32 saveVSYNC_B;
  343. u32 saveBCLRPAT_B;
  344. u32 saveTRANSBCONF;
  345. u32 saveTRANS_HTOTAL_B;
  346. u32 saveTRANS_HBLANK_B;
  347. u32 saveTRANS_HSYNC_B;
  348. u32 saveTRANS_VTOTAL_B;
  349. u32 saveTRANS_VBLANK_B;
  350. u32 saveTRANS_VSYNC_B;
  351. u32 savePIPEBSTAT;
  352. u32 saveDSPBSTRIDE;
  353. u32 saveDSPBSIZE;
  354. u32 saveDSPBPOS;
  355. u32 saveDSPBADDR;
  356. u32 saveDSPBSURF;
  357. u32 saveDSPBTILEOFF;
  358. u32 saveVGA0;
  359. u32 saveVGA1;
  360. u32 saveVGA_PD;
  361. u32 saveVGACNTRL;
  362. u32 saveADPA;
  363. u32 saveLVDS;
  364. u32 savePP_ON_DELAYS;
  365. u32 savePP_OFF_DELAYS;
  366. u32 saveDVOA;
  367. u32 saveDVOB;
  368. u32 saveDVOC;
  369. u32 savePP_ON;
  370. u32 savePP_OFF;
  371. u32 savePP_CONTROL;
  372. u32 savePP_DIVISOR;
  373. u32 savePFIT_CONTROL;
  374. u32 save_palette_a[256];
  375. u32 save_palette_b[256];
  376. u32 saveDPFC_CB_BASE;
  377. u32 saveFBC_CFB_BASE;
  378. u32 saveFBC_LL_BASE;
  379. u32 saveFBC_CONTROL;
  380. u32 saveFBC_CONTROL2;
  381. u32 saveIER;
  382. u32 saveIIR;
  383. u32 saveIMR;
  384. u32 saveDEIER;
  385. u32 saveDEIMR;
  386. u32 saveGTIER;
  387. u32 saveGTIMR;
  388. u32 saveFDI_RXA_IMR;
  389. u32 saveFDI_RXB_IMR;
  390. u32 saveCACHE_MODE_0;
  391. u32 saveMI_ARB_STATE;
  392. u32 saveSWF0[16];
  393. u32 saveSWF1[16];
  394. u32 saveSWF2[3];
  395. u8 saveMSR;
  396. u8 saveSR[8];
  397. u8 saveGR[25];
  398. u8 saveAR_INDEX;
  399. u8 saveAR[21];
  400. u8 saveDACMASK;
  401. u8 saveCR[37];
  402. uint64_t saveFENCE[16];
  403. u32 saveCURACNTR;
  404. u32 saveCURAPOS;
  405. u32 saveCURABASE;
  406. u32 saveCURBCNTR;
  407. u32 saveCURBPOS;
  408. u32 saveCURBBASE;
  409. u32 saveCURSIZE;
  410. u32 saveDP_B;
  411. u32 saveDP_C;
  412. u32 saveDP_D;
  413. u32 savePIPEA_GMCH_DATA_M;
  414. u32 savePIPEB_GMCH_DATA_M;
  415. u32 savePIPEA_GMCH_DATA_N;
  416. u32 savePIPEB_GMCH_DATA_N;
  417. u32 savePIPEA_DP_LINK_M;
  418. u32 savePIPEB_DP_LINK_M;
  419. u32 savePIPEA_DP_LINK_N;
  420. u32 savePIPEB_DP_LINK_N;
  421. u32 saveFDI_RXA_CTL;
  422. u32 saveFDI_TXA_CTL;
  423. u32 saveFDI_RXB_CTL;
  424. u32 saveFDI_TXB_CTL;
  425. u32 savePFA_CTL_1;
  426. u32 savePFB_CTL_1;
  427. u32 savePFA_WIN_SZ;
  428. u32 savePFB_WIN_SZ;
  429. u32 savePFA_WIN_POS;
  430. u32 savePFB_WIN_POS;
  431. u32 savePCH_DREF_CONTROL;
  432. u32 saveDISP_ARB_CTL;
  433. u32 savePIPEA_DATA_M1;
  434. u32 savePIPEA_DATA_N1;
  435. u32 savePIPEA_LINK_M1;
  436. u32 savePIPEA_LINK_N1;
  437. u32 savePIPEB_DATA_M1;
  438. u32 savePIPEB_DATA_N1;
  439. u32 savePIPEB_LINK_M1;
  440. u32 savePIPEB_LINK_N1;
  441. u32 saveMCHBAR_RENDER_STANDBY;
  442. struct {
  443. struct drm_mm gtt_space;
  444. struct io_mapping *gtt_mapping;
  445. int gtt_mtrr;
  446. /**
  447. * Membership on list of all loaded devices, used to evict
  448. * inactive buffers under memory pressure.
  449. *
  450. * Modifications should only be done whilst holding the
  451. * shrink_list_lock spinlock.
  452. */
  453. struct list_head shrink_list;
  454. /**
  455. * List of objects currently involved in rendering from the
  456. * ringbuffer.
  457. *
  458. * Includes buffers having the contents of their GPU caches
  459. * flushed, not necessarily primitives. last_rendering_seqno
  460. * represents when the rendering involved will be completed.
  461. *
  462. * A reference is held on the buffer while on this list.
  463. */
  464. spinlock_t active_list_lock;
  465. struct list_head active_list;
  466. /**
  467. * List of objects which are not in the ringbuffer but which
  468. * still have a write_domain which needs to be flushed before
  469. * unbinding.
  470. *
  471. * last_rendering_seqno is 0 while an object is in this list.
  472. *
  473. * A reference is held on the buffer while on this list.
  474. */
  475. struct list_head flushing_list;
  476. /**
  477. * List of objects currently pending a GPU write flush.
  478. *
  479. * All elements on this list will belong to either the
  480. * active_list or flushing_list, last_rendering_seqno can
  481. * be used to differentiate between the two elements.
  482. */
  483. struct list_head gpu_write_list;
  484. /**
  485. * LRU list of objects which are not in the ringbuffer and
  486. * are ready to unbind, but are still in the GTT.
  487. *
  488. * last_rendering_seqno is 0 while an object is in this list.
  489. *
  490. * A reference is not held on the buffer while on this list,
  491. * as merely being GTT-bound shouldn't prevent its being
  492. * freed, and we'll pull it off the list in the free path.
  493. */
  494. struct list_head inactive_list;
  495. /** LRU list of objects with fence regs on them. */
  496. struct list_head fence_list;
  497. /**
  498. * List of breadcrumbs associated with GPU requests currently
  499. * outstanding.
  500. */
  501. struct list_head request_list;
  502. /**
  503. * We leave the user IRQ off as much as possible,
  504. * but this means that requests will finish and never
  505. * be retired once the system goes idle. Set a timer to
  506. * fire periodically while the ring is running. When it
  507. * fires, go retire requests.
  508. */
  509. struct delayed_work retire_work;
  510. uint32_t next_gem_seqno;
  511. /**
  512. * Waiting sequence number, if any
  513. */
  514. uint32_t waiting_gem_seqno;
  515. /**
  516. * Last seq seen at irq time
  517. */
  518. uint32_t irq_gem_seqno;
  519. /**
  520. * Flag if the X Server, and thus DRM, is not currently in
  521. * control of the device.
  522. *
  523. * This is set between LeaveVT and EnterVT. It needs to be
  524. * replaced with a semaphore. It also needs to be
  525. * transitioned away from for kernel modesetting.
  526. */
  527. int suspended;
  528. /**
  529. * Flag if the hardware appears to be wedged.
  530. *
  531. * This is set when attempts to idle the device timeout.
  532. * It prevents command submission from occuring and makes
  533. * every pending request fail
  534. */
  535. atomic_t wedged;
  536. /** Bit 6 swizzling required for X tiling */
  537. uint32_t bit_6_swizzle_x;
  538. /** Bit 6 swizzling required for Y tiling */
  539. uint32_t bit_6_swizzle_y;
  540. /* storage for physical objects */
  541. struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
  542. } mm;
  543. struct sdvo_device_mapping sdvo_mappings[2];
  544. /* indicate whether the LVDS_BORDER should be enabled or not */
  545. unsigned int lvds_border_bits;
  546. struct drm_crtc *plane_to_crtc_mapping[2];
  547. struct drm_crtc *pipe_to_crtc_mapping[2];
  548. wait_queue_head_t pending_flip_queue;
  549. /* Reclocking support */
  550. bool render_reclock_avail;
  551. bool lvds_downclock_avail;
  552. /* indicate whether the LVDS EDID is OK */
  553. bool lvds_edid_good;
  554. /* indicates the reduced downclock for LVDS*/
  555. int lvds_downclock;
  556. struct work_struct idle_work;
  557. struct timer_list idle_timer;
  558. bool busy;
  559. u16 orig_clock;
  560. int child_dev_num;
  561. struct child_device_config *child_dev;
  562. struct drm_connector *int_lvds_connector;
  563. bool mchbar_need_disable;
  564. u8 cur_delay;
  565. u8 min_delay;
  566. u8 max_delay;
  567. enum no_fbc_reason no_fbc_reason;
  568. } drm_i915_private_t;
  569. /** driver private structure attached to each drm_gem_object */
  570. struct drm_i915_gem_object {
  571. struct drm_gem_object *obj;
  572. /** Current space allocated to this object in the GTT, if any. */
  573. struct drm_mm_node *gtt_space;
  574. /** This object's place on the active/flushing/inactive lists */
  575. struct list_head list;
  576. /** This object's place on GPU write list */
  577. struct list_head gpu_write_list;
  578. /** This object's place on the fenced object LRU */
  579. struct list_head fence_list;
  580. /**
  581. * This is set if the object is on the active or flushing lists
  582. * (has pending rendering), and is not set if it's on inactive (ready
  583. * to be unbound).
  584. */
  585. int active;
  586. /**
  587. * This is set if the object has been written to since last bound
  588. * to the GTT
  589. */
  590. int dirty;
  591. /** AGP memory structure for our GTT binding. */
  592. DRM_AGP_MEM *agp_mem;
  593. struct page **pages;
  594. int pages_refcount;
  595. /**
  596. * Current offset of the object in GTT space.
  597. *
  598. * This is the same as gtt_space->start
  599. */
  600. uint32_t gtt_offset;
  601. /**
  602. * Fake offset for use by mmap(2)
  603. */
  604. uint64_t mmap_offset;
  605. /**
  606. * Fence register bits (if any) for this object. Will be set
  607. * as needed when mapped into the GTT.
  608. * Protected by dev->struct_mutex.
  609. */
  610. int fence_reg;
  611. /** How many users have pinned this object in GTT space */
  612. int pin_count;
  613. /** Breadcrumb of last rendering to the buffer. */
  614. uint32_t last_rendering_seqno;
  615. /** Current tiling mode for the object. */
  616. uint32_t tiling_mode;
  617. uint32_t stride;
  618. /** Record of address bit 17 of each page at last unbind. */
  619. long *bit_17;
  620. /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
  621. uint32_t agp_type;
  622. /**
  623. * If present, while GEM_DOMAIN_CPU is in the read domain this array
  624. * flags which individual pages are valid.
  625. */
  626. uint8_t *page_cpu_valid;
  627. /** User space pin count and filp owning the pin */
  628. uint32_t user_pin_count;
  629. struct drm_file *pin_filp;
  630. /** for phy allocated objects */
  631. struct drm_i915_gem_phys_object *phys_obj;
  632. /**
  633. * Used for checking the object doesn't appear more than once
  634. * in an execbuffer object list.
  635. */
  636. int in_execbuffer;
  637. /**
  638. * Advice: are the backing pages purgeable?
  639. */
  640. int madv;
  641. /**
  642. * Number of crtcs where this object is currently the fb, but
  643. * will be page flipped away on the next vblank. When it
  644. * reaches 0, dev_priv->pending_flip_queue will be woken up.
  645. */
  646. atomic_t pending_flip;
  647. };
  648. #define to_intel_bo(x) ((struct drm_i915_gem_object *) (x)->driver_private)
  649. /**
  650. * Request queue structure.
  651. *
  652. * The request queue allows us to note sequence numbers that have been emitted
  653. * and may be associated with active buffers to be retired.
  654. *
  655. * By keeping this list, we can avoid having to do questionable
  656. * sequence-number comparisons on buffer last_rendering_seqnos, and associate
  657. * an emission time with seqnos for tracking how far ahead of the GPU we are.
  658. */
  659. struct drm_i915_gem_request {
  660. /** GEM sequence number associated with this request. */
  661. uint32_t seqno;
  662. /** Time at which this request was emitted, in jiffies. */
  663. unsigned long emitted_jiffies;
  664. /** global list entry for this request */
  665. struct list_head list;
  666. /** file_priv list entry for this request */
  667. struct list_head client_list;
  668. };
  669. struct drm_i915_file_private {
  670. struct {
  671. struct list_head request_list;
  672. } mm;
  673. };
  674. enum intel_chip_family {
  675. CHIP_I8XX = 0x01,
  676. CHIP_I9XX = 0x02,
  677. CHIP_I915 = 0x04,
  678. CHIP_I965 = 0x08,
  679. };
  680. extern struct drm_ioctl_desc i915_ioctls[];
  681. extern int i915_max_ioctl;
  682. extern unsigned int i915_fbpercrtc;
  683. extern unsigned int i915_powersave;
  684. extern unsigned int i915_lvds_downclock;
  685. extern int i915_suspend(struct drm_device *dev, pm_message_t state);
  686. extern int i915_resume(struct drm_device *dev);
  687. extern void i915_save_display(struct drm_device *dev);
  688. extern void i915_restore_display(struct drm_device *dev);
  689. extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
  690. extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
  691. /* i915_dma.c */
  692. extern void i915_kernel_lost_context(struct drm_device * dev);
  693. extern int i915_driver_load(struct drm_device *, unsigned long flags);
  694. extern int i915_driver_unload(struct drm_device *);
  695. extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
  696. extern void i915_driver_lastclose(struct drm_device * dev);
  697. extern void i915_driver_preclose(struct drm_device *dev,
  698. struct drm_file *file_priv);
  699. extern void i915_driver_postclose(struct drm_device *dev,
  700. struct drm_file *file_priv);
  701. extern int i915_driver_device_is_agp(struct drm_device * dev);
  702. extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
  703. unsigned long arg);
  704. extern int i915_emit_box(struct drm_device *dev,
  705. struct drm_clip_rect *boxes,
  706. int i, int DR1, int DR4);
  707. extern int i965_reset(struct drm_device *dev, u8 flags);
  708. /* i915_irq.c */
  709. void i915_hangcheck_elapsed(unsigned long data);
  710. void i915_destroy_error_state(struct drm_device *dev);
  711. extern int i915_irq_emit(struct drm_device *dev, void *data,
  712. struct drm_file *file_priv);
  713. extern int i915_irq_wait(struct drm_device *dev, void *data,
  714. struct drm_file *file_priv);
  715. void i915_user_irq_get(struct drm_device *dev);
  716. void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
  717. void i915_user_irq_put(struct drm_device *dev);
  718. extern void i915_enable_interrupt (struct drm_device *dev);
  719. extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
  720. extern void i915_driver_irq_preinstall(struct drm_device * dev);
  721. extern int i915_driver_irq_postinstall(struct drm_device *dev);
  722. extern void i915_driver_irq_uninstall(struct drm_device * dev);
  723. extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  724. struct drm_file *file_priv);
  725. extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  726. struct drm_file *file_priv);
  727. extern int i915_enable_vblank(struct drm_device *dev, int crtc);
  728. extern void i915_disable_vblank(struct drm_device *dev, int crtc);
  729. extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
  730. extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
  731. extern int i915_vblank_swap(struct drm_device *dev, void *data,
  732. struct drm_file *file_priv);
  733. extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
  734. void
  735. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  736. void
  737. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  738. void intel_enable_asle (struct drm_device *dev);
  739. /* i915_mem.c */
  740. extern int i915_mem_alloc(struct drm_device *dev, void *data,
  741. struct drm_file *file_priv);
  742. extern int i915_mem_free(struct drm_device *dev, void *data,
  743. struct drm_file *file_priv);
  744. extern int i915_mem_init_heap(struct drm_device *dev, void *data,
  745. struct drm_file *file_priv);
  746. extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
  747. struct drm_file *file_priv);
  748. extern void i915_mem_takedown(struct mem_block **heap);
  749. extern void i915_mem_release(struct drm_device * dev,
  750. struct drm_file *file_priv, struct mem_block *heap);
  751. /* i915_gem.c */
  752. int i915_gem_init_ioctl(struct drm_device *dev, void *data,
  753. struct drm_file *file_priv);
  754. int i915_gem_create_ioctl(struct drm_device *dev, void *data,
  755. struct drm_file *file_priv);
  756. int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  757. struct drm_file *file_priv);
  758. int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  759. struct drm_file *file_priv);
  760. int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  761. struct drm_file *file_priv);
  762. int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  763. struct drm_file *file_priv);
  764. int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  765. struct drm_file *file_priv);
  766. int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  767. struct drm_file *file_priv);
  768. int i915_gem_execbuffer(struct drm_device *dev, void *data,
  769. struct drm_file *file_priv);
  770. int i915_gem_execbuffer2(struct drm_device *dev, void *data,
  771. struct drm_file *file_priv);
  772. int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  773. struct drm_file *file_priv);
  774. int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  775. struct drm_file *file_priv);
  776. int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  777. struct drm_file *file_priv);
  778. int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  779. struct drm_file *file_priv);
  780. int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  781. struct drm_file *file_priv);
  782. int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  783. struct drm_file *file_priv);
  784. int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  785. struct drm_file *file_priv);
  786. int i915_gem_set_tiling(struct drm_device *dev, void *data,
  787. struct drm_file *file_priv);
  788. int i915_gem_get_tiling(struct drm_device *dev, void *data,
  789. struct drm_file *file_priv);
  790. int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  791. struct drm_file *file_priv);
  792. void i915_gem_load(struct drm_device *dev);
  793. int i915_gem_init_object(struct drm_gem_object *obj);
  794. void i915_gem_free_object(struct drm_gem_object *obj);
  795. int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
  796. void i915_gem_object_unpin(struct drm_gem_object *obj);
  797. int i915_gem_object_unbind(struct drm_gem_object *obj);
  798. void i915_gem_release_mmap(struct drm_gem_object *obj);
  799. void i915_gem_lastclose(struct drm_device *dev);
  800. uint32_t i915_get_gem_seqno(struct drm_device *dev);
  801. bool i915_seqno_passed(uint32_t seq1, uint32_t seq2);
  802. int i915_gem_object_get_fence_reg(struct drm_gem_object *obj);
  803. int i915_gem_object_put_fence_reg(struct drm_gem_object *obj);
  804. void i915_gem_retire_requests(struct drm_device *dev);
  805. void i915_gem_retire_work_handler(struct work_struct *work);
  806. void i915_gem_clflush_object(struct drm_gem_object *obj);
  807. int i915_gem_object_set_domain(struct drm_gem_object *obj,
  808. uint32_t read_domains,
  809. uint32_t write_domain);
  810. int i915_gem_init_ringbuffer(struct drm_device *dev);
  811. void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
  812. int i915_gem_do_init(struct drm_device *dev, unsigned long start,
  813. unsigned long end);
  814. int i915_gem_idle(struct drm_device *dev);
  815. uint32_t i915_add_request(struct drm_device *dev, struct drm_file *file_priv,
  816. uint32_t flush_domains);
  817. int i915_do_wait_request(struct drm_device *dev, uint32_t seqno, int interruptible);
  818. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
  819. int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
  820. int write);
  821. int i915_gem_object_set_to_display_plane(struct drm_gem_object *obj);
  822. int i915_gem_attach_phys_object(struct drm_device *dev,
  823. struct drm_gem_object *obj, int id);
  824. void i915_gem_detach_phys_object(struct drm_device *dev,
  825. struct drm_gem_object *obj);
  826. void i915_gem_free_all_phys_object(struct drm_device *dev);
  827. int i915_gem_object_get_pages(struct drm_gem_object *obj, gfp_t gfpmask);
  828. void i915_gem_object_put_pages(struct drm_gem_object *obj);
  829. void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
  830. void i915_gem_object_flush_write_domain(struct drm_gem_object *obj);
  831. void i915_gem_shrinker_init(void);
  832. void i915_gem_shrinker_exit(void);
  833. /* i915_gem_tiling.c */
  834. void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
  835. void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
  836. void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
  837. bool i915_tiling_ok(struct drm_device *dev, int stride, int size,
  838. int tiling_mode);
  839. bool i915_gem_object_fence_offset_ok(struct drm_gem_object *obj,
  840. int tiling_mode);
  841. /* i915_gem_debug.c */
  842. void i915_gem_dump_object(struct drm_gem_object *obj, int len,
  843. const char *where, uint32_t mark);
  844. #if WATCH_INACTIVE
  845. void i915_verify_inactive(struct drm_device *dev, char *file, int line);
  846. #else
  847. #define i915_verify_inactive(dev, file, line)
  848. #endif
  849. void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
  850. void i915_gem_dump_object(struct drm_gem_object *obj, int len,
  851. const char *where, uint32_t mark);
  852. void i915_dump_lru(struct drm_device *dev, const char *where);
  853. /* i915_debugfs.c */
  854. int i915_debugfs_init(struct drm_minor *minor);
  855. void i915_debugfs_cleanup(struct drm_minor *minor);
  856. /* i915_suspend.c */
  857. extern int i915_save_state(struct drm_device *dev);
  858. extern int i915_restore_state(struct drm_device *dev);
  859. /* i915_suspend.c */
  860. extern int i915_save_state(struct drm_device *dev);
  861. extern int i915_restore_state(struct drm_device *dev);
  862. #ifdef CONFIG_ACPI
  863. /* i915_opregion.c */
  864. extern int intel_opregion_init(struct drm_device *dev, int resume);
  865. extern void intel_opregion_free(struct drm_device *dev, int suspend);
  866. extern void opregion_asle_intr(struct drm_device *dev);
  867. extern void ironlake_opregion_gse_intr(struct drm_device *dev);
  868. extern void opregion_enable_asle(struct drm_device *dev);
  869. #else
  870. static inline int intel_opregion_init(struct drm_device *dev, int resume) { return 0; }
  871. static inline void intel_opregion_free(struct drm_device *dev, int suspend) { return; }
  872. static inline void opregion_asle_intr(struct drm_device *dev) { return; }
  873. static inline void ironlake_opregion_gse_intr(struct drm_device *dev) { return; }
  874. static inline void opregion_enable_asle(struct drm_device *dev) { return; }
  875. #endif
  876. /* modesetting */
  877. extern void intel_modeset_init(struct drm_device *dev);
  878. extern void intel_modeset_cleanup(struct drm_device *dev);
  879. extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
  880. extern void i8xx_disable_fbc(struct drm_device *dev);
  881. extern void g4x_disable_fbc(struct drm_device *dev);
  882. extern void intel_detect_pch (struct drm_device *dev);
  883. extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
  884. /**
  885. * Lock test for when it's just for synchronization of ring access.
  886. *
  887. * In that case, we don't need to do it when GEM is initialized as nobody else
  888. * has access to the ring.
  889. */
  890. #define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
  891. if (((drm_i915_private_t *)dev->dev_private)->ring.ring_obj == NULL) \
  892. LOCK_TEST_WITH_RETURN(dev, file_priv); \
  893. } while (0)
  894. #define I915_READ(reg) readl(dev_priv->regs + (reg))
  895. #define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg))
  896. #define I915_READ16(reg) readw(dev_priv->regs + (reg))
  897. #define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
  898. #define I915_READ8(reg) readb(dev_priv->regs + (reg))
  899. #define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
  900. #define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
  901. #define I915_READ64(reg) readq(dev_priv->regs + (reg))
  902. #define POSTING_READ(reg) (void)I915_READ(reg)
  903. #define I915_VERBOSE 0
  904. #define RING_LOCALS volatile unsigned int *ring_virt__;
  905. #define BEGIN_LP_RING(n) do { \
  906. int bytes__ = 4*(n); \
  907. if (I915_VERBOSE) DRM_DEBUG("BEGIN_LP_RING(%d)\n", (n)); \
  908. /* a wrap must occur between instructions so pad beforehand */ \
  909. if (unlikely (dev_priv->ring.tail + bytes__ > dev_priv->ring.Size)) \
  910. i915_wrap_ring(dev); \
  911. if (unlikely (dev_priv->ring.space < bytes__)) \
  912. i915_wait_ring(dev, bytes__, __func__); \
  913. ring_virt__ = (unsigned int *) \
  914. (dev_priv->ring.virtual_start + dev_priv->ring.tail); \
  915. dev_priv->ring.tail += bytes__; \
  916. dev_priv->ring.tail &= dev_priv->ring.Size - 1; \
  917. dev_priv->ring.space -= bytes__; \
  918. } while (0)
  919. #define OUT_RING(n) do { \
  920. if (I915_VERBOSE) DRM_DEBUG(" OUT_RING %x\n", (int)(n)); \
  921. *ring_virt__++ = (n); \
  922. } while (0)
  923. #define ADVANCE_LP_RING() do { \
  924. if (I915_VERBOSE) \
  925. DRM_DEBUG("ADVANCE_LP_RING %x\n", dev_priv->ring.tail); \
  926. I915_WRITE(PRB0_TAIL, dev_priv->ring.tail); \
  927. } while(0)
  928. /**
  929. * Reads a dword out of the status page, which is written to from the command
  930. * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
  931. * MI_STORE_DATA_IMM.
  932. *
  933. * The following dwords have a reserved meaning:
  934. * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
  935. * 0x04: ring 0 head pointer
  936. * 0x05: ring 1 head pointer (915-class)
  937. * 0x06: ring 2 head pointer (915-class)
  938. * 0x10-0x1b: Context status DWords (GM45)
  939. * 0x1f: Last written status offset. (GM45)
  940. *
  941. * The area from dword 0x20 to 0x3ff is available for driver usage.
  942. */
  943. #define READ_HWSP(dev_priv, reg) (((volatile u32*)(dev_priv->hw_status_page))[reg])
  944. #define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
  945. #define I915_GEM_HWS_INDEX 0x20
  946. #define I915_BREADCRUMB_INDEX 0x21
  947. extern int i915_wrap_ring(struct drm_device * dev);
  948. extern int i915_wait_ring(struct drm_device * dev, int n, const char *caller);
  949. #define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
  950. #define IS_I830(dev) ((dev)->pci_device == 0x3577)
  951. #define IS_845G(dev) ((dev)->pci_device == 0x2562)
  952. #define IS_I85X(dev) ((dev)->pci_device == 0x3582)
  953. #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
  954. #define IS_GEN2(dev) (INTEL_INFO(dev)->is_i8xx)
  955. #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
  956. #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
  957. #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
  958. #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
  959. #define IS_I965G(dev) (INTEL_INFO(dev)->is_i965g)
  960. #define IS_I965GM(dev) (INTEL_INFO(dev)->is_i965gm)
  961. #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
  962. #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
  963. #define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
  964. #define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
  965. #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
  966. #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
  967. #define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
  968. #define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
  969. #define IS_IRONLAKE(dev) (INTEL_INFO(dev)->is_ironlake)
  970. #define IS_I9XX(dev) (INTEL_INFO(dev)->is_i9xx)
  971. #define IS_GEN6(dev) (INTEL_INFO(dev)->is_gen6)
  972. #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
  973. #define IS_GEN3(dev) (IS_I915G(dev) || \
  974. IS_I915GM(dev) || \
  975. IS_I945G(dev) || \
  976. IS_I945GM(dev) || \
  977. IS_G33(dev) || \
  978. IS_PINEVIEW(dev))
  979. #define IS_GEN4(dev) ((dev)->pci_device == 0x2972 || \
  980. (dev)->pci_device == 0x2982 || \
  981. (dev)->pci_device == 0x2992 || \
  982. (dev)->pci_device == 0x29A2 || \
  983. (dev)->pci_device == 0x2A02 || \
  984. (dev)->pci_device == 0x2A12 || \
  985. (dev)->pci_device == 0x2E02 || \
  986. (dev)->pci_device == 0x2E12 || \
  987. (dev)->pci_device == 0x2E22 || \
  988. (dev)->pci_device == 0x2E32 || \
  989. (dev)->pci_device == 0x2A42 || \
  990. (dev)->pci_device == 0x2E42)
  991. #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
  992. /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
  993. * rows, which changed the alignment requirements and fence programming.
  994. */
  995. #define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
  996. IS_I915GM(dev)))
  997. #define SUPPORTS_DIGITAL_OUTPUTS(dev) (IS_I9XX(dev) && !IS_PINEVIEW(dev))
  998. #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  999. #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  1000. #define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
  1001. #define SUPPORTS_TV(dev) (IS_I9XX(dev) && IS_MOBILE(dev) && \
  1002. !IS_IRONLAKE(dev) && !IS_PINEVIEW(dev) && \
  1003. !IS_GEN6(dev))
  1004. #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
  1005. /* dsparb controlled by hw only */
  1006. #define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  1007. #define HAS_FW_BLC(dev) (IS_I9XX(dev) || IS_G4X(dev) || IS_IRONLAKE(dev))
  1008. #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
  1009. #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
  1010. #define I915_HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
  1011. #define HAS_PCH_SPLIT(dev) (IS_IRONLAKE(dev) || \
  1012. IS_GEN6(dev))
  1013. #define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
  1014. #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
  1015. #define PRIMARY_RINGBUFFER_SIZE (128*1024)
  1016. #endif