intel_scu_ipc.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851
  1. /*
  2. * intel_scu_ipc.c: Driver for the Intel SCU IPC mechanism
  3. *
  4. * (C) Copyright 2008-2010 Intel Corporation
  5. * Author: Sreedhara DS (sreedhara.ds@intel.com)
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * as published by the Free Software Foundation; version 2
  10. * of the License.
  11. *
  12. * SCU runing in ARC processor communicates with other entity running in IA
  13. * core through IPC mechanism which in turn messaging between IA core ad SCU.
  14. * SCU has two IPC mechanism IPC-1 and IPC-2. IPC-1 is used between IA32 and
  15. * SCU where IPC-2 is used between P-Unit and SCU. This driver delas with
  16. * IPC-1 Driver provides an API for power control unit registers (e.g. MSIC)
  17. * along with other APIs.
  18. */
  19. #include <linux/delay.h>
  20. #include <linux/errno.h>
  21. #include <linux/init.h>
  22. #include <linux/sysdev.h>
  23. #include <linux/pm.h>
  24. #include <linux/pci.h>
  25. #include <linux/interrupt.h>
  26. #include <asm/mrst.h>
  27. #include <asm/intel_scu_ipc.h>
  28. /* IPC defines the following message types */
  29. #define IPCMSG_WATCHDOG_TIMER 0xF8 /* Set Kernel Watchdog Threshold */
  30. #define IPCMSG_BATTERY 0xEF /* Coulomb Counter Accumulator */
  31. #define IPCMSG_FW_UPDATE 0xFE /* Firmware update */
  32. #define IPCMSG_PCNTRL 0xFF /* Power controller unit read/write */
  33. #define IPCMSG_FW_REVISION 0xF4 /* Get firmware revision */
  34. /* Command id associated with message IPCMSG_PCNTRL */
  35. #define IPC_CMD_PCNTRL_W 0 /* Register write */
  36. #define IPC_CMD_PCNTRL_R 1 /* Register read */
  37. #define IPC_CMD_PCNTRL_M 2 /* Register read-modify-write */
  38. /* Miscelaneous Command ids */
  39. #define IPC_CMD_INDIRECT_RD 2 /* 32bit indirect read */
  40. #define IPC_CMD_INDIRECT_WR 5 /* 32bit indirect write */
  41. /*
  42. * IPC register summary
  43. *
  44. * IPC register blocks are memory mapped at fixed address of 0xFF11C000
  45. * To read or write information to the SCU, driver writes to IPC-1 memory
  46. * mapped registers (base address 0xFF11C000). The following is the IPC
  47. * mechanism
  48. *
  49. * 1. IA core cDMI interface claims this transaction and converts it to a
  50. * Transaction Layer Packet (TLP) message which is sent across the cDMI.
  51. *
  52. * 2. South Complex cDMI block receives this message and writes it to
  53. * the IPC-1 register block, causing an interrupt to the SCU
  54. *
  55. * 3. SCU firmware decodes this interrupt and IPC message and the appropriate
  56. * message handler is called within firmware.
  57. */
  58. #define IPC_BASE_ADDR 0xFF11C000 /* IPC1 base register address */
  59. #define IPC_MAX_ADDR 0x100 /* Maximum IPC regisers */
  60. #define IPC_WWBUF_SIZE 16 /* IPC Write buffer Size */
  61. #define IPC_RWBUF_SIZE 16 /* IPC Read buffer Size */
  62. #define IPC_I2C_BASE 0xFF12B000 /* I2C control register base address */
  63. #define IPC_I2C_MAX_ADDR 0x10 /* Maximum I2C regisers */
  64. static int ipc_probe(struct pci_dev *dev, const struct pci_device_id *id);
  65. static void ipc_remove(struct pci_dev *pdev);
  66. struct intel_scu_ipc_dev {
  67. struct pci_dev *pdev;
  68. void __iomem *ipc_base;
  69. void __iomem *i2c_base;
  70. };
  71. static struct intel_scu_ipc_dev ipcdev; /* Only one for now */
  72. #define PLATFORM_LANGWELL 1
  73. #define PLATFORM_PENWELL 2
  74. static int platform; /* Platform type */
  75. /*
  76. * IPC Read Buffer (Read Only):
  77. * 16 byte buffer for receiving data from SCU, if IPC command
  78. * processing results in response data
  79. */
  80. #define IPC_READ_BUFFER 0x90
  81. #define IPC_I2C_CNTRL_ADDR 0
  82. #define I2C_DATA_ADDR 0x04
  83. static DEFINE_MUTEX(ipclock); /* lock used to prevent multiple call to SCU */
  84. /*
  85. * Command Register (Write Only):
  86. * A write to this register results in an interrupt to the SCU core processor
  87. * Format:
  88. * |rfu2(8) | size(8) | command id(4) | rfu1(3) | ioc(1) | command(8)|
  89. */
  90. static inline void ipc_command(u32 cmd) /* Send ipc command */
  91. {
  92. writel(cmd, ipcdev.ipc_base);
  93. }
  94. /*
  95. * IPC Write Buffer (Write Only):
  96. * 16-byte buffer for sending data associated with IPC command to
  97. * SCU. Size of the data is specified in the IPC_COMMAND_REG register
  98. */
  99. static inline void ipc_data_writel(u32 data, u32 offset) /* Write ipc data */
  100. {
  101. writel(data, ipcdev.ipc_base + 0x80 + offset);
  102. }
  103. /*
  104. * IPC destination Pointer (Write Only):
  105. * Use content as pointer for destination write
  106. */
  107. static inline void ipc_write_dptr(u32 data) /* Write dptr data */
  108. {
  109. writel(data, ipcdev.ipc_base + 0x0C);
  110. }
  111. /*
  112. * IPC Source Pointer (Write Only):
  113. * Use content as pointer for read location
  114. */
  115. static inline void ipc_write_sptr(u32 data) /* Write dptr data */
  116. {
  117. writel(data, ipcdev.ipc_base + 0x08);
  118. }
  119. /*
  120. * Status Register (Read Only):
  121. * Driver will read this register to get the ready/busy status of the IPC
  122. * block and error status of the IPC command that was just processed by SCU
  123. * Format:
  124. * |rfu3(8)|error code(8)|initiator id(8)|cmd id(4)|rfu1(2)|error(1)|busy(1)|
  125. */
  126. static inline u8 ipc_read_status(void)
  127. {
  128. return __raw_readl(ipcdev.ipc_base + 0x04);
  129. }
  130. static inline u8 ipc_data_readb(u32 offset) /* Read ipc byte data */
  131. {
  132. return readb(ipcdev.ipc_base + IPC_READ_BUFFER + offset);
  133. }
  134. static inline u32 ipc_data_readl(u32 offset) /* Read ipc u32 data */
  135. {
  136. return readl(ipcdev.ipc_base + IPC_READ_BUFFER + offset);
  137. }
  138. static inline int busy_loop(void) /* Wait till scu status is busy */
  139. {
  140. u32 status = 0;
  141. u32 loop_count = 0;
  142. status = ipc_read_status();
  143. while (status & 1) {
  144. udelay(1); /* scu processing time is in few u secods */
  145. status = ipc_read_status();
  146. loop_count++;
  147. /* break if scu doesn't reset busy bit after huge retry */
  148. if (loop_count > 100000) {
  149. dev_err(&ipcdev.pdev->dev, "IPC timed out");
  150. return -ETIMEDOUT;
  151. }
  152. }
  153. return (status >> 1) & 1;
  154. }
  155. /* Read/Write power control(PMIC in Langwell, MSIC in PenWell) registers */
  156. static int pwr_reg_rdwr(u16 *addr, u8 *data, u32 count, u32 op, u32 id)
  157. {
  158. int nc;
  159. u32 offset = 0;
  160. u32 err = 0;
  161. u8 cbuf[IPC_WWBUF_SIZE] = { };
  162. u32 *wbuf = (u32 *)&cbuf;
  163. mutex_lock(&ipclock);
  164. if (ipcdev.pdev == NULL) {
  165. mutex_unlock(&ipclock);
  166. return -ENODEV;
  167. }
  168. if (platform == PLATFORM_LANGWELL) {
  169. /* Entry is 4 bytes for read/write, 5 bytes for read modify */
  170. for (nc = 0; nc < count; nc++, offset += 3) {
  171. cbuf[offset] = addr[nc];
  172. cbuf[offset + 1] = addr[nc] >> 8;
  173. if (id != IPC_CMD_PCNTRL_R)
  174. cbuf[offset + 2] = data[nc];
  175. if (id == IPC_CMD_PCNTRL_M) {
  176. cbuf[offset + 3] = data[nc + 1];
  177. offset += 1;
  178. }
  179. }
  180. for (nc = 0, offset = 0; nc < count; nc++, offset += 4)
  181. ipc_data_writel(wbuf[nc], offset); /* Write wbuff */
  182. if (id != IPC_CMD_PCNTRL_M)
  183. ipc_command((count*4) << 16 | id << 12 | 0 << 8 | op);
  184. else
  185. ipc_command((count*5) << 16 | id << 12 | 0 << 8 | op);
  186. } else {
  187. for (nc = 0; nc < count; nc++, offset += 2) {
  188. cbuf[offset] = addr[nc];
  189. cbuf[offset + 1] = addr[nc] >> 8;
  190. }
  191. if (id == IPC_CMD_PCNTRL_R) {
  192. for (nc = 0, offset = 0; nc < count; nc++, offset += 4)
  193. ipc_data_writel(wbuf[nc], offset);
  194. ipc_command((count*2) << 16 | id << 12 | 0 << 8 | op);
  195. } else if (id == IPC_CMD_PCNTRL_W) {
  196. for (nc = 0; nc < count; nc++, offset += 1)
  197. cbuf[offset] = data[nc];
  198. for (nc = 0, offset = 0; nc < count; nc++, offset += 4)
  199. ipc_data_writel(wbuf[nc], offset);
  200. ipc_command((count*3) << 16 | id << 12 | 0 << 8 | op);
  201. } else if (id == IPC_CMD_PCNTRL_M) {
  202. cbuf[offset] = data[0];
  203. cbuf[offset + 1] = data[1];
  204. ipc_data_writel(wbuf[0], 0); /* Write wbuff */
  205. ipc_command(4 << 16 | id << 12 | 0 << 8 | op);
  206. }
  207. }
  208. err = busy_loop();
  209. if (id == IPC_CMD_PCNTRL_R) { /* Read rbuf */
  210. /* Workaround: values are read as 0 without memcpy_fromio */
  211. memcpy_fromio(cbuf, ipcdev.ipc_base + 0x90, 16);
  212. if (platform == PLATFORM_LANGWELL) {
  213. for (nc = 0, offset = 2; nc < count; nc++, offset += 3)
  214. data[nc] = ipc_data_readb(offset);
  215. } else {
  216. for (nc = 0; nc < count; nc++)
  217. data[nc] = ipc_data_readb(nc);
  218. }
  219. }
  220. mutex_unlock(&ipclock);
  221. return err;
  222. }
  223. /**
  224. * intel_scu_ipc_ioread8 - read a word via the SCU
  225. * @addr: register on SCU
  226. * @data: return pointer for read byte
  227. *
  228. * Read a single register. Returns 0 on success or an error code. All
  229. * locking between SCU accesses is handled for the caller.
  230. *
  231. * This function may sleep.
  232. */
  233. int intel_scu_ipc_ioread8(u16 addr, u8 *data)
  234. {
  235. return pwr_reg_rdwr(&addr, data, 1, IPCMSG_PCNTRL, IPC_CMD_PCNTRL_R);
  236. }
  237. EXPORT_SYMBOL(intel_scu_ipc_ioread8);
  238. /**
  239. * intel_scu_ipc_ioread16 - read a word via the SCU
  240. * @addr: register on SCU
  241. * @data: return pointer for read word
  242. *
  243. * Read a register pair. Returns 0 on success or an error code. All
  244. * locking between SCU accesses is handled for the caller.
  245. *
  246. * This function may sleep.
  247. */
  248. int intel_scu_ipc_ioread16(u16 addr, u16 *data)
  249. {
  250. u16 x[2] = {addr, addr + 1 };
  251. return pwr_reg_rdwr(x, (u8 *)data, 2, IPCMSG_PCNTRL, IPC_CMD_PCNTRL_R);
  252. }
  253. EXPORT_SYMBOL(intel_scu_ipc_ioread16);
  254. /**
  255. * intel_scu_ipc_ioread32 - read a dword via the SCU
  256. * @addr: register on SCU
  257. * @data: return pointer for read dword
  258. *
  259. * Read four registers. Returns 0 on success or an error code. All
  260. * locking between SCU accesses is handled for the caller.
  261. *
  262. * This function may sleep.
  263. */
  264. int intel_scu_ipc_ioread32(u16 addr, u32 *data)
  265. {
  266. u16 x[4] = {addr, addr + 1, addr + 2, addr + 3};
  267. return pwr_reg_rdwr(x, (u8 *)data, 4, IPCMSG_PCNTRL, IPC_CMD_PCNTRL_R);
  268. }
  269. EXPORT_SYMBOL(intel_scu_ipc_ioread32);
  270. /**
  271. * intel_scu_ipc_iowrite8 - write a byte via the SCU
  272. * @addr: register on SCU
  273. * @data: byte to write
  274. *
  275. * Write a single register. Returns 0 on success or an error code. All
  276. * locking between SCU accesses is handled for the caller.
  277. *
  278. * This function may sleep.
  279. */
  280. int intel_scu_ipc_iowrite8(u16 addr, u8 data)
  281. {
  282. return pwr_reg_rdwr(&addr, &data, 1, IPCMSG_PCNTRL, IPC_CMD_PCNTRL_W);
  283. }
  284. EXPORT_SYMBOL(intel_scu_ipc_iowrite8);
  285. /**
  286. * intel_scu_ipc_iowrite16 - write a word via the SCU
  287. * @addr: register on SCU
  288. * @data: word to write
  289. *
  290. * Write two registers. Returns 0 on success or an error code. All
  291. * locking between SCU accesses is handled for the caller.
  292. *
  293. * This function may sleep.
  294. */
  295. int intel_scu_ipc_iowrite16(u16 addr, u16 data)
  296. {
  297. u16 x[2] = {addr, addr + 1 };
  298. return pwr_reg_rdwr(x, (u8 *)&data, 2, IPCMSG_PCNTRL, IPC_CMD_PCNTRL_W);
  299. }
  300. EXPORT_SYMBOL(intel_scu_ipc_iowrite16);
  301. /**
  302. * intel_scu_ipc_iowrite32 - write a dword via the SCU
  303. * @addr: register on SCU
  304. * @data: dword to write
  305. *
  306. * Write four registers. Returns 0 on success or an error code. All
  307. * locking between SCU accesses is handled for the caller.
  308. *
  309. * This function may sleep.
  310. */
  311. int intel_scu_ipc_iowrite32(u16 addr, u32 data)
  312. {
  313. u16 x[4] = {addr, addr + 1, addr + 2, addr + 3};
  314. return pwr_reg_rdwr(x, (u8 *)&data, 4, IPCMSG_PCNTRL, IPC_CMD_PCNTRL_W);
  315. }
  316. EXPORT_SYMBOL(intel_scu_ipc_iowrite32);
  317. /**
  318. * intel_scu_ipc_readvv - read a set of registers
  319. * @addr: register list
  320. * @data: bytes to return
  321. * @len: length of array
  322. *
  323. * Read registers. Returns 0 on success or an error code. All
  324. * locking between SCU accesses is handled for the caller.
  325. *
  326. * The largest array length permitted by the hardware is 5 items.
  327. *
  328. * This function may sleep.
  329. */
  330. int intel_scu_ipc_readv(u16 *addr, u8 *data, int len)
  331. {
  332. return pwr_reg_rdwr(addr, data, len, IPCMSG_PCNTRL, IPC_CMD_PCNTRL_R);
  333. }
  334. EXPORT_SYMBOL(intel_scu_ipc_readv);
  335. /**
  336. * intel_scu_ipc_writev - write a set of registers
  337. * @addr: register list
  338. * @data: bytes to write
  339. * @len: length of array
  340. *
  341. * Write registers. Returns 0 on success or an error code. All
  342. * locking between SCU accesses is handled for the caller.
  343. *
  344. * The largest array length permitted by the hardware is 5 items.
  345. *
  346. * This function may sleep.
  347. *
  348. */
  349. int intel_scu_ipc_writev(u16 *addr, u8 *data, int len)
  350. {
  351. return pwr_reg_rdwr(addr, data, len, IPCMSG_PCNTRL, IPC_CMD_PCNTRL_W);
  352. }
  353. EXPORT_SYMBOL(intel_scu_ipc_writev);
  354. /**
  355. * intel_scu_ipc_update_register - r/m/w a register
  356. * @addr: register address
  357. * @bits: bits to update
  358. * @mask: mask of bits to update
  359. *
  360. * Read-modify-write power control unit register. The first data argument
  361. * must be register value and second is mask value
  362. * mask is a bitmap that indicates which bits to update.
  363. * 0 = masked. Don't modify this bit, 1 = modify this bit.
  364. * returns 0 on success or an error code.
  365. *
  366. * This function may sleep. Locking between SCU accesses is handled
  367. * for the caller.
  368. */
  369. int intel_scu_ipc_update_register(u16 addr, u8 bits, u8 mask)
  370. {
  371. u8 data[2] = { bits, mask };
  372. return pwr_reg_rdwr(&addr, data, 1, IPCMSG_PCNTRL, IPC_CMD_PCNTRL_M);
  373. }
  374. EXPORT_SYMBOL(intel_scu_ipc_update_register);
  375. /**
  376. * intel_scu_ipc_register_read - 32bit indirect read
  377. * @addr: register address
  378. * @value: 32bit value return
  379. *
  380. * Performs IA 32 bit indirect read, returns 0 on success, or an
  381. * error code.
  382. *
  383. * Can be used when SCCB(System Controller Configuration Block) register
  384. * HRIM(Honor Restricted IPC Messages) is set (bit 23)
  385. *
  386. * This function may sleep. Locking for SCU accesses is handled for
  387. * the caller.
  388. */
  389. int intel_scu_ipc_register_read(u32 addr, u32 *value)
  390. {
  391. u32 err = 0;
  392. mutex_lock(&ipclock);
  393. if (ipcdev.pdev == NULL) {
  394. mutex_unlock(&ipclock);
  395. return -ENODEV;
  396. }
  397. ipc_write_sptr(addr);
  398. ipc_command(4 << 16 | IPC_CMD_INDIRECT_RD);
  399. err = busy_loop();
  400. *value = ipc_data_readl(0);
  401. mutex_unlock(&ipclock);
  402. return err;
  403. }
  404. EXPORT_SYMBOL(intel_scu_ipc_register_read);
  405. /**
  406. * intel_scu_ipc_register_write - 32bit indirect write
  407. * @addr: register address
  408. * @value: 32bit value to write
  409. *
  410. * Performs IA 32 bit indirect write, returns 0 on success, or an
  411. * error code.
  412. *
  413. * Can be used when SCCB(System Controller Configuration Block) register
  414. * HRIM(Honor Restricted IPC Messages) is set (bit 23)
  415. *
  416. * This function may sleep. Locking for SCU accesses is handled for
  417. * the caller.
  418. */
  419. int intel_scu_ipc_register_write(u32 addr, u32 value)
  420. {
  421. u32 err = 0;
  422. mutex_lock(&ipclock);
  423. if (ipcdev.pdev == NULL) {
  424. mutex_unlock(&ipclock);
  425. return -ENODEV;
  426. }
  427. ipc_write_dptr(addr);
  428. ipc_data_writel(value, 0);
  429. ipc_command(4 << 16 | IPC_CMD_INDIRECT_WR);
  430. err = busy_loop();
  431. mutex_unlock(&ipclock);
  432. return err;
  433. }
  434. EXPORT_SYMBOL(intel_scu_ipc_register_write);
  435. /**
  436. * intel_scu_ipc_simple_command - send a simple command
  437. * @cmd: command
  438. * @sub: sub type
  439. *
  440. * Issue a simple command to the SCU. Do not use this interface if
  441. * you must then access data as any data values may be overwritten
  442. * by another SCU access by the time this function returns.
  443. *
  444. * This function may sleep. Locking for SCU accesses is handled for
  445. * the caller.
  446. */
  447. int intel_scu_ipc_simple_command(int cmd, int sub)
  448. {
  449. u32 err = 0;
  450. mutex_lock(&ipclock);
  451. if (ipcdev.pdev == NULL) {
  452. mutex_unlock(&ipclock);
  453. return -ENODEV;
  454. }
  455. ipc_command(sub << 12 | cmd);
  456. err = busy_loop();
  457. mutex_unlock(&ipclock);
  458. return err;
  459. }
  460. EXPORT_SYMBOL(intel_scu_ipc_simple_command);
  461. /**
  462. * intel_scu_ipc_command - command with data
  463. * @cmd: command
  464. * @sub: sub type
  465. * @in: input data
  466. * @inlen: input length in dwords
  467. * @out: output data
  468. * @outlein: output length in dwords
  469. *
  470. * Issue a command to the SCU which involves data transfers. Do the
  471. * data copies under the lock but leave it for the caller to interpret
  472. */
  473. int intel_scu_ipc_command(int cmd, int sub, u32 *in, int inlen,
  474. u32 *out, int outlen)
  475. {
  476. u32 err = 0;
  477. int i = 0;
  478. mutex_lock(&ipclock);
  479. if (ipcdev.pdev == NULL) {
  480. mutex_unlock(&ipclock);
  481. return -ENODEV;
  482. }
  483. for (i = 0; i < inlen; i++)
  484. ipc_data_writel(*in++, 4 * i);
  485. ipc_command((sub << 12) | cmd | (inlen << 18));
  486. err = busy_loop();
  487. for (i = 0; i < outlen; i++)
  488. *out++ = ipc_data_readl(4 * i);
  489. mutex_unlock(&ipclock);
  490. return err;
  491. }
  492. EXPORT_SYMBOL(intel_scu_ipc_command);
  493. /*I2C commands */
  494. #define IPC_I2C_WRITE 1 /* I2C Write command */
  495. #define IPC_I2C_READ 2 /* I2C Read command */
  496. /**
  497. * intel_scu_ipc_i2c_cntrl - I2C read/write operations
  498. * @addr: I2C address + command bits
  499. * @data: data to read/write
  500. *
  501. * Perform an an I2C read/write operation via the SCU. All locking is
  502. * handled for the caller. This function may sleep.
  503. *
  504. * Returns an error code or 0 on success.
  505. *
  506. * This has to be in the IPC driver for the locking.
  507. */
  508. int intel_scu_ipc_i2c_cntrl(u32 addr, u32 *data)
  509. {
  510. u32 cmd = 0;
  511. mutex_lock(&ipclock);
  512. if (ipcdev.pdev == NULL) {
  513. mutex_unlock(&ipclock);
  514. return -ENODEV;
  515. }
  516. cmd = (addr >> 24) & 0xFF;
  517. if (cmd == IPC_I2C_READ) {
  518. writel(addr, ipcdev.i2c_base + IPC_I2C_CNTRL_ADDR);
  519. /* Write not getting updated without delay */
  520. mdelay(1);
  521. *data = readl(ipcdev.i2c_base + I2C_DATA_ADDR);
  522. } else if (cmd == IPC_I2C_WRITE) {
  523. writel(addr, ipcdev.i2c_base + I2C_DATA_ADDR);
  524. mdelay(1);
  525. writel(addr, ipcdev.i2c_base + IPC_I2C_CNTRL_ADDR);
  526. } else {
  527. dev_err(&ipcdev.pdev->dev,
  528. "intel_scu_ipc: I2C INVALID_CMD = 0x%x\n", cmd);
  529. mutex_unlock(&ipclock);
  530. return -1;
  531. }
  532. mutex_unlock(&ipclock);
  533. return 0;
  534. }
  535. EXPORT_SYMBOL(intel_scu_ipc_i2c_cntrl);
  536. #define IPC_FW_LOAD_ADDR 0xFFFC0000 /* Storage location for FW image */
  537. #define IPC_FW_UPDATE_MBOX_ADDR 0xFFFFDFF4 /* Mailbox between ipc and scu */
  538. #define IPC_MAX_FW_SIZE 262144 /* 256K storage size for loading the FW image */
  539. #define IPC_FW_MIP_HEADER_SIZE 2048 /* Firmware MIP header size */
  540. /* IPC inform SCU to get ready for update process */
  541. #define IPC_CMD_FW_UPDATE_READY 0x10FE
  542. /* IPC inform SCU to go for update process */
  543. #define IPC_CMD_FW_UPDATE_GO 0x20FE
  544. /* Status code for fw update */
  545. #define IPC_FW_UPDATE_SUCCESS 0x444f4e45 /* Status code 'DONE' */
  546. #define IPC_FW_UPDATE_BADN 0x4241444E /* Status code 'BADN' */
  547. #define IPC_FW_TXHIGH 0x54784849 /* Status code 'IPC_FW_TXHIGH' */
  548. #define IPC_FW_TXLOW 0x54784c4f /* Status code 'IPC_FW_TXLOW' */
  549. struct fw_update_mailbox {
  550. u32 status;
  551. u32 scu_flag;
  552. u32 driver_flag;
  553. };
  554. /**
  555. * intel_scu_ipc_fw_update - Firmware update utility
  556. * @buffer: firmware buffer
  557. * @length: size of firmware buffer
  558. *
  559. * This function provides an interface to load the firmware into
  560. * the SCU. Returns 0 on success or -1 on failure
  561. */
  562. int intel_scu_ipc_fw_update(u8 *buffer, u32 length)
  563. {
  564. void __iomem *fw_update_base;
  565. struct fw_update_mailbox __iomem *mailbox = NULL;
  566. int retry_cnt = 0;
  567. u32 status;
  568. mutex_lock(&ipclock);
  569. fw_update_base = ioremap_nocache(IPC_FW_LOAD_ADDR, (128*1024));
  570. if (fw_update_base == NULL) {
  571. mutex_unlock(&ipclock);
  572. return -ENOMEM;
  573. }
  574. mailbox = ioremap_nocache(IPC_FW_UPDATE_MBOX_ADDR,
  575. sizeof(struct fw_update_mailbox));
  576. if (mailbox == NULL) {
  577. iounmap(fw_update_base);
  578. mutex_unlock(&ipclock);
  579. return -ENOMEM;
  580. }
  581. ipc_command(IPC_CMD_FW_UPDATE_READY);
  582. /* Intitialize mailbox */
  583. writel(0, &mailbox->status);
  584. writel(0, &mailbox->scu_flag);
  585. writel(0, &mailbox->driver_flag);
  586. /* Driver copies the 2KB MIP header to SRAM at 0xFFFC0000*/
  587. memcpy_toio(fw_update_base, buffer, 0x800);
  588. /* Driver sends "FW Update" IPC command (CMD_ID 0xFE; MSG_ID 0x02).
  589. * Upon receiving this command, SCU will write the 2K MIP header
  590. * from 0xFFFC0000 into NAND.
  591. * SCU will write a status code into the Mailbox, and then set scu_flag.
  592. */
  593. ipc_command(IPC_CMD_FW_UPDATE_GO);
  594. /*Driver stalls until scu_flag is set */
  595. while (readl(&mailbox->scu_flag) != 1) {
  596. rmb();
  597. mdelay(1);
  598. }
  599. /* Driver checks Mailbox status.
  600. * If the status is 'BADN', then abort (bad NAND).
  601. * If the status is 'IPC_FW_TXLOW', then continue.
  602. */
  603. while (readl(&mailbox->status) != IPC_FW_TXLOW) {
  604. rmb();
  605. mdelay(10);
  606. }
  607. mdelay(10);
  608. update_retry:
  609. if (retry_cnt > 5)
  610. goto update_end;
  611. if (readl(&mailbox->status) != IPC_FW_TXLOW)
  612. goto update_end;
  613. buffer = buffer + 0x800;
  614. memcpy_toio(fw_update_base, buffer, 0x20000);
  615. writel(1, &mailbox->driver_flag);
  616. while (readl(&mailbox->scu_flag) == 1) {
  617. rmb();
  618. mdelay(1);
  619. }
  620. /* check for 'BADN' */
  621. if (readl(&mailbox->status) == IPC_FW_UPDATE_BADN)
  622. goto update_end;
  623. while (readl(&mailbox->status) != IPC_FW_TXHIGH) {
  624. rmb();
  625. mdelay(10);
  626. }
  627. mdelay(10);
  628. if (readl(&mailbox->status) != IPC_FW_TXHIGH)
  629. goto update_end;
  630. buffer = buffer + 0x20000;
  631. memcpy_toio(fw_update_base, buffer, 0x20000);
  632. writel(0, &mailbox->driver_flag);
  633. while (mailbox->scu_flag == 0) {
  634. rmb();
  635. mdelay(1);
  636. }
  637. /* check for 'BADN' */
  638. if (readl(&mailbox->status) == IPC_FW_UPDATE_BADN)
  639. goto update_end;
  640. if (readl(&mailbox->status) == IPC_FW_TXLOW) {
  641. ++retry_cnt;
  642. goto update_retry;
  643. }
  644. update_end:
  645. status = readl(&mailbox->status);
  646. iounmap(fw_update_base);
  647. iounmap(mailbox);
  648. mutex_unlock(&ipclock);
  649. if (status == IPC_FW_UPDATE_SUCCESS)
  650. return 0;
  651. return -1;
  652. }
  653. EXPORT_SYMBOL(intel_scu_ipc_fw_update);
  654. /*
  655. * Interrupt handler gets called when ioc bit of IPC_COMMAND_REG set to 1
  656. * When ioc bit is set to 1, caller api must wait for interrupt handler called
  657. * which in turn unlocks the caller api. Currently this is not used
  658. *
  659. * This is edge triggered so we need take no action to clear anything
  660. */
  661. static irqreturn_t ioc(int irq, void *dev_id)
  662. {
  663. return IRQ_HANDLED;
  664. }
  665. /**
  666. * ipc_probe - probe an Intel SCU IPC
  667. * @dev: the PCI device matching
  668. * @id: entry in the match table
  669. *
  670. * Enable and install an intel SCU IPC. This appears in the PCI space
  671. * but uses some hard coded addresses as well.
  672. */
  673. static int ipc_probe(struct pci_dev *dev, const struct pci_device_id *id)
  674. {
  675. int err;
  676. resource_size_t pci_resource;
  677. if (ipcdev.pdev) /* We support only one SCU */
  678. return -EBUSY;
  679. ipcdev.pdev = pci_dev_get(dev);
  680. err = pci_enable_device(dev);
  681. if (err)
  682. return err;
  683. err = pci_request_regions(dev, "intel_scu_ipc");
  684. if (err)
  685. return err;
  686. pci_resource = pci_resource_start(dev, 0);
  687. if (!pci_resource)
  688. return -ENOMEM;
  689. if (request_irq(dev->irq, ioc, 0, "intel_scu_ipc", &ipcdev))
  690. return -EBUSY;
  691. ipcdev.ipc_base = ioremap_nocache(IPC_BASE_ADDR, IPC_MAX_ADDR);
  692. if (!ipcdev.ipc_base)
  693. return -ENOMEM;
  694. ipcdev.i2c_base = ioremap_nocache(IPC_I2C_BASE, IPC_I2C_MAX_ADDR);
  695. if (!ipcdev.i2c_base) {
  696. iounmap(ipcdev.ipc_base);
  697. return -ENOMEM;
  698. }
  699. return 0;
  700. }
  701. /**
  702. * ipc_remove - remove a bound IPC device
  703. * @pdev: PCI device
  704. *
  705. * In practice the SCU is not removable but this function is also
  706. * called for each device on a module unload or cleanup which is the
  707. * path that will get used.
  708. *
  709. * Free up the mappings and release the PCI resources
  710. */
  711. static void ipc_remove(struct pci_dev *pdev)
  712. {
  713. free_irq(pdev->irq, &ipcdev);
  714. pci_release_regions(pdev);
  715. pci_dev_put(ipcdev.pdev);
  716. iounmap(ipcdev.ipc_base);
  717. iounmap(ipcdev.i2c_base);
  718. ipcdev.pdev = NULL;
  719. }
  720. static const struct pci_device_id pci_ids[] = {
  721. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x080e)},
  722. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x082a)},
  723. { 0,}
  724. };
  725. MODULE_DEVICE_TABLE(pci, pci_ids);
  726. static struct pci_driver ipc_driver = {
  727. .name = "intel_scu_ipc",
  728. .id_table = pci_ids,
  729. .probe = ipc_probe,
  730. .remove = ipc_remove,
  731. };
  732. static int __init intel_scu_ipc_init(void)
  733. {
  734. if (boot_cpu_data.x86 == 6 &&
  735. boot_cpu_data.x86_model == 0x27 &&
  736. boot_cpu_data.x86_mask == 1)
  737. platform = PLATFORM_PENWELL;
  738. else if (boot_cpu_data.x86 == 6 &&
  739. boot_cpu_data.x86_model == 0x26)
  740. platform = PLATFORM_LANGWELL;
  741. return pci_register_driver(&ipc_driver);
  742. }
  743. static void __exit intel_scu_ipc_exit(void)
  744. {
  745. pci_unregister_driver(&ipc_driver);
  746. }
  747. MODULE_AUTHOR("Sreedhara DS <sreedhara.ds@intel.com>");
  748. MODULE_DESCRIPTION("Intel SCU IPC driver");
  749. MODULE_LICENSE("GPL");
  750. module_init(intel_scu_ipc_init);
  751. module_exit(intel_scu_ipc_exit);