fsl_guts.h 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185
  1. /**
  2. * Freecale 85xx and 86xx Global Utilties register set
  3. *
  4. * Authors: Jeff Brown
  5. * Timur Tabi <timur@freescale.com>
  6. *
  7. * Copyright 2004,2007,2012 Freescale Semiconductor, Inc
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by the
  11. * Free Software Foundation; either version 2 of the License, or (at your
  12. * option) any later version.
  13. */
  14. #ifndef __ASM_POWERPC_FSL_GUTS_H__
  15. #define __ASM_POWERPC_FSL_GUTS_H__
  16. #ifdef __KERNEL__
  17. /**
  18. * Global Utility Registers.
  19. *
  20. * Not all registers defined in this structure are available on all chips, so
  21. * you are expected to know whether a given register actually exists on your
  22. * chip before you access it.
  23. *
  24. * Also, some registers are similar on different chips but have slightly
  25. * different names. In these cases, one name is chosen to avoid extraneous
  26. * #ifdefs.
  27. */
  28. struct ccsr_guts {
  29. __be32 porpllsr; /* 0x.0000 - POR PLL Ratio Status Register */
  30. __be32 porbmsr; /* 0x.0004 - POR Boot Mode Status Register */
  31. __be32 porimpscr; /* 0x.0008 - POR I/O Impedance Status and Control Register */
  32. __be32 pordevsr; /* 0x.000c - POR I/O Device Status Register */
  33. __be32 pordbgmsr; /* 0x.0010 - POR Debug Mode Status Register */
  34. __be32 pordevsr2; /* 0x.0014 - POR device status register 2 */
  35. u8 res018[0x20 - 0x18];
  36. __be32 porcir; /* 0x.0020 - POR Configuration Information Register */
  37. u8 res024[0x30 - 0x24];
  38. __be32 gpiocr; /* 0x.0030 - GPIO Control Register */
  39. u8 res034[0x40 - 0x34];
  40. __be32 gpoutdr; /* 0x.0040 - General-Purpose Output Data Register */
  41. u8 res044[0x50 - 0x44];
  42. __be32 gpindr; /* 0x.0050 - General-Purpose Input Data Register */
  43. u8 res054[0x60 - 0x54];
  44. __be32 pmuxcr; /* 0x.0060 - Alternate Function Signal Multiplex Control */
  45. __be32 pmuxcr2; /* 0x.0064 - Alternate function signal multiplex control 2 */
  46. __be32 dmuxcr; /* 0x.0068 - DMA Mux Control Register */
  47. u8 res06c[0x70 - 0x6c];
  48. __be32 devdisr; /* 0x.0070 - Device Disable Control */
  49. __be32 devdisr2; /* 0x.0074 - Device Disable Control 2 */
  50. u8 res078[0x7c - 0x78];
  51. __be32 pmjcr; /* 0x.007c - 4 Power Management Jog Control Register */
  52. __be32 powmgtcsr; /* 0x.0080 - Power Management Status and Control Register */
  53. __be32 pmrccr; /* 0x.0084 - Power Management Reset Counter Configuration Register */
  54. __be32 pmpdccr; /* 0x.0088 - Power Management Power Down Counter Configuration Register */
  55. __be32 pmcdr; /* 0x.008c - 4Power management clock disable register */
  56. __be32 mcpsumr; /* 0x.0090 - Machine Check Summary Register */
  57. __be32 rstrscr; /* 0x.0094 - Reset Request Status and Control Register */
  58. __be32 ectrstcr; /* 0x.0098 - Exception reset control register */
  59. __be32 autorstsr; /* 0x.009c - Automatic reset status register */
  60. __be32 pvr; /* 0x.00a0 - Processor Version Register */
  61. __be32 svr; /* 0x.00a4 - System Version Register */
  62. u8 res0a8[0xb0 - 0xa8];
  63. __be32 rstcr; /* 0x.00b0 - Reset Control Register */
  64. u8 res0b4[0xc0 - 0xb4];
  65. __be32 iovselsr; /* 0x.00c0 - I/O voltage select status register
  66. Called 'elbcvselcr' on 86xx SOCs */
  67. u8 res0c4[0x224 - 0xc4];
  68. __be32 iodelay1; /* 0x.0224 - IO delay control register 1 */
  69. __be32 iodelay2; /* 0x.0228 - IO delay control register 2 */
  70. u8 res22c[0x800 - 0x22c];
  71. __be32 clkdvdr; /* 0x.0800 - Clock Divide Register */
  72. u8 res804[0x900 - 0x804];
  73. __be32 ircr; /* 0x.0900 - Infrared Control Register */
  74. u8 res904[0x908 - 0x904];
  75. __be32 dmacr; /* 0x.0908 - DMA Control Register */
  76. u8 res90c[0x914 - 0x90c];
  77. __be32 elbccr; /* 0x.0914 - eLBC Control Register */
  78. u8 res918[0xb20 - 0x918];
  79. __be32 ddr1clkdr; /* 0x.0b20 - DDR1 Clock Disable Register */
  80. __be32 ddr2clkdr; /* 0x.0b24 - DDR2 Clock Disable Register */
  81. __be32 ddrclkdr; /* 0x.0b28 - DDR Clock Disable Register */
  82. u8 resb2c[0xe00 - 0xb2c];
  83. __be32 clkocr; /* 0x.0e00 - Clock Out Select Register */
  84. u8 rese04[0xe10 - 0xe04];
  85. __be32 ddrdllcr; /* 0x.0e10 - DDR DLL Control Register */
  86. u8 rese14[0xe20 - 0xe14];
  87. __be32 lbcdllcr; /* 0x.0e20 - LBC DLL Control Register */
  88. __be32 cpfor; /* 0x.0e24 - L2 charge pump fuse override register */
  89. u8 rese28[0xf04 - 0xe28];
  90. __be32 srds1cr0; /* 0x.0f04 - SerDes1 Control Register 0 */
  91. __be32 srds1cr1; /* 0x.0f08 - SerDes1 Control Register 0 */
  92. u8 resf0c[0xf2c - 0xf0c];
  93. __be32 itcr; /* 0x.0f2c - Internal transaction control register */
  94. u8 resf30[0xf40 - 0xf30];
  95. __be32 srds2cr0; /* 0x.0f40 - SerDes2 Control Register 0 */
  96. __be32 srds2cr1; /* 0x.0f44 - SerDes2 Control Register 0 */
  97. } __attribute__ ((packed));
  98. /* Alternate function signal multiplex control */
  99. #define MPC85xx_PMUXCR_QE(x) (0x8000 >> (x))
  100. #ifdef CONFIG_PPC_86xx
  101. #define CCSR_GUTS_DMACR_DEV_SSI 0 /* DMA controller/channel set to SSI */
  102. #define CCSR_GUTS_DMACR_DEV_IR 1 /* DMA controller/channel set to IR */
  103. /*
  104. * Set the DMACR register in the GUTS
  105. *
  106. * The DMACR register determines the source of initiated transfers for each
  107. * channel on each DMA controller. Rather than have a bunch of repetitive
  108. * macros for the bit patterns, we just have a function that calculates
  109. * them.
  110. *
  111. * guts: Pointer to GUTS structure
  112. * co: The DMA controller (0 or 1)
  113. * ch: The channel on the DMA controller (0, 1, 2, or 3)
  114. * device: The device to set as the source (CCSR_GUTS_DMACR_DEV_xx)
  115. */
  116. static inline void guts_set_dmacr(struct ccsr_guts __iomem *guts,
  117. unsigned int co, unsigned int ch, unsigned int device)
  118. {
  119. unsigned int shift = 16 + (8 * (1 - co) + 2 * (3 - ch));
  120. clrsetbits_be32(&guts->dmacr, 3 << shift, device << shift);
  121. }
  122. #define CCSR_GUTS_PMUXCR_LDPSEL 0x00010000
  123. #define CCSR_GUTS_PMUXCR_SSI1_MASK 0x0000C000 /* Bitmask for SSI1 */
  124. #define CCSR_GUTS_PMUXCR_SSI1_LA 0x00000000 /* Latched address */
  125. #define CCSR_GUTS_PMUXCR_SSI1_HI 0x00004000 /* High impedance */
  126. #define CCSR_GUTS_PMUXCR_SSI1_SSI 0x00008000 /* Used for SSI1 */
  127. #define CCSR_GUTS_PMUXCR_SSI2_MASK 0x00003000 /* Bitmask for SSI2 */
  128. #define CCSR_GUTS_PMUXCR_SSI2_LA 0x00000000 /* Latched address */
  129. #define CCSR_GUTS_PMUXCR_SSI2_HI 0x00001000 /* High impedance */
  130. #define CCSR_GUTS_PMUXCR_SSI2_SSI 0x00002000 /* Used for SSI2 */
  131. #define CCSR_GUTS_PMUXCR_LA_22_25_LA 0x00000000 /* Latched Address */
  132. #define CCSR_GUTS_PMUXCR_LA_22_25_HI 0x00000400 /* High impedance */
  133. #define CCSR_GUTS_PMUXCR_DBGDRV 0x00000200 /* Signals not driven */
  134. #define CCSR_GUTS_PMUXCR_DMA2_0 0x00000008
  135. #define CCSR_GUTS_PMUXCR_DMA2_3 0x00000004
  136. #define CCSR_GUTS_PMUXCR_DMA1_0 0x00000002
  137. #define CCSR_GUTS_PMUXCR_DMA1_3 0x00000001
  138. /*
  139. * Set the DMA external control bits in the GUTS
  140. *
  141. * The DMA external control bits in the PMUXCR are only meaningful for
  142. * channels 0 and 3. Any other channels are ignored.
  143. *
  144. * guts: Pointer to GUTS structure
  145. * co: The DMA controller (0 or 1)
  146. * ch: The channel on the DMA controller (0, 1, 2, or 3)
  147. * value: the new value for the bit (0 or 1)
  148. */
  149. static inline void guts_set_pmuxcr_dma(struct ccsr_guts __iomem *guts,
  150. unsigned int co, unsigned int ch, unsigned int value)
  151. {
  152. if ((ch == 0) || (ch == 3)) {
  153. unsigned int shift = 2 * (co + 1) - (ch & 1) - 1;
  154. clrsetbits_be32(&guts->pmuxcr, 1 << shift, value << shift);
  155. }
  156. }
  157. #define CCSR_GUTS_CLKDVDR_PXCKEN 0x80000000
  158. #define CCSR_GUTS_CLKDVDR_SSICKEN 0x20000000
  159. #define CCSR_GUTS_CLKDVDR_PXCKINV 0x10000000
  160. #define CCSR_GUTS_CLKDVDR_PXCKDLY_SHIFT 25
  161. #define CCSR_GUTS_CLKDVDR_PXCKDLY_MASK 0x06000000
  162. #define CCSR_GUTS_CLKDVDR_PXCKDLY(x) \
  163. (((x) & 3) << CCSR_GUTS_CLKDVDR_PXCKDLY_SHIFT)
  164. #define CCSR_GUTS_CLKDVDR_PXCLK_SHIFT 16
  165. #define CCSR_GUTS_CLKDVDR_PXCLK_MASK 0x001F0000
  166. #define CCSR_GUTS_CLKDVDR_PXCLK(x) (((x) & 31) << CCSR_GUTS_CLKDVDR_PXCLK_SHIFT)
  167. #define CCSR_GUTS_CLKDVDR_SSICLK_MASK 0x000000FF
  168. #define CCSR_GUTS_CLKDVDR_SSICLK(x) ((x) & CCSR_GUTS_CLKDVDR_SSICLK_MASK)
  169. #endif
  170. #endif
  171. #endif