irqmap.c 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166
  1. /*
  2. * BRIEF MODULE DESCRIPTION
  3. * Au1xxx irq map table
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2 of the License, or (at your
  8. * option) any later version.
  9. *
  10. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  11. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  12. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  13. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  14. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  15. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  16. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  17. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  18. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  19. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  20. *
  21. * You should have received a copy of the GNU General Public License along
  22. * with this program; if not, write to the Free Software Foundation, Inc.,
  23. * 675 Mass Ave, Cambridge, MA 02139, USA.
  24. */
  25. #include <linux/init.h>
  26. #include <linux/interrupt.h>
  27. #include <asm/mach-au1x00/au1000.h>
  28. #ifdef CONFIG_MIPS_PB1200
  29. #include <asm/mach-pb1x00/pb1200.h>
  30. #endif
  31. #ifdef CONFIG_MIPS_DB1200
  32. #include <asm/mach-db1x00/db1200.h>
  33. #define PB1200_INT_BEGIN DB1200_INT_BEGIN
  34. #define PB1200_INT_END DB1200_INT_END
  35. #endif
  36. struct au1xxx_irqmap __initdata au1xxx_irq_map[] = {
  37. { AU1000_GPIO_7, INTC_INT_LOW_LEVEL, 0 }, // This is exteranl interrupt cascade
  38. };
  39. int __initdata au1xxx_nr_irqs = ARRAY_SIZE(au1xxx_irq_map);
  40. /*
  41. * Support for External interrupts on the PbAu1200 Development platform.
  42. */
  43. static volatile int pb1200_cascade_en=0;
  44. irqreturn_t pb1200_cascade_handler( int irq, void *dev_id)
  45. {
  46. unsigned short bisr = bcsr->int_status;
  47. int extirq_nr = 0;
  48. /* Clear all the edge interrupts. This has no effect on level */
  49. bcsr->int_status = bisr;
  50. for( ; bisr; bisr &= (bisr-1) )
  51. {
  52. extirq_nr = PB1200_INT_BEGIN + __ffs(bisr);
  53. /* Ack and dispatch IRQ */
  54. do_IRQ(extirq_nr);
  55. }
  56. return IRQ_RETVAL(1);
  57. }
  58. inline void pb1200_enable_irq(unsigned int irq_nr)
  59. {
  60. bcsr->intset_mask = 1<<(irq_nr - PB1200_INT_BEGIN);
  61. bcsr->intset = 1<<(irq_nr - PB1200_INT_BEGIN);
  62. }
  63. inline void pb1200_disable_irq(unsigned int irq_nr)
  64. {
  65. bcsr->intclr_mask = 1<<(irq_nr - PB1200_INT_BEGIN);
  66. bcsr->intclr = 1<<(irq_nr - PB1200_INT_BEGIN);
  67. }
  68. static unsigned int pb1200_setup_cascade(void)
  69. {
  70. int err;
  71. err = request_irq(AU1000_GPIO_7, &pb1200_cascade_handler,
  72. 0, "Pb1200 Cascade", &pb1200_cascade_handler);
  73. if (err)
  74. return err;
  75. return 0;
  76. }
  77. static unsigned int pb1200_startup_irq(unsigned int irq)
  78. {
  79. if (++pb1200_cascade_en == 1) {
  80. int res;
  81. res = pb1200_setup_cascade();
  82. if (res)
  83. return res;
  84. }
  85. pb1200_enable_irq(irq);
  86. return 0;
  87. }
  88. static void pb1200_shutdown_irq(unsigned int irq)
  89. {
  90. pb1200_disable_irq(irq);
  91. if (--pb1200_cascade_en == 0)
  92. free_irq(AU1000_GPIO_7, &pb1200_cascade_handler);
  93. }
  94. static struct irq_chip external_irq_type = {
  95. #ifdef CONFIG_MIPS_PB1200
  96. .name = "Pb1200 Ext",
  97. #endif
  98. #ifdef CONFIG_MIPS_DB1200
  99. .name = "Db1200 Ext",
  100. #endif
  101. .startup = pb1200_startup_irq,
  102. .shutdown = pb1200_shutdown_irq,
  103. .ack = pb1200_disable_irq,
  104. .mask = pb1200_disable_irq,
  105. .mask_ack = pb1200_disable_irq,
  106. .unmask = pb1200_enable_irq,
  107. };
  108. void _board_init_irq(void)
  109. {
  110. unsigned int irq;
  111. #ifdef CONFIG_MIPS_PB1200
  112. /* We have a problem with CPLD rev3. Enable a workaround */
  113. if (((bcsr->whoami & BCSR_WHOAMI_CPLD) >> 4) <= 3) {
  114. printk("\nWARNING!!!\n");
  115. printk("\nWARNING!!!\n");
  116. printk("\nWARNING!!!\n");
  117. printk("\nWARNING!!!\n");
  118. printk("\nWARNING!!!\n");
  119. printk("\nWARNING!!!\n");
  120. printk("Pb1200 must be at CPLD rev4. Please have Pb1200\n");
  121. printk("updated to latest revision. This software will not\n");
  122. printk("work on anything less than CPLD rev4\n");
  123. printk("\nWARNING!!!\n");
  124. printk("\nWARNING!!!\n");
  125. printk("\nWARNING!!!\n");
  126. printk("\nWARNING!!!\n");
  127. printk("\nWARNING!!!\n");
  128. printk("\nWARNING!!!\n");
  129. panic("Game over. Your score is 0.");
  130. }
  131. #endif
  132. for (irq = PB1200_INT_BEGIN; irq <= PB1200_INT_END; irq++) {
  133. set_irq_chip_and_handler(irq, &external_irq_type,
  134. handle_level_irq);
  135. pb1200_disable_irq(irq);
  136. }
  137. /*
  138. * GPIO_7 can not be hooked here, so it is hooked upon first
  139. * request of any source attached to the cascade
  140. */
  141. }