8250_dw.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407
  1. /*
  2. * Synopsys DesignWare 8250 driver.
  3. *
  4. * Copyright 2011 Picochip, Jamie Iles.
  5. * Copyright 2013 Intel Corporation
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * The Synopsys DesignWare 8250 has an extra feature whereby it detects if the
  13. * LCR is written whilst busy. If it is, then a busy detect interrupt is
  14. * raised, the LCR needs to be rewritten and the uart status register read.
  15. */
  16. #include <linux/device.h>
  17. #include <linux/init.h>
  18. #include <linux/io.h>
  19. #include <linux/module.h>
  20. #include <linux/serial_8250.h>
  21. #include <linux/serial_core.h>
  22. #include <linux/serial_reg.h>
  23. #include <linux/of.h>
  24. #include <linux/of_irq.h>
  25. #include <linux/of_platform.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/slab.h>
  28. #include <linux/acpi.h>
  29. #include <linux/clk.h>
  30. #include "8250.h"
  31. /* Offsets for the DesignWare specific registers */
  32. #define DW_UART_USR 0x1f /* UART Status Register */
  33. #define DW_UART_CPR 0xf4 /* Component Parameter Register */
  34. #define DW_UART_UCV 0xf8 /* UART Component Version */
  35. /* Intel Low Power Subsystem specific */
  36. #define LPSS_PRV_CLOCK_PARAMS 0x800
  37. /* Component Parameter Register bits */
  38. #define DW_UART_CPR_ABP_DATA_WIDTH (3 << 0)
  39. #define DW_UART_CPR_AFCE_MODE (1 << 4)
  40. #define DW_UART_CPR_THRE_MODE (1 << 5)
  41. #define DW_UART_CPR_SIR_MODE (1 << 6)
  42. #define DW_UART_CPR_SIR_LP_MODE (1 << 7)
  43. #define DW_UART_CPR_ADDITIONAL_FEATURES (1 << 8)
  44. #define DW_UART_CPR_FIFO_ACCESS (1 << 9)
  45. #define DW_UART_CPR_FIFO_STAT (1 << 10)
  46. #define DW_UART_CPR_SHADOW (1 << 11)
  47. #define DW_UART_CPR_ENCODED_PARMS (1 << 12)
  48. #define DW_UART_CPR_DMA_EXTRA (1 << 13)
  49. #define DW_UART_CPR_FIFO_MODE (0xff << 16)
  50. /* Helper for fifo size calculation */
  51. #define DW_UART_CPR_FIFO_SIZE(a) (((a >> 16) & 0xff) * 16)
  52. struct dw8250_data {
  53. int last_lcr;
  54. int line;
  55. struct clk *clk;
  56. };
  57. static void dw8250_serial_out(struct uart_port *p, int offset, int value)
  58. {
  59. struct dw8250_data *d = p->private_data;
  60. if (offset == UART_LCR)
  61. d->last_lcr = value;
  62. offset <<= p->regshift;
  63. writeb(value, p->membase + offset);
  64. }
  65. static unsigned int dw8250_serial_in(struct uart_port *p, int offset)
  66. {
  67. offset <<= p->regshift;
  68. return readb(p->membase + offset);
  69. }
  70. static void dw8250_serial_out32(struct uart_port *p, int offset, int value)
  71. {
  72. struct dw8250_data *d = p->private_data;
  73. if (offset == UART_LCR)
  74. d->last_lcr = value;
  75. offset <<= p->regshift;
  76. writel(value, p->membase + offset);
  77. }
  78. static unsigned int dw8250_serial_in32(struct uart_port *p, int offset)
  79. {
  80. offset <<= p->regshift;
  81. return readl(p->membase + offset);
  82. }
  83. static int dw8250_handle_irq(struct uart_port *p)
  84. {
  85. struct dw8250_data *d = p->private_data;
  86. unsigned int iir = p->serial_in(p, UART_IIR);
  87. if (serial8250_handle_irq(p, iir)) {
  88. return 1;
  89. } else if ((iir & UART_IIR_BUSY) == UART_IIR_BUSY) {
  90. /* Clear the USR and write the LCR again. */
  91. (void)p->serial_in(p, DW_UART_USR);
  92. p->serial_out(p, UART_LCR, d->last_lcr);
  93. return 1;
  94. }
  95. return 0;
  96. }
  97. static int dw8250_probe_of(struct uart_port *p)
  98. {
  99. struct device_node *np = p->dev->of_node;
  100. u32 val;
  101. if (!of_property_read_u32(np, "reg-io-width", &val)) {
  102. switch (val) {
  103. case 1:
  104. break;
  105. case 4:
  106. p->iotype = UPIO_MEM32;
  107. p->serial_in = dw8250_serial_in32;
  108. p->serial_out = dw8250_serial_out32;
  109. break;
  110. default:
  111. dev_err(p->dev, "unsupported reg-io-width (%u)\n", val);
  112. return -EINVAL;
  113. }
  114. }
  115. if (!of_property_read_u32(np, "reg-shift", &val))
  116. p->regshift = val;
  117. /* clock got configured through clk api, all done */
  118. if (p->uartclk)
  119. return 0;
  120. /* try to find out clock frequency from DT as fallback */
  121. if (of_property_read_u32(np, "clock-frequency", &val)) {
  122. dev_err(p->dev, "clk or clock-frequency not defined\n");
  123. return -EINVAL;
  124. }
  125. p->uartclk = val;
  126. return 0;
  127. }
  128. #ifdef CONFIG_ACPI
  129. static bool dw8250_acpi_dma_filter(struct dma_chan *chan, void *parm)
  130. {
  131. return chan->chan_id == *(int *)parm;
  132. }
  133. static acpi_status
  134. dw8250_acpi_walk_resource(struct acpi_resource *res, void *data)
  135. {
  136. struct uart_port *p = data;
  137. struct uart_8250_port *port;
  138. struct uart_8250_dma *dma;
  139. struct acpi_resource_fixed_dma *fixed_dma;
  140. struct dma_slave_config *slave;
  141. port = container_of(p, struct uart_8250_port, port);
  142. switch (res->type) {
  143. case ACPI_RESOURCE_TYPE_FIXED_DMA:
  144. fixed_dma = &res->data.fixed_dma;
  145. /* TX comes first */
  146. if (!port->dma) {
  147. dma = devm_kzalloc(p->dev, sizeof(*dma), GFP_KERNEL);
  148. if (!dma)
  149. return AE_NO_MEMORY;
  150. port->dma = dma;
  151. slave = &dma->txconf;
  152. slave->direction = DMA_MEM_TO_DEV;
  153. slave->dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
  154. slave->slave_id = fixed_dma->request_lines;
  155. slave->dst_maxburst = port->tx_loadsz / 4;
  156. dma->tx_chan_id = fixed_dma->channels;
  157. dma->tx_param = &dma->tx_chan_id;
  158. dma->fn = dw8250_acpi_dma_filter;
  159. } else {
  160. dma = port->dma;
  161. slave = &dma->rxconf;
  162. slave->direction = DMA_DEV_TO_MEM;
  163. slave->src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
  164. slave->slave_id = fixed_dma->request_lines;
  165. slave->src_maxburst = p->fifosize / 4;
  166. dma->rx_chan_id = fixed_dma->channels;
  167. dma->rx_param = &dma->rx_chan_id;
  168. }
  169. break;
  170. }
  171. return AE_OK;
  172. }
  173. static int dw8250_probe_acpi(struct uart_port *p)
  174. {
  175. const struct acpi_device_id *id;
  176. acpi_status status;
  177. u32 reg;
  178. id = acpi_match_device(p->dev->driver->acpi_match_table, p->dev);
  179. if (!id)
  180. return -ENODEV;
  181. p->iotype = UPIO_MEM32;
  182. p->serial_in = dw8250_serial_in32;
  183. p->serial_out = dw8250_serial_out32;
  184. p->regshift = 2;
  185. p->uartclk = (unsigned int)id->driver_data;
  186. status = acpi_walk_resources(ACPI_HANDLE(p->dev), METHOD_NAME__CRS,
  187. dw8250_acpi_walk_resource, p);
  188. if (ACPI_FAILURE(status)) {
  189. dev_err_ratelimited(p->dev, "%s failed \"%s\"\n", __func__,
  190. acpi_format_exception(status));
  191. return -ENODEV;
  192. }
  193. /* Fix Haswell issue where the clocks do not get enabled */
  194. if (!strcmp(id->id, "INT33C4") || !strcmp(id->id, "INT33C5")) {
  195. reg = readl(p->membase + LPSS_PRV_CLOCK_PARAMS);
  196. writel(reg | 1, p->membase + LPSS_PRV_CLOCK_PARAMS);
  197. }
  198. return 0;
  199. }
  200. #else
  201. static inline int dw8250_probe_acpi(struct uart_port *p)
  202. {
  203. return -ENODEV;
  204. }
  205. #endif /* CONFIG_ACPI */
  206. static void dw8250_setup_port(struct uart_8250_port *up)
  207. {
  208. struct uart_port *p = &up->port;
  209. u32 reg = readl(p->membase + DW_UART_UCV);
  210. /*
  211. * If the Component Version Register returns zero, we know that
  212. * ADDITIONAL_FEATURES are not enabled. No need to go any further.
  213. */
  214. if (!reg)
  215. return;
  216. dev_dbg_ratelimited(p->dev, "Designware UART version %c.%c%c\n",
  217. (reg >> 24) & 0xff, (reg >> 16) & 0xff, (reg >> 8) & 0xff);
  218. reg = readl(p->membase + DW_UART_CPR);
  219. if (!reg)
  220. return;
  221. /* Select the type based on fifo */
  222. if (reg & DW_UART_CPR_FIFO_MODE) {
  223. p->type = PORT_16550A;
  224. p->flags |= UPF_FIXED_TYPE;
  225. p->fifosize = DW_UART_CPR_FIFO_SIZE(reg);
  226. up->tx_loadsz = p->fifosize;
  227. }
  228. }
  229. static int dw8250_probe(struct platform_device *pdev)
  230. {
  231. struct uart_8250_port uart = {};
  232. struct resource *regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  233. struct resource *irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  234. struct dw8250_data *data;
  235. int err;
  236. if (!regs || !irq) {
  237. dev_err(&pdev->dev, "no registers/irq defined\n");
  238. return -EINVAL;
  239. }
  240. spin_lock_init(&uart.port.lock);
  241. uart.port.mapbase = regs->start;
  242. uart.port.irq = irq->start;
  243. uart.port.handle_irq = dw8250_handle_irq;
  244. uart.port.type = PORT_8250;
  245. uart.port.flags = UPF_SHARE_IRQ | UPF_BOOT_AUTOCONF | UPF_FIXED_PORT;
  246. uart.port.dev = &pdev->dev;
  247. uart.port.membase = ioremap(regs->start, resource_size(regs));
  248. if (!uart.port.membase)
  249. return -ENOMEM;
  250. data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL);
  251. if (!data)
  252. return -ENOMEM;
  253. data->clk = devm_clk_get(&pdev->dev, NULL);
  254. if (!IS_ERR(data->clk)) {
  255. clk_prepare_enable(data->clk);
  256. uart.port.uartclk = clk_get_rate(data->clk);
  257. }
  258. uart.port.iotype = UPIO_MEM;
  259. uart.port.serial_in = dw8250_serial_in;
  260. uart.port.serial_out = dw8250_serial_out;
  261. uart.port.private_data = data;
  262. dw8250_setup_port(&uart);
  263. if (pdev->dev.of_node) {
  264. err = dw8250_probe_of(&uart.port);
  265. if (err)
  266. return err;
  267. } else if (ACPI_HANDLE(&pdev->dev)) {
  268. err = dw8250_probe_acpi(&uart.port);
  269. if (err)
  270. return err;
  271. } else {
  272. return -ENODEV;
  273. }
  274. data->line = serial8250_register_8250_port(&uart);
  275. if (data->line < 0)
  276. return data->line;
  277. platform_set_drvdata(pdev, data);
  278. return 0;
  279. }
  280. static int dw8250_remove(struct platform_device *pdev)
  281. {
  282. struct dw8250_data *data = platform_get_drvdata(pdev);
  283. serial8250_unregister_port(data->line);
  284. if (!IS_ERR(data->clk))
  285. clk_disable_unprepare(data->clk);
  286. return 0;
  287. }
  288. #ifdef CONFIG_PM
  289. static int dw8250_suspend(struct platform_device *pdev, pm_message_t state)
  290. {
  291. struct dw8250_data *data = platform_get_drvdata(pdev);
  292. serial8250_suspend_port(data->line);
  293. return 0;
  294. }
  295. static int dw8250_resume(struct platform_device *pdev)
  296. {
  297. struct dw8250_data *data = platform_get_drvdata(pdev);
  298. serial8250_resume_port(data->line);
  299. return 0;
  300. }
  301. #else
  302. #define dw8250_suspend NULL
  303. #define dw8250_resume NULL
  304. #endif /* CONFIG_PM */
  305. static const struct of_device_id dw8250_of_match[] = {
  306. { .compatible = "snps,dw-apb-uart" },
  307. { /* Sentinel */ }
  308. };
  309. MODULE_DEVICE_TABLE(of, dw8250_of_match);
  310. static const struct acpi_device_id dw8250_acpi_match[] = {
  311. { "INT33C4", 100000000 },
  312. { "INT33C5", 100000000 },
  313. { },
  314. };
  315. MODULE_DEVICE_TABLE(acpi, dw8250_acpi_match);
  316. static struct platform_driver dw8250_platform_driver = {
  317. .driver = {
  318. .name = "dw-apb-uart",
  319. .owner = THIS_MODULE,
  320. .of_match_table = dw8250_of_match,
  321. .acpi_match_table = ACPI_PTR(dw8250_acpi_match),
  322. },
  323. .probe = dw8250_probe,
  324. .remove = dw8250_remove,
  325. .suspend = dw8250_suspend,
  326. .resume = dw8250_resume,
  327. };
  328. module_platform_driver(dw8250_platform_driver);
  329. MODULE_AUTHOR("Jamie Iles");
  330. MODULE_LICENSE("GPL");
  331. MODULE_DESCRIPTION("Synopsys DesignWare 8250 serial port driver");