vmwgfx_drv.c 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127
  1. /**************************************************************************
  2. *
  3. * Copyright © 2009 VMware, Inc., Palo Alto, CA., USA
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the
  8. * "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish,
  10. * distribute, sub license, and/or sell copies of the Software, and to
  11. * permit persons to whom the Software is furnished to do so, subject to
  12. * the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the
  15. * next paragraph) shall be included in all copies or substantial portions
  16. * of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  21. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  22. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  23. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  24. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  25. *
  26. **************************************************************************/
  27. #include "drmP.h"
  28. #include "vmwgfx_drv.h"
  29. #include "ttm/ttm_placement.h"
  30. #include "ttm/ttm_bo_driver.h"
  31. #include "ttm/ttm_object.h"
  32. #include "ttm/ttm_module.h"
  33. #define VMWGFX_DRIVER_NAME "vmwgfx"
  34. #define VMWGFX_DRIVER_DESC "Linux drm driver for VMware graphics devices"
  35. #define VMWGFX_CHIP_SVGAII 0
  36. #define VMW_FB_RESERVATION 0
  37. /**
  38. * Fully encoded drm commands. Might move to vmw_drm.h
  39. */
  40. #define DRM_IOCTL_VMW_GET_PARAM \
  41. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GET_PARAM, \
  42. struct drm_vmw_getparam_arg)
  43. #define DRM_IOCTL_VMW_ALLOC_DMABUF \
  44. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_ALLOC_DMABUF, \
  45. union drm_vmw_alloc_dmabuf_arg)
  46. #define DRM_IOCTL_VMW_UNREF_DMABUF \
  47. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_DMABUF, \
  48. struct drm_vmw_unref_dmabuf_arg)
  49. #define DRM_IOCTL_VMW_CURSOR_BYPASS \
  50. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CURSOR_BYPASS, \
  51. struct drm_vmw_cursor_bypass_arg)
  52. #define DRM_IOCTL_VMW_CONTROL_STREAM \
  53. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CONTROL_STREAM, \
  54. struct drm_vmw_control_stream_arg)
  55. #define DRM_IOCTL_VMW_CLAIM_STREAM \
  56. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CLAIM_STREAM, \
  57. struct drm_vmw_stream_arg)
  58. #define DRM_IOCTL_VMW_UNREF_STREAM \
  59. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_STREAM, \
  60. struct drm_vmw_stream_arg)
  61. #define DRM_IOCTL_VMW_CREATE_CONTEXT \
  62. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CREATE_CONTEXT, \
  63. struct drm_vmw_context_arg)
  64. #define DRM_IOCTL_VMW_UNREF_CONTEXT \
  65. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_CONTEXT, \
  66. struct drm_vmw_context_arg)
  67. #define DRM_IOCTL_VMW_CREATE_SURFACE \
  68. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SURFACE, \
  69. union drm_vmw_surface_create_arg)
  70. #define DRM_IOCTL_VMW_UNREF_SURFACE \
  71. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SURFACE, \
  72. struct drm_vmw_surface_arg)
  73. #define DRM_IOCTL_VMW_REF_SURFACE \
  74. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_REF_SURFACE, \
  75. union drm_vmw_surface_reference_arg)
  76. #define DRM_IOCTL_VMW_EXECBUF \
  77. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_EXECBUF, \
  78. struct drm_vmw_execbuf_arg)
  79. #define DRM_IOCTL_VMW_GET_3D_CAP \
  80. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_GET_3D_CAP, \
  81. struct drm_vmw_get_3d_cap_arg)
  82. #define DRM_IOCTL_VMW_FENCE_WAIT \
  83. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_WAIT, \
  84. struct drm_vmw_fence_wait_arg)
  85. #define DRM_IOCTL_VMW_FENCE_SIGNALED \
  86. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_SIGNALED, \
  87. struct drm_vmw_fence_signaled_arg)
  88. #define DRM_IOCTL_VMW_FENCE_UNREF \
  89. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_UNREF, \
  90. struct drm_vmw_fence_arg)
  91. #define DRM_IOCTL_VMW_PRESENT \
  92. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT, \
  93. struct drm_vmw_present_arg)
  94. #define DRM_IOCTL_VMW_PRESENT_READBACK \
  95. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT_READBACK, \
  96. struct drm_vmw_present_readback_arg)
  97. /**
  98. * The core DRM version of this macro doesn't account for
  99. * DRM_COMMAND_BASE.
  100. */
  101. #define VMW_IOCTL_DEF(ioctl, func, flags) \
  102. [DRM_IOCTL_NR(DRM_IOCTL_##ioctl) - DRM_COMMAND_BASE] = {DRM_##ioctl, flags, func, DRM_IOCTL_##ioctl}
  103. /**
  104. * Ioctl definitions.
  105. */
  106. static struct drm_ioctl_desc vmw_ioctls[] = {
  107. VMW_IOCTL_DEF(VMW_GET_PARAM, vmw_getparam_ioctl,
  108. DRM_AUTH | DRM_UNLOCKED),
  109. VMW_IOCTL_DEF(VMW_ALLOC_DMABUF, vmw_dmabuf_alloc_ioctl,
  110. DRM_AUTH | DRM_UNLOCKED),
  111. VMW_IOCTL_DEF(VMW_UNREF_DMABUF, vmw_dmabuf_unref_ioctl,
  112. DRM_AUTH | DRM_UNLOCKED),
  113. VMW_IOCTL_DEF(VMW_CURSOR_BYPASS,
  114. vmw_kms_cursor_bypass_ioctl,
  115. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  116. VMW_IOCTL_DEF(VMW_CONTROL_STREAM, vmw_overlay_ioctl,
  117. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  118. VMW_IOCTL_DEF(VMW_CLAIM_STREAM, vmw_stream_claim_ioctl,
  119. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  120. VMW_IOCTL_DEF(VMW_UNREF_STREAM, vmw_stream_unref_ioctl,
  121. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  122. VMW_IOCTL_DEF(VMW_CREATE_CONTEXT, vmw_context_define_ioctl,
  123. DRM_AUTH | DRM_UNLOCKED),
  124. VMW_IOCTL_DEF(VMW_UNREF_CONTEXT, vmw_context_destroy_ioctl,
  125. DRM_AUTH | DRM_UNLOCKED),
  126. VMW_IOCTL_DEF(VMW_CREATE_SURFACE, vmw_surface_define_ioctl,
  127. DRM_AUTH | DRM_UNLOCKED),
  128. VMW_IOCTL_DEF(VMW_UNREF_SURFACE, vmw_surface_destroy_ioctl,
  129. DRM_AUTH | DRM_UNLOCKED),
  130. VMW_IOCTL_DEF(VMW_REF_SURFACE, vmw_surface_reference_ioctl,
  131. DRM_AUTH | DRM_UNLOCKED),
  132. VMW_IOCTL_DEF(VMW_EXECBUF, vmw_execbuf_ioctl,
  133. DRM_AUTH | DRM_UNLOCKED),
  134. VMW_IOCTL_DEF(VMW_FENCE_WAIT, vmw_fence_obj_wait_ioctl,
  135. DRM_AUTH | DRM_UNLOCKED),
  136. VMW_IOCTL_DEF(VMW_FENCE_SIGNALED,
  137. vmw_fence_obj_signaled_ioctl,
  138. DRM_AUTH | DRM_UNLOCKED),
  139. VMW_IOCTL_DEF(VMW_FENCE_UNREF, vmw_fence_obj_unref_ioctl,
  140. DRM_AUTH | DRM_UNLOCKED),
  141. VMW_IOCTL_DEF(VMW_GET_3D_CAP, vmw_get_cap_3d_ioctl,
  142. DRM_AUTH | DRM_UNLOCKED),
  143. /* these allow direct access to the framebuffers mark as master only */
  144. VMW_IOCTL_DEF(VMW_PRESENT, vmw_present_ioctl,
  145. DRM_MASTER | DRM_AUTH | DRM_UNLOCKED),
  146. VMW_IOCTL_DEF(VMW_PRESENT_READBACK,
  147. vmw_present_readback_ioctl,
  148. DRM_MASTER | DRM_AUTH | DRM_UNLOCKED),
  149. };
  150. static struct pci_device_id vmw_pci_id_list[] = {
  151. {0x15ad, 0x0405, PCI_ANY_ID, PCI_ANY_ID, 0, 0, VMWGFX_CHIP_SVGAII},
  152. {0, 0, 0}
  153. };
  154. static int enable_fbdev;
  155. static int vmw_probe(struct pci_dev *, const struct pci_device_id *);
  156. static void vmw_master_init(struct vmw_master *);
  157. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  158. void *ptr);
  159. MODULE_PARM_DESC(enable_fbdev, "Enable vmwgfx fbdev");
  160. module_param_named(enable_fbdev, enable_fbdev, int, 0600);
  161. static void vmw_print_capabilities(uint32_t capabilities)
  162. {
  163. DRM_INFO("Capabilities:\n");
  164. if (capabilities & SVGA_CAP_RECT_COPY)
  165. DRM_INFO(" Rect copy.\n");
  166. if (capabilities & SVGA_CAP_CURSOR)
  167. DRM_INFO(" Cursor.\n");
  168. if (capabilities & SVGA_CAP_CURSOR_BYPASS)
  169. DRM_INFO(" Cursor bypass.\n");
  170. if (capabilities & SVGA_CAP_CURSOR_BYPASS_2)
  171. DRM_INFO(" Cursor bypass 2.\n");
  172. if (capabilities & SVGA_CAP_8BIT_EMULATION)
  173. DRM_INFO(" 8bit emulation.\n");
  174. if (capabilities & SVGA_CAP_ALPHA_CURSOR)
  175. DRM_INFO(" Alpha cursor.\n");
  176. if (capabilities & SVGA_CAP_3D)
  177. DRM_INFO(" 3D.\n");
  178. if (capabilities & SVGA_CAP_EXTENDED_FIFO)
  179. DRM_INFO(" Extended Fifo.\n");
  180. if (capabilities & SVGA_CAP_MULTIMON)
  181. DRM_INFO(" Multimon.\n");
  182. if (capabilities & SVGA_CAP_PITCHLOCK)
  183. DRM_INFO(" Pitchlock.\n");
  184. if (capabilities & SVGA_CAP_IRQMASK)
  185. DRM_INFO(" Irq mask.\n");
  186. if (capabilities & SVGA_CAP_DISPLAY_TOPOLOGY)
  187. DRM_INFO(" Display Topology.\n");
  188. if (capabilities & SVGA_CAP_GMR)
  189. DRM_INFO(" GMR.\n");
  190. if (capabilities & SVGA_CAP_TRACES)
  191. DRM_INFO(" Traces.\n");
  192. if (capabilities & SVGA_CAP_GMR2)
  193. DRM_INFO(" GMR2.\n");
  194. if (capabilities & SVGA_CAP_SCREEN_OBJECT_2)
  195. DRM_INFO(" Screen Object 2.\n");
  196. }
  197. /**
  198. * vmw_execbuf_prepare_dummy_query - Initialize a query result structure at
  199. * the start of a buffer object.
  200. *
  201. * @dev_priv: The device private structure.
  202. *
  203. * This function will idle the buffer using an uninterruptible wait, then
  204. * map the first page and initialize a pending occlusion query result structure,
  205. * Finally it will unmap the buffer.
  206. *
  207. * TODO: Since we're only mapping a single page, we should optimize the map
  208. * to use kmap_atomic / iomap_atomic.
  209. */
  210. static void vmw_dummy_query_bo_prepare(struct vmw_private *dev_priv)
  211. {
  212. struct ttm_bo_kmap_obj map;
  213. volatile SVGA3dQueryResult *result;
  214. bool dummy;
  215. int ret;
  216. struct ttm_bo_device *bdev = &dev_priv->bdev;
  217. struct ttm_buffer_object *bo = dev_priv->dummy_query_bo;
  218. ttm_bo_reserve(bo, false, false, false, 0);
  219. spin_lock(&bdev->fence_lock);
  220. ret = ttm_bo_wait(bo, false, false, false, TTM_USAGE_READWRITE);
  221. spin_unlock(&bdev->fence_lock);
  222. if (unlikely(ret != 0))
  223. (void) vmw_fallback_wait(dev_priv, false, true, 0, false,
  224. 10*HZ);
  225. ret = ttm_bo_kmap(bo, 0, 1, &map);
  226. if (likely(ret == 0)) {
  227. result = ttm_kmap_obj_virtual(&map, &dummy);
  228. result->totalSize = sizeof(*result);
  229. result->state = SVGA3D_QUERYSTATE_PENDING;
  230. result->result32 = 0xff;
  231. ttm_bo_kunmap(&map);
  232. } else
  233. DRM_ERROR("Dummy query buffer map failed.\n");
  234. ttm_bo_unreserve(bo);
  235. }
  236. /**
  237. * vmw_dummy_query_bo_create - create a bo to hold a dummy query result
  238. *
  239. * @dev_priv: A device private structure.
  240. *
  241. * This function creates a small buffer object that holds the query
  242. * result for dummy queries emitted as query barriers.
  243. * No interruptible waits are done within this function.
  244. *
  245. * Returns an error if bo creation fails.
  246. */
  247. static int vmw_dummy_query_bo_create(struct vmw_private *dev_priv)
  248. {
  249. return ttm_bo_create(&dev_priv->bdev,
  250. PAGE_SIZE,
  251. ttm_bo_type_device,
  252. &vmw_vram_sys_placement,
  253. 0, 0, false, NULL,
  254. &dev_priv->dummy_query_bo);
  255. }
  256. static int vmw_request_device(struct vmw_private *dev_priv)
  257. {
  258. int ret;
  259. ret = vmw_fifo_init(dev_priv, &dev_priv->fifo);
  260. if (unlikely(ret != 0)) {
  261. DRM_ERROR("Unable to initialize FIFO.\n");
  262. return ret;
  263. }
  264. vmw_fence_fifo_up(dev_priv->fman);
  265. ret = vmw_dummy_query_bo_create(dev_priv);
  266. if (unlikely(ret != 0))
  267. goto out_no_query_bo;
  268. vmw_dummy_query_bo_prepare(dev_priv);
  269. return 0;
  270. out_no_query_bo:
  271. vmw_fence_fifo_down(dev_priv->fman);
  272. vmw_fifo_release(dev_priv, &dev_priv->fifo);
  273. return ret;
  274. }
  275. static void vmw_release_device(struct vmw_private *dev_priv)
  276. {
  277. /*
  278. * Previous destructions should've released
  279. * the pinned bo.
  280. */
  281. BUG_ON(dev_priv->pinned_bo != NULL);
  282. ttm_bo_unref(&dev_priv->dummy_query_bo);
  283. vmw_fence_fifo_down(dev_priv->fman);
  284. vmw_fifo_release(dev_priv, &dev_priv->fifo);
  285. }
  286. /**
  287. * Increase the 3d resource refcount.
  288. * If the count was prevously zero, initialize the fifo, switching to svga
  289. * mode. Note that the master holds a ref as well, and may request an
  290. * explicit switch to svga mode if fb is not running, using @unhide_svga.
  291. */
  292. int vmw_3d_resource_inc(struct vmw_private *dev_priv,
  293. bool unhide_svga)
  294. {
  295. int ret = 0;
  296. mutex_lock(&dev_priv->release_mutex);
  297. if (unlikely(dev_priv->num_3d_resources++ == 0)) {
  298. ret = vmw_request_device(dev_priv);
  299. if (unlikely(ret != 0))
  300. --dev_priv->num_3d_resources;
  301. } else if (unhide_svga) {
  302. mutex_lock(&dev_priv->hw_mutex);
  303. vmw_write(dev_priv, SVGA_REG_ENABLE,
  304. vmw_read(dev_priv, SVGA_REG_ENABLE) &
  305. ~SVGA_REG_ENABLE_HIDE);
  306. mutex_unlock(&dev_priv->hw_mutex);
  307. }
  308. mutex_unlock(&dev_priv->release_mutex);
  309. return ret;
  310. }
  311. /**
  312. * Decrease the 3d resource refcount.
  313. * If the count reaches zero, disable the fifo, switching to vga mode.
  314. * Note that the master holds a refcount as well, and may request an
  315. * explicit switch to vga mode when it releases its refcount to account
  316. * for the situation of an X server vt switch to VGA with 3d resources
  317. * active.
  318. */
  319. void vmw_3d_resource_dec(struct vmw_private *dev_priv,
  320. bool hide_svga)
  321. {
  322. int32_t n3d;
  323. mutex_lock(&dev_priv->release_mutex);
  324. if (unlikely(--dev_priv->num_3d_resources == 0))
  325. vmw_release_device(dev_priv);
  326. else if (hide_svga) {
  327. mutex_lock(&dev_priv->hw_mutex);
  328. vmw_write(dev_priv, SVGA_REG_ENABLE,
  329. vmw_read(dev_priv, SVGA_REG_ENABLE) |
  330. SVGA_REG_ENABLE_HIDE);
  331. mutex_unlock(&dev_priv->hw_mutex);
  332. }
  333. n3d = (int32_t) dev_priv->num_3d_resources;
  334. mutex_unlock(&dev_priv->release_mutex);
  335. BUG_ON(n3d < 0);
  336. }
  337. static int vmw_driver_load(struct drm_device *dev, unsigned long chipset)
  338. {
  339. struct vmw_private *dev_priv;
  340. int ret;
  341. uint32_t svga_id;
  342. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  343. if (unlikely(dev_priv == NULL)) {
  344. DRM_ERROR("Failed allocating a device private struct.\n");
  345. return -ENOMEM;
  346. }
  347. memset(dev_priv, 0, sizeof(*dev_priv));
  348. dev_priv->dev = dev;
  349. dev_priv->vmw_chipset = chipset;
  350. dev_priv->last_read_seqno = (uint32_t) -100;
  351. mutex_init(&dev_priv->hw_mutex);
  352. mutex_init(&dev_priv->cmdbuf_mutex);
  353. mutex_init(&dev_priv->release_mutex);
  354. rwlock_init(&dev_priv->resource_lock);
  355. idr_init(&dev_priv->context_idr);
  356. idr_init(&dev_priv->surface_idr);
  357. idr_init(&dev_priv->stream_idr);
  358. mutex_init(&dev_priv->init_mutex);
  359. init_waitqueue_head(&dev_priv->fence_queue);
  360. init_waitqueue_head(&dev_priv->fifo_queue);
  361. dev_priv->fence_queue_waiters = 0;
  362. atomic_set(&dev_priv->fifo_queue_waiters, 0);
  363. dev_priv->io_start = pci_resource_start(dev->pdev, 0);
  364. dev_priv->vram_start = pci_resource_start(dev->pdev, 1);
  365. dev_priv->mmio_start = pci_resource_start(dev->pdev, 2);
  366. dev_priv->enable_fb = enable_fbdev;
  367. mutex_lock(&dev_priv->hw_mutex);
  368. vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
  369. svga_id = vmw_read(dev_priv, SVGA_REG_ID);
  370. if (svga_id != SVGA_ID_2) {
  371. ret = -ENOSYS;
  372. DRM_ERROR("Unsuported SVGA ID 0x%x\n", svga_id);
  373. mutex_unlock(&dev_priv->hw_mutex);
  374. goto out_err0;
  375. }
  376. dev_priv->capabilities = vmw_read(dev_priv, SVGA_REG_CAPABILITIES);
  377. if (dev_priv->capabilities & SVGA_CAP_GMR) {
  378. dev_priv->max_gmr_descriptors =
  379. vmw_read(dev_priv,
  380. SVGA_REG_GMR_MAX_DESCRIPTOR_LENGTH);
  381. dev_priv->max_gmr_ids =
  382. vmw_read(dev_priv, SVGA_REG_GMR_MAX_IDS);
  383. }
  384. if (dev_priv->capabilities & SVGA_CAP_GMR2) {
  385. dev_priv->max_gmr_pages =
  386. vmw_read(dev_priv, SVGA_REG_GMRS_MAX_PAGES);
  387. dev_priv->memory_size =
  388. vmw_read(dev_priv, SVGA_REG_MEMORY_SIZE);
  389. }
  390. dev_priv->vram_size = vmw_read(dev_priv, SVGA_REG_VRAM_SIZE);
  391. dev_priv->mmio_size = vmw_read(dev_priv, SVGA_REG_MEM_SIZE);
  392. dev_priv->fb_max_width = vmw_read(dev_priv, SVGA_REG_MAX_WIDTH);
  393. dev_priv->fb_max_height = vmw_read(dev_priv, SVGA_REG_MAX_HEIGHT);
  394. mutex_unlock(&dev_priv->hw_mutex);
  395. vmw_print_capabilities(dev_priv->capabilities);
  396. if (dev_priv->capabilities & SVGA_CAP_GMR) {
  397. DRM_INFO("Max GMR ids is %u\n",
  398. (unsigned)dev_priv->max_gmr_ids);
  399. DRM_INFO("Max GMR descriptors is %u\n",
  400. (unsigned)dev_priv->max_gmr_descriptors);
  401. }
  402. if (dev_priv->capabilities & SVGA_CAP_GMR2) {
  403. DRM_INFO("Max number of GMR pages is %u\n",
  404. (unsigned)dev_priv->max_gmr_pages);
  405. DRM_INFO("Max dedicated hypervisor graphics memory is %u\n",
  406. (unsigned)dev_priv->memory_size);
  407. }
  408. DRM_INFO("VRAM at 0x%08x size is %u kiB\n",
  409. dev_priv->vram_start, dev_priv->vram_size / 1024);
  410. DRM_INFO("MMIO at 0x%08x size is %u kiB\n",
  411. dev_priv->mmio_start, dev_priv->mmio_size / 1024);
  412. ret = vmw_ttm_global_init(dev_priv);
  413. if (unlikely(ret != 0))
  414. goto out_err0;
  415. vmw_master_init(&dev_priv->fbdev_master);
  416. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  417. dev_priv->active_master = &dev_priv->fbdev_master;
  418. ret = ttm_bo_device_init(&dev_priv->bdev,
  419. dev_priv->bo_global_ref.ref.object,
  420. &vmw_bo_driver, VMWGFX_FILE_PAGE_OFFSET,
  421. false);
  422. if (unlikely(ret != 0)) {
  423. DRM_ERROR("Failed initializing TTM buffer object driver.\n");
  424. goto out_err1;
  425. }
  426. ret = ttm_bo_init_mm(&dev_priv->bdev, TTM_PL_VRAM,
  427. (dev_priv->vram_size >> PAGE_SHIFT));
  428. if (unlikely(ret != 0)) {
  429. DRM_ERROR("Failed initializing memory manager for VRAM.\n");
  430. goto out_err2;
  431. }
  432. dev_priv->has_gmr = true;
  433. if (ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_GMR,
  434. dev_priv->max_gmr_ids) != 0) {
  435. DRM_INFO("No GMR memory available. "
  436. "Graphics memory resources are very limited.\n");
  437. dev_priv->has_gmr = false;
  438. }
  439. dev_priv->mmio_mtrr = drm_mtrr_add(dev_priv->mmio_start,
  440. dev_priv->mmio_size, DRM_MTRR_WC);
  441. dev_priv->mmio_virt = ioremap_wc(dev_priv->mmio_start,
  442. dev_priv->mmio_size);
  443. if (unlikely(dev_priv->mmio_virt == NULL)) {
  444. ret = -ENOMEM;
  445. DRM_ERROR("Failed mapping MMIO.\n");
  446. goto out_err3;
  447. }
  448. /* Need mmio memory to check for fifo pitchlock cap. */
  449. if (!(dev_priv->capabilities & SVGA_CAP_DISPLAY_TOPOLOGY) &&
  450. !(dev_priv->capabilities & SVGA_CAP_PITCHLOCK) &&
  451. !vmw_fifo_have_pitchlock(dev_priv)) {
  452. ret = -ENOSYS;
  453. DRM_ERROR("Hardware has no pitchlock\n");
  454. goto out_err4;
  455. }
  456. dev_priv->tdev = ttm_object_device_init
  457. (dev_priv->mem_global_ref.object, 12);
  458. if (unlikely(dev_priv->tdev == NULL)) {
  459. DRM_ERROR("Unable to initialize TTM object management.\n");
  460. ret = -ENOMEM;
  461. goto out_err4;
  462. }
  463. dev->dev_private = dev_priv;
  464. ret = pci_request_regions(dev->pdev, "vmwgfx probe");
  465. dev_priv->stealth = (ret != 0);
  466. if (dev_priv->stealth) {
  467. /**
  468. * Request at least the mmio PCI resource.
  469. */
  470. DRM_INFO("It appears like vesafb is loaded. "
  471. "Ignore above error if any.\n");
  472. ret = pci_request_region(dev->pdev, 2, "vmwgfx stealth probe");
  473. if (unlikely(ret != 0)) {
  474. DRM_ERROR("Failed reserving the SVGA MMIO resource.\n");
  475. goto out_no_device;
  476. }
  477. }
  478. dev_priv->fman = vmw_fence_manager_init(dev_priv);
  479. if (unlikely(dev_priv->fman == NULL))
  480. goto out_no_fman;
  481. /* Need to start the fifo to check if we can do screen objects */
  482. ret = vmw_3d_resource_inc(dev_priv, true);
  483. if (unlikely(ret != 0))
  484. goto out_no_fifo;
  485. vmw_kms_save_vga(dev_priv);
  486. /* Start kms and overlay systems, needs fifo. */
  487. ret = vmw_kms_init(dev_priv);
  488. if (unlikely(ret != 0))
  489. goto out_no_kms;
  490. vmw_overlay_init(dev_priv);
  491. /* 3D Depends on Screen Objects being used. */
  492. DRM_INFO("%s", vmw_fifo_have_3d(dev_priv) ?
  493. "Detected device 3D availability.\n" :
  494. "Detected no device 3D availability.\n");
  495. /* We might be done with the fifo now */
  496. if (dev_priv->enable_fb) {
  497. vmw_fb_init(dev_priv);
  498. } else {
  499. vmw_kms_restore_vga(dev_priv);
  500. vmw_3d_resource_dec(dev_priv, true);
  501. }
  502. if (dev_priv->capabilities & SVGA_CAP_IRQMASK) {
  503. ret = drm_irq_install(dev);
  504. if (unlikely(ret != 0)) {
  505. DRM_ERROR("Failed installing irq: %d\n", ret);
  506. goto out_no_irq;
  507. }
  508. }
  509. dev_priv->pm_nb.notifier_call = vmwgfx_pm_notifier;
  510. register_pm_notifier(&dev_priv->pm_nb);
  511. return 0;
  512. out_no_irq:
  513. if (dev_priv->enable_fb)
  514. vmw_fb_close(dev_priv);
  515. vmw_overlay_close(dev_priv);
  516. vmw_kms_close(dev_priv);
  517. out_no_kms:
  518. /* We still have a 3D resource reference held */
  519. if (dev_priv->enable_fb) {
  520. vmw_kms_restore_vga(dev_priv);
  521. vmw_3d_resource_dec(dev_priv, false);
  522. }
  523. out_no_fifo:
  524. vmw_fence_manager_takedown(dev_priv->fman);
  525. out_no_fman:
  526. if (dev_priv->stealth)
  527. pci_release_region(dev->pdev, 2);
  528. else
  529. pci_release_regions(dev->pdev);
  530. out_no_device:
  531. ttm_object_device_release(&dev_priv->tdev);
  532. out_err4:
  533. iounmap(dev_priv->mmio_virt);
  534. out_err3:
  535. drm_mtrr_del(dev_priv->mmio_mtrr, dev_priv->mmio_start,
  536. dev_priv->mmio_size, DRM_MTRR_WC);
  537. if (dev_priv->has_gmr)
  538. (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  539. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  540. out_err2:
  541. (void)ttm_bo_device_release(&dev_priv->bdev);
  542. out_err1:
  543. vmw_ttm_global_release(dev_priv);
  544. out_err0:
  545. idr_destroy(&dev_priv->surface_idr);
  546. idr_destroy(&dev_priv->context_idr);
  547. idr_destroy(&dev_priv->stream_idr);
  548. kfree(dev_priv);
  549. return ret;
  550. }
  551. static int vmw_driver_unload(struct drm_device *dev)
  552. {
  553. struct vmw_private *dev_priv = vmw_priv(dev);
  554. unregister_pm_notifier(&dev_priv->pm_nb);
  555. if (dev_priv->ctx.cmd_bounce)
  556. vfree(dev_priv->ctx.cmd_bounce);
  557. if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
  558. drm_irq_uninstall(dev_priv->dev);
  559. if (dev_priv->enable_fb) {
  560. vmw_fb_close(dev_priv);
  561. vmw_kms_restore_vga(dev_priv);
  562. vmw_3d_resource_dec(dev_priv, false);
  563. }
  564. vmw_kms_close(dev_priv);
  565. vmw_overlay_close(dev_priv);
  566. vmw_fence_manager_takedown(dev_priv->fman);
  567. if (dev_priv->stealth)
  568. pci_release_region(dev->pdev, 2);
  569. else
  570. pci_release_regions(dev->pdev);
  571. ttm_object_device_release(&dev_priv->tdev);
  572. iounmap(dev_priv->mmio_virt);
  573. drm_mtrr_del(dev_priv->mmio_mtrr, dev_priv->mmio_start,
  574. dev_priv->mmio_size, DRM_MTRR_WC);
  575. if (dev_priv->has_gmr)
  576. (void)ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  577. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  578. (void)ttm_bo_device_release(&dev_priv->bdev);
  579. vmw_ttm_global_release(dev_priv);
  580. idr_destroy(&dev_priv->surface_idr);
  581. idr_destroy(&dev_priv->context_idr);
  582. idr_destroy(&dev_priv->stream_idr);
  583. kfree(dev_priv);
  584. return 0;
  585. }
  586. static void vmw_postclose(struct drm_device *dev,
  587. struct drm_file *file_priv)
  588. {
  589. struct vmw_fpriv *vmw_fp;
  590. vmw_fp = vmw_fpriv(file_priv);
  591. ttm_object_file_release(&vmw_fp->tfile);
  592. if (vmw_fp->locked_master)
  593. drm_master_put(&vmw_fp->locked_master);
  594. kfree(vmw_fp);
  595. }
  596. static int vmw_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  597. {
  598. struct vmw_private *dev_priv = vmw_priv(dev);
  599. struct vmw_fpriv *vmw_fp;
  600. int ret = -ENOMEM;
  601. vmw_fp = kzalloc(sizeof(*vmw_fp), GFP_KERNEL);
  602. if (unlikely(vmw_fp == NULL))
  603. return ret;
  604. vmw_fp->tfile = ttm_object_file_init(dev_priv->tdev, 10);
  605. if (unlikely(vmw_fp->tfile == NULL))
  606. goto out_no_tfile;
  607. file_priv->driver_priv = vmw_fp;
  608. if (unlikely(dev_priv->bdev.dev_mapping == NULL))
  609. dev_priv->bdev.dev_mapping =
  610. file_priv->filp->f_path.dentry->d_inode->i_mapping;
  611. return 0;
  612. out_no_tfile:
  613. kfree(vmw_fp);
  614. return ret;
  615. }
  616. static long vmw_unlocked_ioctl(struct file *filp, unsigned int cmd,
  617. unsigned long arg)
  618. {
  619. struct drm_file *file_priv = filp->private_data;
  620. struct drm_device *dev = file_priv->minor->dev;
  621. unsigned int nr = DRM_IOCTL_NR(cmd);
  622. /*
  623. * Do extra checking on driver private ioctls.
  624. */
  625. if ((nr >= DRM_COMMAND_BASE) && (nr < DRM_COMMAND_END)
  626. && (nr < DRM_COMMAND_BASE + dev->driver->num_ioctls)) {
  627. struct drm_ioctl_desc *ioctl =
  628. &vmw_ioctls[nr - DRM_COMMAND_BASE];
  629. if (unlikely(ioctl->cmd_drv != cmd)) {
  630. DRM_ERROR("Invalid command format, ioctl %d\n",
  631. nr - DRM_COMMAND_BASE);
  632. return -EINVAL;
  633. }
  634. }
  635. return drm_ioctl(filp, cmd, arg);
  636. }
  637. static int vmw_firstopen(struct drm_device *dev)
  638. {
  639. struct vmw_private *dev_priv = vmw_priv(dev);
  640. dev_priv->is_opened = true;
  641. return 0;
  642. }
  643. static void vmw_lastclose(struct drm_device *dev)
  644. {
  645. struct vmw_private *dev_priv = vmw_priv(dev);
  646. struct drm_crtc *crtc;
  647. struct drm_mode_set set;
  648. int ret;
  649. /**
  650. * Do nothing on the lastclose call from drm_unload.
  651. */
  652. if (!dev_priv->is_opened)
  653. return;
  654. dev_priv->is_opened = false;
  655. set.x = 0;
  656. set.y = 0;
  657. set.fb = NULL;
  658. set.mode = NULL;
  659. set.connectors = NULL;
  660. set.num_connectors = 0;
  661. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  662. set.crtc = crtc;
  663. ret = crtc->funcs->set_config(&set);
  664. WARN_ON(ret != 0);
  665. }
  666. }
  667. static void vmw_master_init(struct vmw_master *vmaster)
  668. {
  669. ttm_lock_init(&vmaster->lock);
  670. INIT_LIST_HEAD(&vmaster->fb_surf);
  671. mutex_init(&vmaster->fb_surf_mutex);
  672. }
  673. static int vmw_master_create(struct drm_device *dev,
  674. struct drm_master *master)
  675. {
  676. struct vmw_master *vmaster;
  677. vmaster = kzalloc(sizeof(*vmaster), GFP_KERNEL);
  678. if (unlikely(vmaster == NULL))
  679. return -ENOMEM;
  680. vmw_master_init(vmaster);
  681. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  682. master->driver_priv = vmaster;
  683. return 0;
  684. }
  685. static void vmw_master_destroy(struct drm_device *dev,
  686. struct drm_master *master)
  687. {
  688. struct vmw_master *vmaster = vmw_master(master);
  689. master->driver_priv = NULL;
  690. kfree(vmaster);
  691. }
  692. static int vmw_master_set(struct drm_device *dev,
  693. struct drm_file *file_priv,
  694. bool from_open)
  695. {
  696. struct vmw_private *dev_priv = vmw_priv(dev);
  697. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  698. struct vmw_master *active = dev_priv->active_master;
  699. struct vmw_master *vmaster = vmw_master(file_priv->master);
  700. int ret = 0;
  701. if (!dev_priv->enable_fb) {
  702. ret = vmw_3d_resource_inc(dev_priv, true);
  703. if (unlikely(ret != 0))
  704. return ret;
  705. vmw_kms_save_vga(dev_priv);
  706. mutex_lock(&dev_priv->hw_mutex);
  707. vmw_write(dev_priv, SVGA_REG_TRACES, 0);
  708. mutex_unlock(&dev_priv->hw_mutex);
  709. }
  710. if (active) {
  711. BUG_ON(active != &dev_priv->fbdev_master);
  712. ret = ttm_vt_lock(&active->lock, false, vmw_fp->tfile);
  713. if (unlikely(ret != 0))
  714. goto out_no_active_lock;
  715. ttm_lock_set_kill(&active->lock, true, SIGTERM);
  716. ret = ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM);
  717. if (unlikely(ret != 0)) {
  718. DRM_ERROR("Unable to clean VRAM on "
  719. "master drop.\n");
  720. }
  721. dev_priv->active_master = NULL;
  722. }
  723. ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
  724. if (!from_open) {
  725. ttm_vt_unlock(&vmaster->lock);
  726. BUG_ON(vmw_fp->locked_master != file_priv->master);
  727. drm_master_put(&vmw_fp->locked_master);
  728. }
  729. dev_priv->active_master = vmaster;
  730. return 0;
  731. out_no_active_lock:
  732. if (!dev_priv->enable_fb) {
  733. mutex_lock(&dev_priv->hw_mutex);
  734. vmw_write(dev_priv, SVGA_REG_TRACES, 1);
  735. mutex_unlock(&dev_priv->hw_mutex);
  736. vmw_kms_restore_vga(dev_priv);
  737. vmw_3d_resource_dec(dev_priv, true);
  738. }
  739. return ret;
  740. }
  741. static void vmw_master_drop(struct drm_device *dev,
  742. struct drm_file *file_priv,
  743. bool from_release)
  744. {
  745. struct vmw_private *dev_priv = vmw_priv(dev);
  746. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  747. struct vmw_master *vmaster = vmw_master(file_priv->master);
  748. int ret;
  749. /**
  750. * Make sure the master doesn't disappear while we have
  751. * it locked.
  752. */
  753. vmw_fp->locked_master = drm_master_get(file_priv->master);
  754. ret = ttm_vt_lock(&vmaster->lock, false, vmw_fp->tfile);
  755. vmw_execbuf_release_pinned_bo(dev_priv, false, 0);
  756. if (unlikely((ret != 0))) {
  757. DRM_ERROR("Unable to lock TTM at VT switch.\n");
  758. drm_master_put(&vmw_fp->locked_master);
  759. }
  760. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  761. if (!dev_priv->enable_fb) {
  762. ret = ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM);
  763. if (unlikely(ret != 0))
  764. DRM_ERROR("Unable to clean VRAM on master drop.\n");
  765. mutex_lock(&dev_priv->hw_mutex);
  766. vmw_write(dev_priv, SVGA_REG_TRACES, 1);
  767. mutex_unlock(&dev_priv->hw_mutex);
  768. vmw_kms_restore_vga(dev_priv);
  769. vmw_3d_resource_dec(dev_priv, true);
  770. }
  771. dev_priv->active_master = &dev_priv->fbdev_master;
  772. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  773. ttm_vt_unlock(&dev_priv->fbdev_master.lock);
  774. if (dev_priv->enable_fb)
  775. vmw_fb_on(dev_priv);
  776. }
  777. static void vmw_remove(struct pci_dev *pdev)
  778. {
  779. struct drm_device *dev = pci_get_drvdata(pdev);
  780. drm_put_dev(dev);
  781. }
  782. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  783. void *ptr)
  784. {
  785. struct vmw_private *dev_priv =
  786. container_of(nb, struct vmw_private, pm_nb);
  787. struct vmw_master *vmaster = dev_priv->active_master;
  788. switch (val) {
  789. case PM_HIBERNATION_PREPARE:
  790. case PM_SUSPEND_PREPARE:
  791. ttm_suspend_lock(&vmaster->lock);
  792. /**
  793. * This empties VRAM and unbinds all GMR bindings.
  794. * Buffer contents is moved to swappable memory.
  795. */
  796. vmw_execbuf_release_pinned_bo(dev_priv, false, 0);
  797. ttm_bo_swapout_all(&dev_priv->bdev);
  798. break;
  799. case PM_POST_HIBERNATION:
  800. case PM_POST_SUSPEND:
  801. case PM_POST_RESTORE:
  802. ttm_suspend_unlock(&vmaster->lock);
  803. break;
  804. case PM_RESTORE_PREPARE:
  805. break;
  806. default:
  807. break;
  808. }
  809. return 0;
  810. }
  811. /**
  812. * These might not be needed with the virtual SVGA device.
  813. */
  814. static int vmw_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  815. {
  816. struct drm_device *dev = pci_get_drvdata(pdev);
  817. struct vmw_private *dev_priv = vmw_priv(dev);
  818. if (dev_priv->num_3d_resources != 0) {
  819. DRM_INFO("Can't suspend or hibernate "
  820. "while 3D resources are active.\n");
  821. return -EBUSY;
  822. }
  823. pci_save_state(pdev);
  824. pci_disable_device(pdev);
  825. pci_set_power_state(pdev, PCI_D3hot);
  826. return 0;
  827. }
  828. static int vmw_pci_resume(struct pci_dev *pdev)
  829. {
  830. pci_set_power_state(pdev, PCI_D0);
  831. pci_restore_state(pdev);
  832. return pci_enable_device(pdev);
  833. }
  834. static int vmw_pm_suspend(struct device *kdev)
  835. {
  836. struct pci_dev *pdev = to_pci_dev(kdev);
  837. struct pm_message dummy;
  838. dummy.event = 0;
  839. return vmw_pci_suspend(pdev, dummy);
  840. }
  841. static int vmw_pm_resume(struct device *kdev)
  842. {
  843. struct pci_dev *pdev = to_pci_dev(kdev);
  844. return vmw_pci_resume(pdev);
  845. }
  846. static int vmw_pm_prepare(struct device *kdev)
  847. {
  848. struct pci_dev *pdev = to_pci_dev(kdev);
  849. struct drm_device *dev = pci_get_drvdata(pdev);
  850. struct vmw_private *dev_priv = vmw_priv(dev);
  851. /**
  852. * Release 3d reference held by fbdev and potentially
  853. * stop fifo.
  854. */
  855. dev_priv->suspended = true;
  856. if (dev_priv->enable_fb)
  857. vmw_3d_resource_dec(dev_priv, true);
  858. if (dev_priv->num_3d_resources != 0) {
  859. DRM_INFO("Can't suspend or hibernate "
  860. "while 3D resources are active.\n");
  861. if (dev_priv->enable_fb)
  862. vmw_3d_resource_inc(dev_priv, true);
  863. dev_priv->suspended = false;
  864. return -EBUSY;
  865. }
  866. return 0;
  867. }
  868. static void vmw_pm_complete(struct device *kdev)
  869. {
  870. struct pci_dev *pdev = to_pci_dev(kdev);
  871. struct drm_device *dev = pci_get_drvdata(pdev);
  872. struct vmw_private *dev_priv = vmw_priv(dev);
  873. /**
  874. * Reclaim 3d reference held by fbdev and potentially
  875. * start fifo.
  876. */
  877. if (dev_priv->enable_fb)
  878. vmw_3d_resource_inc(dev_priv, false);
  879. dev_priv->suspended = false;
  880. }
  881. static const struct dev_pm_ops vmw_pm_ops = {
  882. .prepare = vmw_pm_prepare,
  883. .complete = vmw_pm_complete,
  884. .suspend = vmw_pm_suspend,
  885. .resume = vmw_pm_resume,
  886. };
  887. static struct drm_driver driver = {
  888. .driver_features = DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED |
  889. DRIVER_MODESET,
  890. .load = vmw_driver_load,
  891. .unload = vmw_driver_unload,
  892. .firstopen = vmw_firstopen,
  893. .lastclose = vmw_lastclose,
  894. .irq_preinstall = vmw_irq_preinstall,
  895. .irq_postinstall = vmw_irq_postinstall,
  896. .irq_uninstall = vmw_irq_uninstall,
  897. .irq_handler = vmw_irq_handler,
  898. .get_vblank_counter = vmw_get_vblank_counter,
  899. .reclaim_buffers_locked = NULL,
  900. .ioctls = vmw_ioctls,
  901. .num_ioctls = DRM_ARRAY_SIZE(vmw_ioctls),
  902. .dma_quiescent = NULL, /*vmw_dma_quiescent, */
  903. .master_create = vmw_master_create,
  904. .master_destroy = vmw_master_destroy,
  905. .master_set = vmw_master_set,
  906. .master_drop = vmw_master_drop,
  907. .open = vmw_driver_open,
  908. .postclose = vmw_postclose,
  909. .fops = {
  910. .owner = THIS_MODULE,
  911. .open = drm_open,
  912. .release = drm_release,
  913. .unlocked_ioctl = vmw_unlocked_ioctl,
  914. .mmap = vmw_mmap,
  915. .poll = drm_poll,
  916. .fasync = drm_fasync,
  917. #if defined(CONFIG_COMPAT)
  918. .compat_ioctl = drm_compat_ioctl,
  919. #endif
  920. .llseek = noop_llseek,
  921. },
  922. .name = VMWGFX_DRIVER_NAME,
  923. .desc = VMWGFX_DRIVER_DESC,
  924. .date = VMWGFX_DRIVER_DATE,
  925. .major = VMWGFX_DRIVER_MAJOR,
  926. .minor = VMWGFX_DRIVER_MINOR,
  927. .patchlevel = VMWGFX_DRIVER_PATCHLEVEL
  928. };
  929. static struct pci_driver vmw_pci_driver = {
  930. .name = VMWGFX_DRIVER_NAME,
  931. .id_table = vmw_pci_id_list,
  932. .probe = vmw_probe,
  933. .remove = vmw_remove,
  934. .driver = {
  935. .pm = &vmw_pm_ops
  936. }
  937. };
  938. static int vmw_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  939. {
  940. return drm_get_pci_dev(pdev, ent, &driver);
  941. }
  942. static int __init vmwgfx_init(void)
  943. {
  944. int ret;
  945. ret = drm_pci_init(&driver, &vmw_pci_driver);
  946. if (ret)
  947. DRM_ERROR("Failed initializing DRM.\n");
  948. return ret;
  949. }
  950. static void __exit vmwgfx_exit(void)
  951. {
  952. drm_pci_exit(&driver, &vmw_pci_driver);
  953. }
  954. module_init(vmwgfx_init);
  955. module_exit(vmwgfx_exit);
  956. MODULE_AUTHOR("VMware Inc. and others");
  957. MODULE_DESCRIPTION("Standalone drm driver for the VMware SVGA device");
  958. MODULE_LICENSE("GPL and additional rights");
  959. MODULE_VERSION(__stringify(VMWGFX_DRIVER_MAJOR) "."
  960. __stringify(VMWGFX_DRIVER_MINOR) "."
  961. __stringify(VMWGFX_DRIVER_PATCHLEVEL) "."
  962. "0");