amd64_edac.c 70 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699
  1. #include "amd64_edac.h"
  2. #include <asm/amd_nb.h>
  3. static struct edac_pci_ctl_info *amd64_ctl_pci;
  4. static int report_gart_errors;
  5. module_param(report_gart_errors, int, 0644);
  6. /*
  7. * Set by command line parameter. If BIOS has enabled the ECC, this override is
  8. * cleared to prevent re-enabling the hardware by this driver.
  9. */
  10. static int ecc_enable_override;
  11. module_param(ecc_enable_override, int, 0644);
  12. static struct msr __percpu *msrs;
  13. /*
  14. * count successfully initialized driver instances for setup_pci_device()
  15. */
  16. static atomic_t drv_instances = ATOMIC_INIT(0);
  17. /* Per-node driver instances */
  18. static struct mem_ctl_info **mcis;
  19. static struct ecc_settings **ecc_stngs;
  20. /*
  21. * Address to DRAM bank mapping: see F2x80 for K8 and F2x[1,0]80 for Fam10 and
  22. * later.
  23. */
  24. static int ddr2_dbam_revCG[] = {
  25. [0] = 32,
  26. [1] = 64,
  27. [2] = 128,
  28. [3] = 256,
  29. [4] = 512,
  30. [5] = 1024,
  31. [6] = 2048,
  32. };
  33. static int ddr2_dbam_revD[] = {
  34. [0] = 32,
  35. [1] = 64,
  36. [2 ... 3] = 128,
  37. [4] = 256,
  38. [5] = 512,
  39. [6] = 256,
  40. [7] = 512,
  41. [8 ... 9] = 1024,
  42. [10] = 2048,
  43. };
  44. static int ddr2_dbam[] = { [0] = 128,
  45. [1] = 256,
  46. [2 ... 4] = 512,
  47. [5 ... 6] = 1024,
  48. [7 ... 8] = 2048,
  49. [9 ... 10] = 4096,
  50. [11] = 8192,
  51. };
  52. static int ddr3_dbam[] = { [0] = -1,
  53. [1] = 256,
  54. [2] = 512,
  55. [3 ... 4] = -1,
  56. [5 ... 6] = 1024,
  57. [7 ... 8] = 2048,
  58. [9 ... 10] = 4096,
  59. [11] = 8192,
  60. };
  61. /*
  62. * Valid scrub rates for the K8 hardware memory scrubber. We map the scrubbing
  63. * bandwidth to a valid bit pattern. The 'set' operation finds the 'matching-
  64. * or higher value'.
  65. *
  66. *FIXME: Produce a better mapping/linearisation.
  67. */
  68. struct scrubrate {
  69. u32 scrubval; /* bit pattern for scrub rate */
  70. u32 bandwidth; /* bandwidth consumed (bytes/sec) */
  71. } scrubrates[] = {
  72. { 0x01, 1600000000UL},
  73. { 0x02, 800000000UL},
  74. { 0x03, 400000000UL},
  75. { 0x04, 200000000UL},
  76. { 0x05, 100000000UL},
  77. { 0x06, 50000000UL},
  78. { 0x07, 25000000UL},
  79. { 0x08, 12284069UL},
  80. { 0x09, 6274509UL},
  81. { 0x0A, 3121951UL},
  82. { 0x0B, 1560975UL},
  83. { 0x0C, 781440UL},
  84. { 0x0D, 390720UL},
  85. { 0x0E, 195300UL},
  86. { 0x0F, 97650UL},
  87. { 0x10, 48854UL},
  88. { 0x11, 24427UL},
  89. { 0x12, 12213UL},
  90. { 0x13, 6101UL},
  91. { 0x14, 3051UL},
  92. { 0x15, 1523UL},
  93. { 0x16, 761UL},
  94. { 0x00, 0UL}, /* scrubbing off */
  95. };
  96. static int __amd64_read_pci_cfg_dword(struct pci_dev *pdev, int offset,
  97. u32 *val, const char *func)
  98. {
  99. int err = 0;
  100. err = pci_read_config_dword(pdev, offset, val);
  101. if (err)
  102. amd64_warn("%s: error reading F%dx%03x.\n",
  103. func, PCI_FUNC(pdev->devfn), offset);
  104. return err;
  105. }
  106. int __amd64_write_pci_cfg_dword(struct pci_dev *pdev, int offset,
  107. u32 val, const char *func)
  108. {
  109. int err = 0;
  110. err = pci_write_config_dword(pdev, offset, val);
  111. if (err)
  112. amd64_warn("%s: error writing to F%dx%03x.\n",
  113. func, PCI_FUNC(pdev->devfn), offset);
  114. return err;
  115. }
  116. /*
  117. *
  118. * Depending on the family, F2 DCT reads need special handling:
  119. *
  120. * K8: has a single DCT only
  121. *
  122. * F10h: each DCT has its own set of regs
  123. * DCT0 -> F2x040..
  124. * DCT1 -> F2x140..
  125. *
  126. * F15h: we select which DCT we access using F1x10C[DctCfgSel]
  127. *
  128. */
  129. static int k8_read_dct_pci_cfg(struct amd64_pvt *pvt, int addr, u32 *val,
  130. const char *func)
  131. {
  132. if (addr >= 0x100)
  133. return -EINVAL;
  134. return __amd64_read_pci_cfg_dword(pvt->F2, addr, val, func);
  135. }
  136. static int f10_read_dct_pci_cfg(struct amd64_pvt *pvt, int addr, u32 *val,
  137. const char *func)
  138. {
  139. return __amd64_read_pci_cfg_dword(pvt->F2, addr, val, func);
  140. }
  141. static int f15_read_dct_pci_cfg(struct amd64_pvt *pvt, int addr, u32 *val,
  142. const char *func)
  143. {
  144. u32 reg = 0;
  145. u8 dct = 0;
  146. if (addr >= 0x140 && addr <= 0x1a0) {
  147. dct = 1;
  148. addr -= 0x100;
  149. }
  150. amd64_read_pci_cfg(pvt->F1, DCT_CFG_SEL, &reg);
  151. reg &= 0xfffffffe;
  152. reg |= dct;
  153. amd64_write_pci_cfg(pvt->F1, DCT_CFG_SEL, reg);
  154. return __amd64_read_pci_cfg_dword(pvt->F2, addr, val, func);
  155. }
  156. /*
  157. * Memory scrubber control interface. For K8, memory scrubbing is handled by
  158. * hardware and can involve L2 cache, dcache as well as the main memory. With
  159. * F10, this is extended to L3 cache scrubbing on CPU models sporting that
  160. * functionality.
  161. *
  162. * This causes the "units" for the scrubbing speed to vary from 64 byte blocks
  163. * (dram) over to cache lines. This is nasty, so we will use bandwidth in
  164. * bytes/sec for the setting.
  165. *
  166. * Currently, we only do dram scrubbing. If the scrubbing is done in software on
  167. * other archs, we might not have access to the caches directly.
  168. */
  169. /*
  170. * scan the scrub rate mapping table for a close or matching bandwidth value to
  171. * issue. If requested is too big, then use last maximum value found.
  172. */
  173. static int __amd64_set_scrub_rate(struct pci_dev *ctl, u32 new_bw, u32 min_rate)
  174. {
  175. u32 scrubval;
  176. int i;
  177. /*
  178. * map the configured rate (new_bw) to a value specific to the AMD64
  179. * memory controller and apply to register. Search for the first
  180. * bandwidth entry that is greater or equal than the setting requested
  181. * and program that. If at last entry, turn off DRAM scrubbing.
  182. */
  183. for (i = 0; i < ARRAY_SIZE(scrubrates); i++) {
  184. /*
  185. * skip scrub rates which aren't recommended
  186. * (see F10 BKDG, F3x58)
  187. */
  188. if (scrubrates[i].scrubval < min_rate)
  189. continue;
  190. if (scrubrates[i].bandwidth <= new_bw)
  191. break;
  192. /*
  193. * if no suitable bandwidth found, turn off DRAM scrubbing
  194. * entirely by falling back to the last element in the
  195. * scrubrates array.
  196. */
  197. }
  198. scrubval = scrubrates[i].scrubval;
  199. pci_write_bits32(ctl, SCRCTRL, scrubval, 0x001F);
  200. if (scrubval)
  201. return scrubrates[i].bandwidth;
  202. return 0;
  203. }
  204. static int amd64_set_scrub_rate(struct mem_ctl_info *mci, u32 bw)
  205. {
  206. struct amd64_pvt *pvt = mci->pvt_info;
  207. return __amd64_set_scrub_rate(pvt->F3, bw, pvt->min_scrubrate);
  208. }
  209. static int amd64_get_scrub_rate(struct mem_ctl_info *mci)
  210. {
  211. struct amd64_pvt *pvt = mci->pvt_info;
  212. u32 scrubval = 0;
  213. int i, retval = -EINVAL;
  214. amd64_read_pci_cfg(pvt->F3, SCRCTRL, &scrubval);
  215. scrubval = scrubval & 0x001F;
  216. amd64_debug("pci-read, sdram scrub control value: %d\n", scrubval);
  217. for (i = 0; i < ARRAY_SIZE(scrubrates); i++) {
  218. if (scrubrates[i].scrubval == scrubval) {
  219. retval = scrubrates[i].bandwidth;
  220. break;
  221. }
  222. }
  223. return retval;
  224. }
  225. /*
  226. * returns true if the SysAddr given by sys_addr matches the
  227. * DRAM base/limit associated with node_id
  228. */
  229. static bool amd64_base_limit_match(struct amd64_pvt *pvt, u64 sys_addr, int nid)
  230. {
  231. u64 addr;
  232. /* The K8 treats this as a 40-bit value. However, bits 63-40 will be
  233. * all ones if the most significant implemented address bit is 1.
  234. * Here we discard bits 63-40. See section 3.4.2 of AMD publication
  235. * 24592: AMD x86-64 Architecture Programmer's Manual Volume 1
  236. * Application Programming.
  237. */
  238. addr = sys_addr & 0x000000ffffffffffull;
  239. return ((addr >= get_dram_base(pvt, nid)) &&
  240. (addr <= get_dram_limit(pvt, nid)));
  241. }
  242. /*
  243. * Attempt to map a SysAddr to a node. On success, return a pointer to the
  244. * mem_ctl_info structure for the node that the SysAddr maps to.
  245. *
  246. * On failure, return NULL.
  247. */
  248. static struct mem_ctl_info *find_mc_by_sys_addr(struct mem_ctl_info *mci,
  249. u64 sys_addr)
  250. {
  251. struct amd64_pvt *pvt;
  252. int node_id;
  253. u32 intlv_en, bits;
  254. /*
  255. * Here we use the DRAM Base (section 3.4.4.1) and DRAM Limit (section
  256. * 3.4.4.2) registers to map the SysAddr to a node ID.
  257. */
  258. pvt = mci->pvt_info;
  259. /*
  260. * The value of this field should be the same for all DRAM Base
  261. * registers. Therefore we arbitrarily choose to read it from the
  262. * register for node 0.
  263. */
  264. intlv_en = dram_intlv_en(pvt, 0);
  265. if (intlv_en == 0) {
  266. for (node_id = 0; node_id < DRAM_RANGES; node_id++) {
  267. if (amd64_base_limit_match(pvt, sys_addr, node_id))
  268. goto found;
  269. }
  270. goto err_no_match;
  271. }
  272. if (unlikely((intlv_en != 0x01) &&
  273. (intlv_en != 0x03) &&
  274. (intlv_en != 0x07))) {
  275. amd64_warn("DRAM Base[IntlvEn] junk value: 0x%x, BIOS bug?\n", intlv_en);
  276. return NULL;
  277. }
  278. bits = (((u32) sys_addr) >> 12) & intlv_en;
  279. for (node_id = 0; ; ) {
  280. if ((dram_intlv_sel(pvt, node_id) & intlv_en) == bits)
  281. break; /* intlv_sel field matches */
  282. if (++node_id >= DRAM_RANGES)
  283. goto err_no_match;
  284. }
  285. /* sanity test for sys_addr */
  286. if (unlikely(!amd64_base_limit_match(pvt, sys_addr, node_id))) {
  287. amd64_warn("%s: sys_addr 0x%llx falls outside base/limit address"
  288. "range for node %d with node interleaving enabled.\n",
  289. __func__, sys_addr, node_id);
  290. return NULL;
  291. }
  292. found:
  293. return edac_mc_find(node_id);
  294. err_no_match:
  295. debugf2("sys_addr 0x%lx doesn't match any node\n",
  296. (unsigned long)sys_addr);
  297. return NULL;
  298. }
  299. /*
  300. * compute the CS base address of the @csrow on the DRAM controller @dct.
  301. * For details see F2x[5C:40] in the processor's BKDG
  302. */
  303. static void get_cs_base_and_mask(struct amd64_pvt *pvt, int csrow, u8 dct,
  304. u64 *base, u64 *mask)
  305. {
  306. u64 csbase, csmask, base_bits, mask_bits;
  307. u8 addr_shift;
  308. if (boot_cpu_data.x86 == 0xf && pvt->ext_model < K8_REV_F) {
  309. csbase = pvt->csels[dct].csbases[csrow];
  310. csmask = pvt->csels[dct].csmasks[csrow];
  311. base_bits = GENMASK(21, 31) | GENMASK(9, 15);
  312. mask_bits = GENMASK(21, 29) | GENMASK(9, 15);
  313. addr_shift = 4;
  314. } else {
  315. csbase = pvt->csels[dct].csbases[csrow];
  316. csmask = pvt->csels[dct].csmasks[csrow >> 1];
  317. addr_shift = 8;
  318. if (boot_cpu_data.x86 == 0x15)
  319. base_bits = mask_bits = GENMASK(19,30) | GENMASK(5,13);
  320. else
  321. base_bits = mask_bits = GENMASK(19,28) | GENMASK(5,13);
  322. }
  323. *base = (csbase & base_bits) << addr_shift;
  324. *mask = ~0ULL;
  325. /* poke holes for the csmask */
  326. *mask &= ~(mask_bits << addr_shift);
  327. /* OR them in */
  328. *mask |= (csmask & mask_bits) << addr_shift;
  329. }
  330. #define for_each_chip_select(i, dct, pvt) \
  331. for (i = 0; i < pvt->csels[dct].b_cnt; i++)
  332. #define for_each_chip_select_mask(i, dct, pvt) \
  333. for (i = 0; i < pvt->csels[dct].m_cnt; i++)
  334. /*
  335. * @input_addr is an InputAddr associated with the node given by mci. Return the
  336. * csrow that input_addr maps to, or -1 on failure (no csrow claims input_addr).
  337. */
  338. static int input_addr_to_csrow(struct mem_ctl_info *mci, u64 input_addr)
  339. {
  340. struct amd64_pvt *pvt;
  341. int csrow;
  342. u64 base, mask;
  343. pvt = mci->pvt_info;
  344. for_each_chip_select(csrow, 0, pvt) {
  345. if (!csrow_enabled(csrow, 0, pvt))
  346. continue;
  347. get_cs_base_and_mask(pvt, csrow, 0, &base, &mask);
  348. mask = ~mask;
  349. if ((input_addr & mask) == (base & mask)) {
  350. debugf2("InputAddr 0x%lx matches csrow %d (node %d)\n",
  351. (unsigned long)input_addr, csrow,
  352. pvt->mc_node_id);
  353. return csrow;
  354. }
  355. }
  356. debugf2("no matching csrow for InputAddr 0x%lx (MC node %d)\n",
  357. (unsigned long)input_addr, pvt->mc_node_id);
  358. return -1;
  359. }
  360. /*
  361. * Obtain info from the DRAM Hole Address Register (section 3.4.8, pub #26094)
  362. * for the node represented by mci. Info is passed back in *hole_base,
  363. * *hole_offset, and *hole_size. Function returns 0 if info is valid or 1 if
  364. * info is invalid. Info may be invalid for either of the following reasons:
  365. *
  366. * - The revision of the node is not E or greater. In this case, the DRAM Hole
  367. * Address Register does not exist.
  368. *
  369. * - The DramHoleValid bit is cleared in the DRAM Hole Address Register,
  370. * indicating that its contents are not valid.
  371. *
  372. * The values passed back in *hole_base, *hole_offset, and *hole_size are
  373. * complete 32-bit values despite the fact that the bitfields in the DHAR
  374. * only represent bits 31-24 of the base and offset values.
  375. */
  376. int amd64_get_dram_hole_info(struct mem_ctl_info *mci, u64 *hole_base,
  377. u64 *hole_offset, u64 *hole_size)
  378. {
  379. struct amd64_pvt *pvt = mci->pvt_info;
  380. u64 base;
  381. /* only revE and later have the DRAM Hole Address Register */
  382. if (boot_cpu_data.x86 == 0xf && pvt->ext_model < K8_REV_E) {
  383. debugf1(" revision %d for node %d does not support DHAR\n",
  384. pvt->ext_model, pvt->mc_node_id);
  385. return 1;
  386. }
  387. /* valid for Fam10h and above */
  388. if (boot_cpu_data.x86 >= 0x10 && !dhar_mem_hoist_valid(pvt)) {
  389. debugf1(" Dram Memory Hoisting is DISABLED on this system\n");
  390. return 1;
  391. }
  392. if (!dhar_valid(pvt)) {
  393. debugf1(" Dram Memory Hoisting is DISABLED on this node %d\n",
  394. pvt->mc_node_id);
  395. return 1;
  396. }
  397. /* This node has Memory Hoisting */
  398. /* +------------------+--------------------+--------------------+-----
  399. * | memory | DRAM hole | relocated |
  400. * | [0, (x - 1)] | [x, 0xffffffff] | addresses from |
  401. * | | | DRAM hole |
  402. * | | | [0x100000000, |
  403. * | | | (0x100000000+ |
  404. * | | | (0xffffffff-x))] |
  405. * +------------------+--------------------+--------------------+-----
  406. *
  407. * Above is a diagram of physical memory showing the DRAM hole and the
  408. * relocated addresses from the DRAM hole. As shown, the DRAM hole
  409. * starts at address x (the base address) and extends through address
  410. * 0xffffffff. The DRAM Hole Address Register (DHAR) relocates the
  411. * addresses in the hole so that they start at 0x100000000.
  412. */
  413. base = dhar_base(pvt);
  414. *hole_base = base;
  415. *hole_size = (0x1ull << 32) - base;
  416. if (boot_cpu_data.x86 > 0xf)
  417. *hole_offset = f10_dhar_offset(pvt);
  418. else
  419. *hole_offset = k8_dhar_offset(pvt);
  420. debugf1(" DHAR info for node %d base 0x%lx offset 0x%lx size 0x%lx\n",
  421. pvt->mc_node_id, (unsigned long)*hole_base,
  422. (unsigned long)*hole_offset, (unsigned long)*hole_size);
  423. return 0;
  424. }
  425. EXPORT_SYMBOL_GPL(amd64_get_dram_hole_info);
  426. /*
  427. * Return the DramAddr that the SysAddr given by @sys_addr maps to. It is
  428. * assumed that sys_addr maps to the node given by mci.
  429. *
  430. * The first part of section 3.4.4 (p. 70) shows how the DRAM Base (section
  431. * 3.4.4.1) and DRAM Limit (section 3.4.4.2) registers are used to translate a
  432. * SysAddr to a DramAddr. If the DRAM Hole Address Register (DHAR) is enabled,
  433. * then it is also involved in translating a SysAddr to a DramAddr. Sections
  434. * 3.4.8 and 3.5.8.2 describe the DHAR and how it is used for memory hoisting.
  435. * These parts of the documentation are unclear. I interpret them as follows:
  436. *
  437. * When node n receives a SysAddr, it processes the SysAddr as follows:
  438. *
  439. * 1. It extracts the DRAMBase and DRAMLimit values from the DRAM Base and DRAM
  440. * Limit registers for node n. If the SysAddr is not within the range
  441. * specified by the base and limit values, then node n ignores the Sysaddr
  442. * (since it does not map to node n). Otherwise continue to step 2 below.
  443. *
  444. * 2. If the DramHoleValid bit of the DHAR for node n is clear, the DHAR is
  445. * disabled so skip to step 3 below. Otherwise see if the SysAddr is within
  446. * the range of relocated addresses (starting at 0x100000000) from the DRAM
  447. * hole. If not, skip to step 3 below. Else get the value of the
  448. * DramHoleOffset field from the DHAR. To obtain the DramAddr, subtract the
  449. * offset defined by this value from the SysAddr.
  450. *
  451. * 3. Obtain the base address for node n from the DRAMBase field of the DRAM
  452. * Base register for node n. To obtain the DramAddr, subtract the base
  453. * address from the SysAddr, as shown near the start of section 3.4.4 (p.70).
  454. */
  455. static u64 sys_addr_to_dram_addr(struct mem_ctl_info *mci, u64 sys_addr)
  456. {
  457. struct amd64_pvt *pvt = mci->pvt_info;
  458. u64 dram_base, hole_base, hole_offset, hole_size, dram_addr;
  459. int ret = 0;
  460. dram_base = get_dram_base(pvt, pvt->mc_node_id);
  461. ret = amd64_get_dram_hole_info(mci, &hole_base, &hole_offset,
  462. &hole_size);
  463. if (!ret) {
  464. if ((sys_addr >= (1ull << 32)) &&
  465. (sys_addr < ((1ull << 32) + hole_size))) {
  466. /* use DHAR to translate SysAddr to DramAddr */
  467. dram_addr = sys_addr - hole_offset;
  468. debugf2("using DHAR to translate SysAddr 0x%lx to "
  469. "DramAddr 0x%lx\n",
  470. (unsigned long)sys_addr,
  471. (unsigned long)dram_addr);
  472. return dram_addr;
  473. }
  474. }
  475. /*
  476. * Translate the SysAddr to a DramAddr as shown near the start of
  477. * section 3.4.4 (p. 70). Although sys_addr is a 64-bit value, the k8
  478. * only deals with 40-bit values. Therefore we discard bits 63-40 of
  479. * sys_addr below. If bit 39 of sys_addr is 1 then the bits we
  480. * discard are all 1s. Otherwise the bits we discard are all 0s. See
  481. * section 3.4.2 of AMD publication 24592: AMD x86-64 Architecture
  482. * Programmer's Manual Volume 1 Application Programming.
  483. */
  484. dram_addr = (sys_addr & GENMASK(0, 39)) - dram_base;
  485. debugf2("using DRAM Base register to translate SysAddr 0x%lx to "
  486. "DramAddr 0x%lx\n", (unsigned long)sys_addr,
  487. (unsigned long)dram_addr);
  488. return dram_addr;
  489. }
  490. /*
  491. * @intlv_en is the value of the IntlvEn field from a DRAM Base register
  492. * (section 3.4.4.1). Return the number of bits from a SysAddr that are used
  493. * for node interleaving.
  494. */
  495. static int num_node_interleave_bits(unsigned intlv_en)
  496. {
  497. static const int intlv_shift_table[] = { 0, 1, 0, 2, 0, 0, 0, 3 };
  498. int n;
  499. BUG_ON(intlv_en > 7);
  500. n = intlv_shift_table[intlv_en];
  501. return n;
  502. }
  503. /* Translate the DramAddr given by @dram_addr to an InputAddr. */
  504. static u64 dram_addr_to_input_addr(struct mem_ctl_info *mci, u64 dram_addr)
  505. {
  506. struct amd64_pvt *pvt;
  507. int intlv_shift;
  508. u64 input_addr;
  509. pvt = mci->pvt_info;
  510. /*
  511. * See the start of section 3.4.4 (p. 70, BKDG #26094, K8, revA-E)
  512. * concerning translating a DramAddr to an InputAddr.
  513. */
  514. intlv_shift = num_node_interleave_bits(dram_intlv_en(pvt, 0));
  515. input_addr = ((dram_addr >> intlv_shift) & GENMASK(12, 35)) +
  516. (dram_addr & 0xfff);
  517. debugf2(" Intlv Shift=%d DramAddr=0x%lx maps to InputAddr=0x%lx\n",
  518. intlv_shift, (unsigned long)dram_addr,
  519. (unsigned long)input_addr);
  520. return input_addr;
  521. }
  522. /*
  523. * Translate the SysAddr represented by @sys_addr to an InputAddr. It is
  524. * assumed that @sys_addr maps to the node given by mci.
  525. */
  526. static u64 sys_addr_to_input_addr(struct mem_ctl_info *mci, u64 sys_addr)
  527. {
  528. u64 input_addr;
  529. input_addr =
  530. dram_addr_to_input_addr(mci, sys_addr_to_dram_addr(mci, sys_addr));
  531. debugf2("SysAdddr 0x%lx translates to InputAddr 0x%lx\n",
  532. (unsigned long)sys_addr, (unsigned long)input_addr);
  533. return input_addr;
  534. }
  535. /*
  536. * @input_addr is an InputAddr associated with the node represented by mci.
  537. * Translate @input_addr to a DramAddr and return the result.
  538. */
  539. static u64 input_addr_to_dram_addr(struct mem_ctl_info *mci, u64 input_addr)
  540. {
  541. struct amd64_pvt *pvt;
  542. int node_id, intlv_shift;
  543. u64 bits, dram_addr;
  544. u32 intlv_sel;
  545. /*
  546. * Near the start of section 3.4.4 (p. 70, BKDG #26094, K8, revA-E)
  547. * shows how to translate a DramAddr to an InputAddr. Here we reverse
  548. * this procedure. When translating from a DramAddr to an InputAddr, the
  549. * bits used for node interleaving are discarded. Here we recover these
  550. * bits from the IntlvSel field of the DRAM Limit register (section
  551. * 3.4.4.2) for the node that input_addr is associated with.
  552. */
  553. pvt = mci->pvt_info;
  554. node_id = pvt->mc_node_id;
  555. BUG_ON((node_id < 0) || (node_id > 7));
  556. intlv_shift = num_node_interleave_bits(dram_intlv_en(pvt, 0));
  557. if (intlv_shift == 0) {
  558. debugf1(" InputAddr 0x%lx translates to DramAddr of "
  559. "same value\n", (unsigned long)input_addr);
  560. return input_addr;
  561. }
  562. bits = ((input_addr & GENMASK(12, 35)) << intlv_shift) +
  563. (input_addr & 0xfff);
  564. intlv_sel = dram_intlv_sel(pvt, node_id) & ((1 << intlv_shift) - 1);
  565. dram_addr = bits + (intlv_sel << 12);
  566. debugf1("InputAddr 0x%lx translates to DramAddr 0x%lx "
  567. "(%d node interleave bits)\n", (unsigned long)input_addr,
  568. (unsigned long)dram_addr, intlv_shift);
  569. return dram_addr;
  570. }
  571. /*
  572. * @dram_addr is a DramAddr that maps to the node represented by mci. Convert
  573. * @dram_addr to a SysAddr.
  574. */
  575. static u64 dram_addr_to_sys_addr(struct mem_ctl_info *mci, u64 dram_addr)
  576. {
  577. struct amd64_pvt *pvt = mci->pvt_info;
  578. u64 hole_base, hole_offset, hole_size, base, sys_addr;
  579. int ret = 0;
  580. ret = amd64_get_dram_hole_info(mci, &hole_base, &hole_offset,
  581. &hole_size);
  582. if (!ret) {
  583. if ((dram_addr >= hole_base) &&
  584. (dram_addr < (hole_base + hole_size))) {
  585. sys_addr = dram_addr + hole_offset;
  586. debugf1("using DHAR to translate DramAddr 0x%lx to "
  587. "SysAddr 0x%lx\n", (unsigned long)dram_addr,
  588. (unsigned long)sys_addr);
  589. return sys_addr;
  590. }
  591. }
  592. base = get_dram_base(pvt, pvt->mc_node_id);
  593. sys_addr = dram_addr + base;
  594. /*
  595. * The sys_addr we have computed up to this point is a 40-bit value
  596. * because the k8 deals with 40-bit values. However, the value we are
  597. * supposed to return is a full 64-bit physical address. The AMD
  598. * x86-64 architecture specifies that the most significant implemented
  599. * address bit through bit 63 of a physical address must be either all
  600. * 0s or all 1s. Therefore we sign-extend the 40-bit sys_addr to a
  601. * 64-bit value below. See section 3.4.2 of AMD publication 24592:
  602. * AMD x86-64 Architecture Programmer's Manual Volume 1 Application
  603. * Programming.
  604. */
  605. sys_addr |= ~((sys_addr & (1ull << 39)) - 1);
  606. debugf1(" Node %d, DramAddr 0x%lx to SysAddr 0x%lx\n",
  607. pvt->mc_node_id, (unsigned long)dram_addr,
  608. (unsigned long)sys_addr);
  609. return sys_addr;
  610. }
  611. /*
  612. * @input_addr is an InputAddr associated with the node given by mci. Translate
  613. * @input_addr to a SysAddr.
  614. */
  615. static inline u64 input_addr_to_sys_addr(struct mem_ctl_info *mci,
  616. u64 input_addr)
  617. {
  618. return dram_addr_to_sys_addr(mci,
  619. input_addr_to_dram_addr(mci, input_addr));
  620. }
  621. /*
  622. * Find the minimum and maximum InputAddr values that map to the given @csrow.
  623. * Pass back these values in *input_addr_min and *input_addr_max.
  624. */
  625. static void find_csrow_limits(struct mem_ctl_info *mci, int csrow,
  626. u64 *input_addr_min, u64 *input_addr_max)
  627. {
  628. struct amd64_pvt *pvt;
  629. u64 base, mask;
  630. pvt = mci->pvt_info;
  631. BUG_ON((csrow < 0) || (csrow >= pvt->csels[0].b_cnt));
  632. get_cs_base_and_mask(pvt, csrow, 0, &base, &mask);
  633. *input_addr_min = base & ~mask;
  634. *input_addr_max = base | mask;
  635. }
  636. /* Map the Error address to a PAGE and PAGE OFFSET. */
  637. static inline void error_address_to_page_and_offset(u64 error_address,
  638. u32 *page, u32 *offset)
  639. {
  640. *page = (u32) (error_address >> PAGE_SHIFT);
  641. *offset = ((u32) error_address) & ~PAGE_MASK;
  642. }
  643. /*
  644. * @sys_addr is an error address (a SysAddr) extracted from the MCA NB Address
  645. * Low (section 3.6.4.5) and MCA NB Address High (section 3.6.4.6) registers
  646. * of a node that detected an ECC memory error. mci represents the node that
  647. * the error address maps to (possibly different from the node that detected
  648. * the error). Return the number of the csrow that sys_addr maps to, or -1 on
  649. * error.
  650. */
  651. static int sys_addr_to_csrow(struct mem_ctl_info *mci, u64 sys_addr)
  652. {
  653. int csrow;
  654. csrow = input_addr_to_csrow(mci, sys_addr_to_input_addr(mci, sys_addr));
  655. if (csrow == -1)
  656. amd64_mc_err(mci, "Failed to translate InputAddr to csrow for "
  657. "address 0x%lx\n", (unsigned long)sys_addr);
  658. return csrow;
  659. }
  660. static int get_channel_from_ecc_syndrome(struct mem_ctl_info *, u16);
  661. /*
  662. * Determine if the DIMMs have ECC enabled. ECC is enabled ONLY if all the DIMMs
  663. * are ECC capable.
  664. */
  665. static enum edac_type amd64_determine_edac_cap(struct amd64_pvt *pvt)
  666. {
  667. u8 bit;
  668. enum dev_type edac_cap = EDAC_FLAG_NONE;
  669. bit = (boot_cpu_data.x86 > 0xf || pvt->ext_model >= K8_REV_F)
  670. ? 19
  671. : 17;
  672. if (pvt->dclr0 & BIT(bit))
  673. edac_cap = EDAC_FLAG_SECDED;
  674. return edac_cap;
  675. }
  676. static void amd64_debug_display_dimm_sizes(int ctrl, struct amd64_pvt *pvt);
  677. static void amd64_dump_dramcfg_low(u32 dclr, int chan)
  678. {
  679. debugf1("F2x%d90 (DRAM Cfg Low): 0x%08x\n", chan, dclr);
  680. debugf1(" DIMM type: %sbuffered; all DIMMs support ECC: %s\n",
  681. (dclr & BIT(16)) ? "un" : "",
  682. (dclr & BIT(19)) ? "yes" : "no");
  683. debugf1(" PAR/ERR parity: %s\n",
  684. (dclr & BIT(8)) ? "enabled" : "disabled");
  685. if (boot_cpu_data.x86 == 0x10)
  686. debugf1(" DCT 128bit mode width: %s\n",
  687. (dclr & BIT(11)) ? "128b" : "64b");
  688. debugf1(" x4 logical DIMMs present: L0: %s L1: %s L2: %s L3: %s\n",
  689. (dclr & BIT(12)) ? "yes" : "no",
  690. (dclr & BIT(13)) ? "yes" : "no",
  691. (dclr & BIT(14)) ? "yes" : "no",
  692. (dclr & BIT(15)) ? "yes" : "no");
  693. }
  694. /* Display and decode various NB registers for debug purposes. */
  695. static void dump_misc_regs(struct amd64_pvt *pvt)
  696. {
  697. debugf1("F3xE8 (NB Cap): 0x%08x\n", pvt->nbcap);
  698. debugf1(" NB two channel DRAM capable: %s\n",
  699. (pvt->nbcap & NBCAP_DCT_DUAL) ? "yes" : "no");
  700. debugf1(" ECC capable: %s, ChipKill ECC capable: %s\n",
  701. (pvt->nbcap & NBCAP_SECDED) ? "yes" : "no",
  702. (pvt->nbcap & NBCAP_CHIPKILL) ? "yes" : "no");
  703. amd64_dump_dramcfg_low(pvt->dclr0, 0);
  704. debugf1("F3xB0 (Online Spare): 0x%08x\n", pvt->online_spare);
  705. debugf1("F1xF0 (DRAM Hole Address): 0x%08x, base: 0x%08x, "
  706. "offset: 0x%08x\n",
  707. pvt->dhar, dhar_base(pvt),
  708. (boot_cpu_data.x86 == 0xf) ? k8_dhar_offset(pvt)
  709. : f10_dhar_offset(pvt));
  710. debugf1(" DramHoleValid: %s\n", dhar_valid(pvt) ? "yes" : "no");
  711. amd64_debug_display_dimm_sizes(0, pvt);
  712. /* everything below this point is Fam10h and above */
  713. if (boot_cpu_data.x86 == 0xf)
  714. return;
  715. amd64_debug_display_dimm_sizes(1, pvt);
  716. amd64_info("using %s syndromes.\n", ((pvt->syn_type == 8) ? "x8" : "x4"));
  717. /* Only if NOT ganged does dclr1 have valid info */
  718. if (!dct_ganging_enabled(pvt))
  719. amd64_dump_dramcfg_low(pvt->dclr1, 1);
  720. }
  721. /*
  722. * see BKDG, F2x[1,0][5C:40], F2[1,0][6C:60]
  723. */
  724. static void prep_chip_selects(struct amd64_pvt *pvt)
  725. {
  726. if (boot_cpu_data.x86 == 0xf && pvt->ext_model < K8_REV_F) {
  727. pvt->csels[0].b_cnt = pvt->csels[1].b_cnt = 8;
  728. pvt->csels[0].m_cnt = pvt->csels[1].m_cnt = 8;
  729. } else {
  730. pvt->csels[0].b_cnt = pvt->csels[1].b_cnt = 8;
  731. pvt->csels[0].m_cnt = pvt->csels[1].m_cnt = 4;
  732. }
  733. }
  734. /*
  735. * Function 2 Offset F10_DCSB0; read in the DCS Base and DCS Mask registers
  736. */
  737. static void read_dct_base_mask(struct amd64_pvt *pvt)
  738. {
  739. int cs;
  740. prep_chip_selects(pvt);
  741. for_each_chip_select(cs, 0, pvt) {
  742. u32 reg0 = DCSB0 + (cs * 4);
  743. u32 reg1 = DCSB1 + (cs * 4);
  744. u32 *base0 = &pvt->csels[0].csbases[cs];
  745. u32 *base1 = &pvt->csels[1].csbases[cs];
  746. if (!amd64_read_dct_pci_cfg(pvt, reg0, base0))
  747. debugf0(" DCSB0[%d]=0x%08x reg: F2x%x\n",
  748. cs, *base0, reg0);
  749. if (boot_cpu_data.x86 == 0xf || dct_ganging_enabled(pvt))
  750. continue;
  751. if (!amd64_read_dct_pci_cfg(pvt, reg1, base1))
  752. debugf0(" DCSB1[%d]=0x%08x reg: F2x%x\n",
  753. cs, *base1, reg1);
  754. }
  755. for_each_chip_select_mask(cs, 0, pvt) {
  756. u32 reg0 = DCSM0 + (cs * 4);
  757. u32 reg1 = DCSM1 + (cs * 4);
  758. u32 *mask0 = &pvt->csels[0].csmasks[cs];
  759. u32 *mask1 = &pvt->csels[1].csmasks[cs];
  760. if (!amd64_read_dct_pci_cfg(pvt, reg0, mask0))
  761. debugf0(" DCSM0[%d]=0x%08x reg: F2x%x\n",
  762. cs, *mask0, reg0);
  763. if (boot_cpu_data.x86 == 0xf || dct_ganging_enabled(pvt))
  764. continue;
  765. if (!amd64_read_dct_pci_cfg(pvt, reg1, mask1))
  766. debugf0(" DCSM1[%d]=0x%08x reg: F2x%x\n",
  767. cs, *mask1, reg1);
  768. }
  769. }
  770. static enum mem_type amd64_determine_memory_type(struct amd64_pvt *pvt, int cs)
  771. {
  772. enum mem_type type;
  773. /* F15h supports only DDR3 */
  774. if (boot_cpu_data.x86 >= 0x15)
  775. type = (pvt->dclr0 & BIT(16)) ? MEM_DDR3 : MEM_RDDR3;
  776. else if (boot_cpu_data.x86 == 0x10 || pvt->ext_model >= K8_REV_F) {
  777. if (pvt->dchr0 & DDR3_MODE)
  778. type = (pvt->dclr0 & BIT(16)) ? MEM_DDR3 : MEM_RDDR3;
  779. else
  780. type = (pvt->dclr0 & BIT(16)) ? MEM_DDR2 : MEM_RDDR2;
  781. } else {
  782. type = (pvt->dclr0 & BIT(18)) ? MEM_DDR : MEM_RDDR;
  783. }
  784. amd64_info("CS%d: %s\n", cs, edac_mem_types[type]);
  785. return type;
  786. }
  787. /* Get the number of DCT channels the memory controller is using. */
  788. static int k8_early_channel_count(struct amd64_pvt *pvt)
  789. {
  790. int flag;
  791. if (pvt->ext_model >= K8_REV_F)
  792. /* RevF (NPT) and later */
  793. flag = pvt->dclr0 & F10_WIDTH_128;
  794. else
  795. /* RevE and earlier */
  796. flag = pvt->dclr0 & REVE_WIDTH_128;
  797. /* not used */
  798. pvt->dclr1 = 0;
  799. return (flag) ? 2 : 1;
  800. }
  801. /* On F10h and later ErrAddr is MC4_ADDR[47:1] */
  802. static u64 get_error_address(struct mce *m)
  803. {
  804. u8 start_bit = 1;
  805. u8 end_bit = 47;
  806. if (boot_cpu_data.x86 == 0xf) {
  807. start_bit = 3;
  808. end_bit = 39;
  809. }
  810. return m->addr & GENMASK(start_bit, end_bit);
  811. }
  812. static void read_dram_base_limit_regs(struct amd64_pvt *pvt, unsigned range)
  813. {
  814. u32 off = range << 3;
  815. amd64_read_pci_cfg(pvt->F1, DRAM_BASE_LO + off, &pvt->ranges[range].base.lo);
  816. amd64_read_pci_cfg(pvt->F1, DRAM_LIMIT_LO + off, &pvt->ranges[range].lim.lo);
  817. if (boot_cpu_data.x86 == 0xf)
  818. return;
  819. if (!dram_rw(pvt, range))
  820. return;
  821. amd64_read_pci_cfg(pvt->F1, DRAM_BASE_HI + off, &pvt->ranges[range].base.hi);
  822. amd64_read_pci_cfg(pvt->F1, DRAM_LIMIT_HI + off, &pvt->ranges[range].lim.hi);
  823. }
  824. static void k8_map_sysaddr_to_csrow(struct mem_ctl_info *mci, u64 sys_addr,
  825. u16 syndrome)
  826. {
  827. struct mem_ctl_info *src_mci;
  828. struct amd64_pvt *pvt = mci->pvt_info;
  829. int channel, csrow;
  830. u32 page, offset;
  831. /* CHIPKILL enabled */
  832. if (pvt->nbcfg & NBCFG_CHIPKILL) {
  833. channel = get_channel_from_ecc_syndrome(mci, syndrome);
  834. if (channel < 0) {
  835. /*
  836. * Syndrome didn't map, so we don't know which of the
  837. * 2 DIMMs is in error. So we need to ID 'both' of them
  838. * as suspect.
  839. */
  840. amd64_mc_warn(mci, "unknown syndrome 0x%04x - possible "
  841. "error reporting race\n", syndrome);
  842. edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR);
  843. return;
  844. }
  845. } else {
  846. /*
  847. * non-chipkill ecc mode
  848. *
  849. * The k8 documentation is unclear about how to determine the
  850. * channel number when using non-chipkill memory. This method
  851. * was obtained from email communication with someone at AMD.
  852. * (Wish the email was placed in this comment - norsk)
  853. */
  854. channel = ((sys_addr & BIT(3)) != 0);
  855. }
  856. /*
  857. * Find out which node the error address belongs to. This may be
  858. * different from the node that detected the error.
  859. */
  860. src_mci = find_mc_by_sys_addr(mci, sys_addr);
  861. if (!src_mci) {
  862. amd64_mc_err(mci, "failed to map error addr 0x%lx to a node\n",
  863. (unsigned long)sys_addr);
  864. edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR);
  865. return;
  866. }
  867. /* Now map the sys_addr to a CSROW */
  868. csrow = sys_addr_to_csrow(src_mci, sys_addr);
  869. if (csrow < 0) {
  870. edac_mc_handle_ce_no_info(src_mci, EDAC_MOD_STR);
  871. } else {
  872. error_address_to_page_and_offset(sys_addr, &page, &offset);
  873. edac_mc_handle_ce(src_mci, page, offset, syndrome, csrow,
  874. channel, EDAC_MOD_STR);
  875. }
  876. }
  877. static int k8_dbam_to_chip_select(struct amd64_pvt *pvt, int cs_mode)
  878. {
  879. int *dbam_map;
  880. if (pvt->ext_model >= K8_REV_F)
  881. dbam_map = ddr2_dbam;
  882. else if (pvt->ext_model >= K8_REV_D)
  883. dbam_map = ddr2_dbam_revD;
  884. else
  885. dbam_map = ddr2_dbam_revCG;
  886. return dbam_map[cs_mode];
  887. }
  888. /*
  889. * Get the number of DCT channels in use.
  890. *
  891. * Return:
  892. * number of Memory Channels in operation
  893. * Pass back:
  894. * contents of the DCL0_LOW register
  895. */
  896. static int f1x_early_channel_count(struct amd64_pvt *pvt)
  897. {
  898. int i, j, channels = 0;
  899. /* On F10h, if we are in 128 bit mode, then we are using 2 channels */
  900. if (boot_cpu_data.x86 == 0x10 && (pvt->dclr0 & F10_WIDTH_128))
  901. return 2;
  902. /*
  903. * Need to check if in unganged mode: In such, there are 2 channels,
  904. * but they are not in 128 bit mode and thus the above 'dclr0' status
  905. * bit will be OFF.
  906. *
  907. * Need to check DCT0[0] and DCT1[0] to see if only one of them has
  908. * their CSEnable bit on. If so, then SINGLE DIMM case.
  909. */
  910. debugf0("Data width is not 128 bits - need more decoding\n");
  911. /*
  912. * Check DRAM Bank Address Mapping values for each DIMM to see if there
  913. * is more than just one DIMM present in unganged mode. Need to check
  914. * both controllers since DIMMs can be placed in either one.
  915. */
  916. for (i = 0; i < 2; i++) {
  917. u32 dbam = (i ? pvt->dbam1 : pvt->dbam0);
  918. for (j = 0; j < 4; j++) {
  919. if (DBAM_DIMM(j, dbam) > 0) {
  920. channels++;
  921. break;
  922. }
  923. }
  924. }
  925. if (channels > 2)
  926. channels = 2;
  927. amd64_info("MCT channel count: %d\n", channels);
  928. return channels;
  929. }
  930. static int f10_dbam_to_chip_select(struct amd64_pvt *pvt, int cs_mode)
  931. {
  932. int *dbam_map;
  933. if (pvt->dchr0 & DDR3_MODE || pvt->dchr1 & DDR3_MODE)
  934. dbam_map = ddr3_dbam;
  935. else
  936. dbam_map = ddr2_dbam;
  937. return dbam_map[cs_mode];
  938. }
  939. static void f10_read_dram_ctl_register(struct amd64_pvt *pvt)
  940. {
  941. if (!amd64_read_dct_pci_cfg(pvt, DCT_SEL_LO, &pvt->dct_sel_lo)) {
  942. debugf0("F2x110 (DCTSelLow): 0x%08x, High range addrs at: 0x%x\n",
  943. pvt->dct_sel_lo, dct_sel_baseaddr(pvt));
  944. debugf0(" mode: %s, All DCTs on: %s\n",
  945. (dct_ganging_enabled(pvt) ? "ganged" : "unganged"),
  946. (dct_dram_enabled(pvt) ? "yes" : "no"));
  947. if (!dct_ganging_enabled(pvt))
  948. debugf0(" Address range split per DCT: %s\n",
  949. (dct_high_range_enabled(pvt) ? "yes" : "no"));
  950. debugf0(" data interleave for ECC: %s, "
  951. "DRAM cleared since last warm reset: %s\n",
  952. (dct_data_intlv_enabled(pvt) ? "enabled" : "disabled"),
  953. (dct_memory_cleared(pvt) ? "yes" : "no"));
  954. debugf0(" channel interleave: %s, "
  955. "interleave bits selector: 0x%x\n",
  956. (dct_interleave_enabled(pvt) ? "enabled" : "disabled"),
  957. dct_sel_interleave_addr(pvt));
  958. }
  959. amd64_read_dct_pci_cfg(pvt, DCT_SEL_HI, &pvt->dct_sel_hi);
  960. }
  961. /*
  962. * Determine channel (DCT) based on the interleaving mode: F10h BKDG, 2.8.9 Memory
  963. * Interleaving Modes.
  964. */
  965. static u8 f10_determine_channel(struct amd64_pvt *pvt, u64 sys_addr,
  966. bool hi_range_sel, u8 intlv_en)
  967. {
  968. u32 dct_sel_high = (pvt->dct_sel_lo >> 1) & 1;
  969. if (dct_ganging_enabled(pvt))
  970. return 0;
  971. if (hi_range_sel)
  972. return dct_sel_high;
  973. /*
  974. * see F2x110[DctSelIntLvAddr] - channel interleave mode
  975. */
  976. if (dct_interleave_enabled(pvt)) {
  977. u8 intlv_addr = dct_sel_interleave_addr(pvt);
  978. /* return DCT select function: 0=DCT0, 1=DCT1 */
  979. if (!intlv_addr)
  980. return sys_addr >> 6 & 1;
  981. if (intlv_addr & 0x2) {
  982. u8 shift = intlv_addr & 0x1 ? 9 : 6;
  983. u32 temp = hweight_long((u32) ((sys_addr >> 16) & 0x1F)) % 2;
  984. return ((sys_addr >> shift) & 1) ^ temp;
  985. }
  986. return (sys_addr >> (12 + hweight8(intlv_en))) & 1;
  987. }
  988. if (dct_high_range_enabled(pvt))
  989. return ~dct_sel_high & 1;
  990. return 0;
  991. }
  992. /* Convert the sys_addr to the normalized DCT address */
  993. static u64 f10_get_norm_dct_addr(struct amd64_pvt *pvt, int range,
  994. u64 sys_addr, bool hi_rng,
  995. u32 dct_sel_base_addr)
  996. {
  997. u64 chan_off;
  998. u64 dram_base = get_dram_base(pvt, range);
  999. u64 hole_off = f10_dhar_offset(pvt);
  1000. u32 hole_valid = dhar_valid(pvt);
  1001. u64 dct_sel_base_off = (pvt->dct_sel_hi & 0xFFFFFC00) << 16;
  1002. if (hi_rng) {
  1003. /*
  1004. * if
  1005. * base address of high range is below 4Gb
  1006. * (bits [47:27] at [31:11])
  1007. * DRAM address space on this DCT is hoisted above 4Gb &&
  1008. * sys_addr > 4Gb
  1009. *
  1010. * remove hole offset from sys_addr
  1011. * else
  1012. * remove high range offset from sys_addr
  1013. */
  1014. if ((!(dct_sel_base_addr >> 16) ||
  1015. dct_sel_base_addr < dhar_base(pvt)) &&
  1016. hole_valid &&
  1017. (sys_addr >= BIT_64(32)))
  1018. chan_off = hole_off;
  1019. else
  1020. chan_off = dct_sel_base_off;
  1021. } else {
  1022. /*
  1023. * if
  1024. * we have a valid hole &&
  1025. * sys_addr > 4Gb
  1026. *
  1027. * remove hole
  1028. * else
  1029. * remove dram base to normalize to DCT address
  1030. */
  1031. if (hole_valid && (sys_addr >= BIT_64(32)))
  1032. chan_off = hole_off;
  1033. else
  1034. chan_off = dram_base;
  1035. }
  1036. return (sys_addr & GENMASK(6,47)) - (chan_off & GENMASK(23,47));
  1037. }
  1038. /* Hack for the time being - Can we get this from BIOS?? */
  1039. #define CH0SPARE_RANK 0
  1040. #define CH1SPARE_RANK 1
  1041. /*
  1042. * checks if the csrow passed in is marked as SPARED, if so returns the new
  1043. * spare row
  1044. */
  1045. static int f10_process_possible_spare(struct amd64_pvt *pvt, u8 dct, int csrow)
  1046. {
  1047. u32 swap_done;
  1048. u32 bad_dram_cs;
  1049. /* Depending on channel, isolate respective SPARING info */
  1050. if (dct) {
  1051. swap_done = F10_ONLINE_SPARE_SWAPDONE1(pvt->online_spare);
  1052. bad_dram_cs = F10_ONLINE_SPARE_BADDRAM_CS1(pvt->online_spare);
  1053. if (swap_done && (csrow == bad_dram_cs))
  1054. csrow = CH1SPARE_RANK;
  1055. } else {
  1056. swap_done = F10_ONLINE_SPARE_SWAPDONE0(pvt->online_spare);
  1057. bad_dram_cs = F10_ONLINE_SPARE_BADDRAM_CS0(pvt->online_spare);
  1058. if (swap_done && (csrow == bad_dram_cs))
  1059. csrow = CH0SPARE_RANK;
  1060. }
  1061. return csrow;
  1062. }
  1063. /*
  1064. * Iterate over the DRAM DCT "base" and "mask" registers looking for a
  1065. * SystemAddr match on the specified 'ChannelSelect' and 'NodeID'
  1066. *
  1067. * Return:
  1068. * -EINVAL: NOT FOUND
  1069. * 0..csrow = Chip-Select Row
  1070. */
  1071. static int f10_lookup_addr_in_dct(u64 in_addr, u32 nid, u8 dct)
  1072. {
  1073. struct mem_ctl_info *mci;
  1074. struct amd64_pvt *pvt;
  1075. u64 cs_base, cs_mask;
  1076. int cs_found = -EINVAL;
  1077. int csrow;
  1078. mci = mcis[nid];
  1079. if (!mci)
  1080. return cs_found;
  1081. pvt = mci->pvt_info;
  1082. debugf1("input addr: 0x%llx, DCT: %d\n", in_addr, dct);
  1083. for_each_chip_select(csrow, dct, pvt) {
  1084. if (!csrow_enabled(csrow, dct, pvt))
  1085. continue;
  1086. get_cs_base_and_mask(pvt, csrow, dct, &cs_base, &cs_mask);
  1087. debugf1(" CSROW=%d CSBase=0x%llx CSMask=0x%llx\n",
  1088. csrow, cs_base, cs_mask);
  1089. cs_mask = ~cs_mask;
  1090. debugf1(" (InputAddr & ~CSMask)=0x%llx "
  1091. "(CSBase & ~CSMask)=0x%llx\n",
  1092. (in_addr & cs_mask), (cs_base & cs_mask));
  1093. if ((in_addr & cs_mask) == (cs_base & cs_mask)) {
  1094. cs_found = f10_process_possible_spare(pvt, dct, csrow);
  1095. debugf1(" MATCH csrow=%d\n", cs_found);
  1096. break;
  1097. }
  1098. }
  1099. return cs_found;
  1100. }
  1101. /*
  1102. * See F2x10C. Non-interleaved graphics framebuffer memory under the 16G is
  1103. * swapped with a region located at the bottom of memory so that the GPU can use
  1104. * the interleaved region and thus two channels.
  1105. */
  1106. static u64 f10_swap_interleaved_region(struct amd64_pvt *pvt, u64 sys_addr)
  1107. {
  1108. u32 swap_reg, swap_base, swap_limit, rgn_size, tmp_addr;
  1109. if (boot_cpu_data.x86 == 0x10) {
  1110. /* only revC3 and revE have that feature */
  1111. if (boot_cpu_data.x86_model < 4 ||
  1112. (boot_cpu_data.x86_model < 0xa &&
  1113. boot_cpu_data.x86_mask < 3))
  1114. return sys_addr;
  1115. }
  1116. amd64_read_dct_pci_cfg(pvt, SWAP_INTLV_REG, &swap_reg);
  1117. if (!(swap_reg & 0x1))
  1118. return sys_addr;
  1119. swap_base = (swap_reg >> 3) & 0x7f;
  1120. swap_limit = (swap_reg >> 11) & 0x7f;
  1121. rgn_size = (swap_reg >> 20) & 0x7f;
  1122. tmp_addr = sys_addr >> 27;
  1123. if (!(sys_addr >> 34) &&
  1124. (((tmp_addr >= swap_base) &&
  1125. (tmp_addr <= swap_limit)) ||
  1126. (tmp_addr < rgn_size)))
  1127. return sys_addr ^ (u64)swap_base << 27;
  1128. return sys_addr;
  1129. }
  1130. /* For a given @dram_range, check if @sys_addr falls within it. */
  1131. static int f10_match_to_this_node(struct amd64_pvt *pvt, int range,
  1132. u64 sys_addr, int *nid, int *chan_sel)
  1133. {
  1134. int cs_found = -EINVAL;
  1135. u64 chan_addr;
  1136. u32 tmp, dct_sel_base;
  1137. u8 channel;
  1138. bool high_range = false;
  1139. u8 node_id = dram_dst_node(pvt, range);
  1140. u8 intlv_en = dram_intlv_en(pvt, range);
  1141. u32 intlv_sel = dram_intlv_sel(pvt, range);
  1142. debugf1("(range %d) SystemAddr= 0x%llx Limit=0x%llx\n",
  1143. range, sys_addr, get_dram_limit(pvt, range));
  1144. if (intlv_en &&
  1145. (intlv_sel != ((sys_addr >> 12) & intlv_en)))
  1146. return -EINVAL;
  1147. sys_addr = f10_swap_interleaved_region(pvt, sys_addr);
  1148. dct_sel_base = dct_sel_baseaddr(pvt);
  1149. /*
  1150. * check whether addresses >= DctSelBaseAddr[47:27] are to be used to
  1151. * select between DCT0 and DCT1.
  1152. */
  1153. if (dct_high_range_enabled(pvt) &&
  1154. !dct_ganging_enabled(pvt) &&
  1155. ((sys_addr >> 27) >= (dct_sel_base >> 11)))
  1156. high_range = true;
  1157. channel = f10_determine_channel(pvt, sys_addr, high_range, intlv_en);
  1158. chan_addr = f10_get_norm_dct_addr(pvt, range, sys_addr,
  1159. high_range, dct_sel_base);
  1160. /* Remove node interleaving, see F1x120 */
  1161. if (intlv_en)
  1162. chan_addr = ((chan_addr >> (12 + hweight8(intlv_en))) << 12) |
  1163. (chan_addr & 0xfff);
  1164. /* remove channel interleave and hash */
  1165. if (dct_interleave_enabled(pvt) &&
  1166. !dct_high_range_enabled(pvt) &&
  1167. !dct_ganging_enabled(pvt)) {
  1168. if (dct_sel_interleave_addr(pvt) != 1)
  1169. chan_addr = (chan_addr >> 1) & GENMASK(6, 63);
  1170. else {
  1171. tmp = chan_addr & 0xFC0;
  1172. chan_addr = ((chan_addr & GENMASK(14, 63)) >> 1) | tmp;
  1173. }
  1174. }
  1175. debugf1(" (ChannelAddrLong=0x%llx)\n", chan_addr);
  1176. cs_found = f10_lookup_addr_in_dct(chan_addr, node_id, channel);
  1177. if (cs_found >= 0) {
  1178. *nid = node_id;
  1179. *chan_sel = channel;
  1180. }
  1181. return cs_found;
  1182. }
  1183. static int f10_translate_sysaddr_to_cs(struct amd64_pvt *pvt, u64 sys_addr,
  1184. int *node, int *chan_sel)
  1185. {
  1186. int range, cs_found = -EINVAL;
  1187. for (range = 0; range < DRAM_RANGES; range++) {
  1188. if (!dram_rw(pvt, range))
  1189. continue;
  1190. if ((get_dram_base(pvt, range) <= sys_addr) &&
  1191. (get_dram_limit(pvt, range) >= sys_addr)) {
  1192. cs_found = f10_match_to_this_node(pvt, range,
  1193. sys_addr, node,
  1194. chan_sel);
  1195. if (cs_found >= 0)
  1196. break;
  1197. }
  1198. }
  1199. return cs_found;
  1200. }
  1201. /*
  1202. * For reference see "2.8.5 Routing DRAM Requests" in F10 BKDG. This code maps
  1203. * a @sys_addr to NodeID, DCT (channel) and chip select (CSROW).
  1204. *
  1205. * The @sys_addr is usually an error address received from the hardware
  1206. * (MCX_ADDR).
  1207. */
  1208. static void f10_map_sysaddr_to_csrow(struct mem_ctl_info *mci, u64 sys_addr,
  1209. u16 syndrome)
  1210. {
  1211. struct amd64_pvt *pvt = mci->pvt_info;
  1212. u32 page, offset;
  1213. int nid, csrow, chan = 0;
  1214. csrow = f10_translate_sysaddr_to_cs(pvt, sys_addr, &nid, &chan);
  1215. if (csrow < 0) {
  1216. edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR);
  1217. return;
  1218. }
  1219. error_address_to_page_and_offset(sys_addr, &page, &offset);
  1220. /*
  1221. * We need the syndromes for channel detection only when we're
  1222. * ganged. Otherwise @chan should already contain the channel at
  1223. * this point.
  1224. */
  1225. if (dct_ganging_enabled(pvt))
  1226. chan = get_channel_from_ecc_syndrome(mci, syndrome);
  1227. if (chan >= 0)
  1228. edac_mc_handle_ce(mci, page, offset, syndrome, csrow, chan,
  1229. EDAC_MOD_STR);
  1230. else
  1231. /*
  1232. * Channel unknown, report all channels on this CSROW as failed.
  1233. */
  1234. for (chan = 0; chan < mci->csrows[csrow].nr_channels; chan++)
  1235. edac_mc_handle_ce(mci, page, offset, syndrome,
  1236. csrow, chan, EDAC_MOD_STR);
  1237. }
  1238. /*
  1239. * debug routine to display the memory sizes of all logical DIMMs and its
  1240. * CSROWs
  1241. */
  1242. static void amd64_debug_display_dimm_sizes(int ctrl, struct amd64_pvt *pvt)
  1243. {
  1244. int dimm, size0, size1, factor = 0;
  1245. u32 *dcsb = ctrl ? pvt->csels[1].csbases : pvt->csels[0].csbases;
  1246. u32 dbam = ctrl ? pvt->dbam1 : pvt->dbam0;
  1247. if (boot_cpu_data.x86 == 0xf) {
  1248. if (pvt->dclr0 & F10_WIDTH_128)
  1249. factor = 1;
  1250. /* K8 families < revF not supported yet */
  1251. if (pvt->ext_model < K8_REV_F)
  1252. return;
  1253. else
  1254. WARN_ON(ctrl != 0);
  1255. }
  1256. dbam = (ctrl && !dct_ganging_enabled(pvt)) ? pvt->dbam1 : pvt->dbam0;
  1257. dcsb = (ctrl && !dct_ganging_enabled(pvt)) ? pvt->csels[1].csbases
  1258. : pvt->csels[0].csbases;
  1259. debugf1("F2x%d80 (DRAM Bank Address Mapping): 0x%08x\n", ctrl, dbam);
  1260. edac_printk(KERN_DEBUG, EDAC_MC, "DCT%d chip selects:\n", ctrl);
  1261. /* Dump memory sizes for DIMM and its CSROWs */
  1262. for (dimm = 0; dimm < 4; dimm++) {
  1263. size0 = 0;
  1264. if (dcsb[dimm*2] & DCSB_CS_ENABLE)
  1265. size0 = pvt->ops->dbam_to_cs(pvt, DBAM_DIMM(dimm, dbam));
  1266. size1 = 0;
  1267. if (dcsb[dimm*2 + 1] & DCSB_CS_ENABLE)
  1268. size1 = pvt->ops->dbam_to_cs(pvt, DBAM_DIMM(dimm, dbam));
  1269. amd64_info(EDAC_MC ": %d: %5dMB %d: %5dMB\n",
  1270. dimm * 2, size0 << factor,
  1271. dimm * 2 + 1, size1 << factor);
  1272. }
  1273. }
  1274. static struct amd64_family_type amd64_family_types[] = {
  1275. [K8_CPUS] = {
  1276. .ctl_name = "K8",
  1277. .f1_id = PCI_DEVICE_ID_AMD_K8_NB_ADDRMAP,
  1278. .f3_id = PCI_DEVICE_ID_AMD_K8_NB_MISC,
  1279. .ops = {
  1280. .early_channel_count = k8_early_channel_count,
  1281. .map_sysaddr_to_csrow = k8_map_sysaddr_to_csrow,
  1282. .dbam_to_cs = k8_dbam_to_chip_select,
  1283. .read_dct_pci_cfg = k8_read_dct_pci_cfg,
  1284. }
  1285. },
  1286. [F10_CPUS] = {
  1287. .ctl_name = "F10h",
  1288. .f1_id = PCI_DEVICE_ID_AMD_10H_NB_MAP,
  1289. .f3_id = PCI_DEVICE_ID_AMD_10H_NB_MISC,
  1290. .ops = {
  1291. .early_channel_count = f1x_early_channel_count,
  1292. .read_dram_ctl_register = f10_read_dram_ctl_register,
  1293. .map_sysaddr_to_csrow = f10_map_sysaddr_to_csrow,
  1294. .dbam_to_cs = f10_dbam_to_chip_select,
  1295. .read_dct_pci_cfg = f10_read_dct_pci_cfg,
  1296. }
  1297. },
  1298. [F15_CPUS] = {
  1299. .ctl_name = "F15h",
  1300. .ops = {
  1301. .early_channel_count = f1x_early_channel_count,
  1302. .read_dct_pci_cfg = f15_read_dct_pci_cfg,
  1303. }
  1304. },
  1305. };
  1306. static struct pci_dev *pci_get_related_function(unsigned int vendor,
  1307. unsigned int device,
  1308. struct pci_dev *related)
  1309. {
  1310. struct pci_dev *dev = NULL;
  1311. dev = pci_get_device(vendor, device, dev);
  1312. while (dev) {
  1313. if ((dev->bus->number == related->bus->number) &&
  1314. (PCI_SLOT(dev->devfn) == PCI_SLOT(related->devfn)))
  1315. break;
  1316. dev = pci_get_device(vendor, device, dev);
  1317. }
  1318. return dev;
  1319. }
  1320. /*
  1321. * These are tables of eigenvectors (one per line) which can be used for the
  1322. * construction of the syndrome tables. The modified syndrome search algorithm
  1323. * uses those to find the symbol in error and thus the DIMM.
  1324. *
  1325. * Algorithm courtesy of Ross LaFetra from AMD.
  1326. */
  1327. static u16 x4_vectors[] = {
  1328. 0x2f57, 0x1afe, 0x66cc, 0xdd88,
  1329. 0x11eb, 0x3396, 0x7f4c, 0xeac8,
  1330. 0x0001, 0x0002, 0x0004, 0x0008,
  1331. 0x1013, 0x3032, 0x4044, 0x8088,
  1332. 0x106b, 0x30d6, 0x70fc, 0xe0a8,
  1333. 0x4857, 0xc4fe, 0x13cc, 0x3288,
  1334. 0x1ac5, 0x2f4a, 0x5394, 0xa1e8,
  1335. 0x1f39, 0x251e, 0xbd6c, 0x6bd8,
  1336. 0x15c1, 0x2a42, 0x89ac, 0x4758,
  1337. 0x2b03, 0x1602, 0x4f0c, 0xca08,
  1338. 0x1f07, 0x3a0e, 0x6b04, 0xbd08,
  1339. 0x8ba7, 0x465e, 0x244c, 0x1cc8,
  1340. 0x2b87, 0x164e, 0x642c, 0xdc18,
  1341. 0x40b9, 0x80de, 0x1094, 0x20e8,
  1342. 0x27db, 0x1eb6, 0x9dac, 0x7b58,
  1343. 0x11c1, 0x2242, 0x84ac, 0x4c58,
  1344. 0x1be5, 0x2d7a, 0x5e34, 0xa718,
  1345. 0x4b39, 0x8d1e, 0x14b4, 0x28d8,
  1346. 0x4c97, 0xc87e, 0x11fc, 0x33a8,
  1347. 0x8e97, 0x497e, 0x2ffc, 0x1aa8,
  1348. 0x16b3, 0x3d62, 0x4f34, 0x8518,
  1349. 0x1e2f, 0x391a, 0x5cac, 0xf858,
  1350. 0x1d9f, 0x3b7a, 0x572c, 0xfe18,
  1351. 0x15f5, 0x2a5a, 0x5264, 0xa3b8,
  1352. 0x1dbb, 0x3b66, 0x715c, 0xe3f8,
  1353. 0x4397, 0xc27e, 0x17fc, 0x3ea8,
  1354. 0x1617, 0x3d3e, 0x6464, 0xb8b8,
  1355. 0x23ff, 0x12aa, 0xab6c, 0x56d8,
  1356. 0x2dfb, 0x1ba6, 0x913c, 0x7328,
  1357. 0x185d, 0x2ca6, 0x7914, 0x9e28,
  1358. 0x171b, 0x3e36, 0x7d7c, 0xebe8,
  1359. 0x4199, 0x82ee, 0x19f4, 0x2e58,
  1360. 0x4807, 0xc40e, 0x130c, 0x3208,
  1361. 0x1905, 0x2e0a, 0x5804, 0xac08,
  1362. 0x213f, 0x132a, 0xadfc, 0x5ba8,
  1363. 0x19a9, 0x2efe, 0xb5cc, 0x6f88,
  1364. };
  1365. static u16 x8_vectors[] = {
  1366. 0x0145, 0x028a, 0x2374, 0x43c8, 0xa1f0, 0x0520, 0x0a40, 0x1480,
  1367. 0x0211, 0x0422, 0x0844, 0x1088, 0x01b0, 0x44e0, 0x23c0, 0xed80,
  1368. 0x1011, 0x0116, 0x022c, 0x0458, 0x08b0, 0x8c60, 0x2740, 0x4e80,
  1369. 0x0411, 0x0822, 0x1044, 0x0158, 0x02b0, 0x2360, 0x46c0, 0xab80,
  1370. 0x0811, 0x1022, 0x012c, 0x0258, 0x04b0, 0x4660, 0x8cc0, 0x2780,
  1371. 0x2071, 0x40e2, 0xa0c4, 0x0108, 0x0210, 0x0420, 0x0840, 0x1080,
  1372. 0x4071, 0x80e2, 0x0104, 0x0208, 0x0410, 0x0820, 0x1040, 0x2080,
  1373. 0x8071, 0x0102, 0x0204, 0x0408, 0x0810, 0x1020, 0x2040, 0x4080,
  1374. 0x019d, 0x03d6, 0x136c, 0x2198, 0x50b0, 0xb2e0, 0x0740, 0x0e80,
  1375. 0x0189, 0x03ea, 0x072c, 0x0e58, 0x1cb0, 0x56e0, 0x37c0, 0xf580,
  1376. 0x01fd, 0x0376, 0x06ec, 0x0bb8, 0x1110, 0x2220, 0x4440, 0x8880,
  1377. 0x0163, 0x02c6, 0x1104, 0x0758, 0x0eb0, 0x2be0, 0x6140, 0xc280,
  1378. 0x02fd, 0x01c6, 0x0b5c, 0x1108, 0x07b0, 0x25a0, 0x8840, 0x6180,
  1379. 0x0801, 0x012e, 0x025c, 0x04b8, 0x1370, 0x26e0, 0x57c0, 0xb580,
  1380. 0x0401, 0x0802, 0x015c, 0x02b8, 0x22b0, 0x13e0, 0x7140, 0xe280,
  1381. 0x0201, 0x0402, 0x0804, 0x01b8, 0x11b0, 0x31a0, 0x8040, 0x7180,
  1382. 0x0101, 0x0202, 0x0404, 0x0808, 0x1010, 0x2020, 0x4040, 0x8080,
  1383. 0x0001, 0x0002, 0x0004, 0x0008, 0x0010, 0x0020, 0x0040, 0x0080,
  1384. 0x0100, 0x0200, 0x0400, 0x0800, 0x1000, 0x2000, 0x4000, 0x8000,
  1385. };
  1386. static int decode_syndrome(u16 syndrome, u16 *vectors, int num_vecs,
  1387. int v_dim)
  1388. {
  1389. unsigned int i, err_sym;
  1390. for (err_sym = 0; err_sym < num_vecs / v_dim; err_sym++) {
  1391. u16 s = syndrome;
  1392. int v_idx = err_sym * v_dim;
  1393. int v_end = (err_sym + 1) * v_dim;
  1394. /* walk over all 16 bits of the syndrome */
  1395. for (i = 1; i < (1U << 16); i <<= 1) {
  1396. /* if bit is set in that eigenvector... */
  1397. if (v_idx < v_end && vectors[v_idx] & i) {
  1398. u16 ev_comp = vectors[v_idx++];
  1399. /* ... and bit set in the modified syndrome, */
  1400. if (s & i) {
  1401. /* remove it. */
  1402. s ^= ev_comp;
  1403. if (!s)
  1404. return err_sym;
  1405. }
  1406. } else if (s & i)
  1407. /* can't get to zero, move to next symbol */
  1408. break;
  1409. }
  1410. }
  1411. debugf0("syndrome(%x) not found\n", syndrome);
  1412. return -1;
  1413. }
  1414. static int map_err_sym_to_channel(int err_sym, int sym_size)
  1415. {
  1416. if (sym_size == 4)
  1417. switch (err_sym) {
  1418. case 0x20:
  1419. case 0x21:
  1420. return 0;
  1421. break;
  1422. case 0x22:
  1423. case 0x23:
  1424. return 1;
  1425. break;
  1426. default:
  1427. return err_sym >> 4;
  1428. break;
  1429. }
  1430. /* x8 symbols */
  1431. else
  1432. switch (err_sym) {
  1433. /* imaginary bits not in a DIMM */
  1434. case 0x10:
  1435. WARN(1, KERN_ERR "Invalid error symbol: 0x%x\n",
  1436. err_sym);
  1437. return -1;
  1438. break;
  1439. case 0x11:
  1440. return 0;
  1441. break;
  1442. case 0x12:
  1443. return 1;
  1444. break;
  1445. default:
  1446. return err_sym >> 3;
  1447. break;
  1448. }
  1449. return -1;
  1450. }
  1451. static int get_channel_from_ecc_syndrome(struct mem_ctl_info *mci, u16 syndrome)
  1452. {
  1453. struct amd64_pvt *pvt = mci->pvt_info;
  1454. int err_sym = -1;
  1455. if (pvt->syn_type == 8)
  1456. err_sym = decode_syndrome(syndrome, x8_vectors,
  1457. ARRAY_SIZE(x8_vectors),
  1458. pvt->syn_type);
  1459. else if (pvt->syn_type == 4)
  1460. err_sym = decode_syndrome(syndrome, x4_vectors,
  1461. ARRAY_SIZE(x4_vectors),
  1462. pvt->syn_type);
  1463. else {
  1464. amd64_warn("Illegal syndrome type: %u\n", pvt->syn_type);
  1465. return err_sym;
  1466. }
  1467. return map_err_sym_to_channel(err_sym, pvt->syn_type);
  1468. }
  1469. /*
  1470. * Handle any Correctable Errors (CEs) that have occurred. Check for valid ERROR
  1471. * ADDRESS and process.
  1472. */
  1473. static void amd64_handle_ce(struct mem_ctl_info *mci, struct mce *m)
  1474. {
  1475. struct amd64_pvt *pvt = mci->pvt_info;
  1476. u64 sys_addr;
  1477. u16 syndrome;
  1478. /* Ensure that the Error Address is VALID */
  1479. if (!(m->status & MCI_STATUS_ADDRV)) {
  1480. amd64_mc_err(mci, "HW has no ERROR_ADDRESS available\n");
  1481. edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR);
  1482. return;
  1483. }
  1484. sys_addr = get_error_address(m);
  1485. syndrome = extract_syndrome(m->status);
  1486. amd64_mc_err(mci, "CE ERROR_ADDRESS= 0x%llx\n", sys_addr);
  1487. pvt->ops->map_sysaddr_to_csrow(mci, sys_addr, syndrome);
  1488. }
  1489. /* Handle any Un-correctable Errors (UEs) */
  1490. static void amd64_handle_ue(struct mem_ctl_info *mci, struct mce *m)
  1491. {
  1492. struct mem_ctl_info *log_mci, *src_mci = NULL;
  1493. int csrow;
  1494. u64 sys_addr;
  1495. u32 page, offset;
  1496. log_mci = mci;
  1497. if (!(m->status & MCI_STATUS_ADDRV)) {
  1498. amd64_mc_err(mci, "HW has no ERROR_ADDRESS available\n");
  1499. edac_mc_handle_ue_no_info(log_mci, EDAC_MOD_STR);
  1500. return;
  1501. }
  1502. sys_addr = get_error_address(m);
  1503. /*
  1504. * Find out which node the error address belongs to. This may be
  1505. * different from the node that detected the error.
  1506. */
  1507. src_mci = find_mc_by_sys_addr(mci, sys_addr);
  1508. if (!src_mci) {
  1509. amd64_mc_err(mci, "ERROR ADDRESS (0x%lx) NOT mapped to a MC\n",
  1510. (unsigned long)sys_addr);
  1511. edac_mc_handle_ue_no_info(log_mci, EDAC_MOD_STR);
  1512. return;
  1513. }
  1514. log_mci = src_mci;
  1515. csrow = sys_addr_to_csrow(log_mci, sys_addr);
  1516. if (csrow < 0) {
  1517. amd64_mc_err(mci, "ERROR_ADDRESS (0x%lx) NOT mapped to CS\n",
  1518. (unsigned long)sys_addr);
  1519. edac_mc_handle_ue_no_info(log_mci, EDAC_MOD_STR);
  1520. } else {
  1521. error_address_to_page_and_offset(sys_addr, &page, &offset);
  1522. edac_mc_handle_ue(log_mci, page, offset, csrow, EDAC_MOD_STR);
  1523. }
  1524. }
  1525. static inline void __amd64_decode_bus_error(struct mem_ctl_info *mci,
  1526. struct mce *m)
  1527. {
  1528. u16 ec = EC(m->status);
  1529. u8 xec = XEC(m->status, 0x1f);
  1530. u8 ecc_type = (m->status >> 45) & 0x3;
  1531. /* Bail early out if this was an 'observed' error */
  1532. if (PP(ec) == NBSL_PP_OBS)
  1533. return;
  1534. /* Do only ECC errors */
  1535. if (xec && xec != F10_NBSL_EXT_ERR_ECC)
  1536. return;
  1537. if (ecc_type == 2)
  1538. amd64_handle_ce(mci, m);
  1539. else if (ecc_type == 1)
  1540. amd64_handle_ue(mci, m);
  1541. }
  1542. void amd64_decode_bus_error(int node_id, struct mce *m, u32 nbcfg)
  1543. {
  1544. struct mem_ctl_info *mci = mcis[node_id];
  1545. __amd64_decode_bus_error(mci, m);
  1546. }
  1547. /*
  1548. * Use pvt->F2 which contains the F2 CPU PCI device to get the related
  1549. * F1 (AddrMap) and F3 (Misc) devices. Return negative value on error.
  1550. */
  1551. static int reserve_mc_sibling_devs(struct amd64_pvt *pvt, u16 f1_id, u16 f3_id)
  1552. {
  1553. /* Reserve the ADDRESS MAP Device */
  1554. pvt->F1 = pci_get_related_function(pvt->F2->vendor, f1_id, pvt->F2);
  1555. if (!pvt->F1) {
  1556. amd64_err("error address map device not found: "
  1557. "vendor %x device 0x%x (broken BIOS?)\n",
  1558. PCI_VENDOR_ID_AMD, f1_id);
  1559. return -ENODEV;
  1560. }
  1561. /* Reserve the MISC Device */
  1562. pvt->F3 = pci_get_related_function(pvt->F2->vendor, f3_id, pvt->F2);
  1563. if (!pvt->F3) {
  1564. pci_dev_put(pvt->F1);
  1565. pvt->F1 = NULL;
  1566. amd64_err("error F3 device not found: "
  1567. "vendor %x device 0x%x (broken BIOS?)\n",
  1568. PCI_VENDOR_ID_AMD, f3_id);
  1569. return -ENODEV;
  1570. }
  1571. debugf1("F1: %s\n", pci_name(pvt->F1));
  1572. debugf1("F2: %s\n", pci_name(pvt->F2));
  1573. debugf1("F3: %s\n", pci_name(pvt->F3));
  1574. return 0;
  1575. }
  1576. static void free_mc_sibling_devs(struct amd64_pvt *pvt)
  1577. {
  1578. pci_dev_put(pvt->F1);
  1579. pci_dev_put(pvt->F3);
  1580. }
  1581. /*
  1582. * Retrieve the hardware registers of the memory controller (this includes the
  1583. * 'Address Map' and 'Misc' device regs)
  1584. */
  1585. static void read_mc_regs(struct amd64_pvt *pvt)
  1586. {
  1587. u64 msr_val;
  1588. u32 tmp;
  1589. int range;
  1590. /*
  1591. * Retrieve TOP_MEM and TOP_MEM2; no masking off of reserved bits since
  1592. * those are Read-As-Zero
  1593. */
  1594. rdmsrl(MSR_K8_TOP_MEM1, pvt->top_mem);
  1595. debugf0(" TOP_MEM: 0x%016llx\n", pvt->top_mem);
  1596. /* check first whether TOP_MEM2 is enabled */
  1597. rdmsrl(MSR_K8_SYSCFG, msr_val);
  1598. if (msr_val & (1U << 21)) {
  1599. rdmsrl(MSR_K8_TOP_MEM2, pvt->top_mem2);
  1600. debugf0(" TOP_MEM2: 0x%016llx\n", pvt->top_mem2);
  1601. } else
  1602. debugf0(" TOP_MEM2 disabled.\n");
  1603. amd64_read_pci_cfg(pvt->F3, NBCAP, &pvt->nbcap);
  1604. if (pvt->ops->read_dram_ctl_register)
  1605. pvt->ops->read_dram_ctl_register(pvt);
  1606. for (range = 0; range < DRAM_RANGES; range++) {
  1607. u8 rw;
  1608. /* read settings for this DRAM range */
  1609. read_dram_base_limit_regs(pvt, range);
  1610. rw = dram_rw(pvt, range);
  1611. if (!rw)
  1612. continue;
  1613. debugf1(" DRAM range[%d], base: 0x%016llx; limit: 0x%016llx\n",
  1614. range,
  1615. get_dram_base(pvt, range),
  1616. get_dram_limit(pvt, range));
  1617. debugf1(" IntlvEn=%s; Range access: %s%s IntlvSel=%d DstNode=%d\n",
  1618. dram_intlv_en(pvt, range) ? "Enabled" : "Disabled",
  1619. (rw & 0x1) ? "R" : "-",
  1620. (rw & 0x2) ? "W" : "-",
  1621. dram_intlv_sel(pvt, range),
  1622. dram_dst_node(pvt, range));
  1623. }
  1624. read_dct_base_mask(pvt);
  1625. amd64_read_pci_cfg(pvt->F1, DHAR, &pvt->dhar);
  1626. amd64_read_dct_pci_cfg(pvt, DBAM0, &pvt->dbam0);
  1627. amd64_read_pci_cfg(pvt->F3, F10_ONLINE_SPARE, &pvt->online_spare);
  1628. amd64_read_dct_pci_cfg(pvt, DCLR0, &pvt->dclr0);
  1629. amd64_read_dct_pci_cfg(pvt, DCHR0, &pvt->dchr0);
  1630. if (!dct_ganging_enabled(pvt)) {
  1631. amd64_read_dct_pci_cfg(pvt, DCLR1, &pvt->dclr1);
  1632. amd64_read_dct_pci_cfg(pvt, DCHR1, &pvt->dchr1);
  1633. }
  1634. if (boot_cpu_data.x86 >= 0x10) {
  1635. amd64_read_pci_cfg(pvt->F3, EXT_NB_MCA_CFG, &tmp);
  1636. amd64_read_dct_pci_cfg(pvt, DBAM1, &pvt->dbam1);
  1637. }
  1638. if (boot_cpu_data.x86 == 0x10 &&
  1639. boot_cpu_data.x86_model > 7 &&
  1640. /* F3x180[EccSymbolSize]=1 => x8 symbols */
  1641. tmp & BIT(25))
  1642. pvt->syn_type = 8;
  1643. else
  1644. pvt->syn_type = 4;
  1645. dump_misc_regs(pvt);
  1646. }
  1647. /*
  1648. * NOTE: CPU Revision Dependent code
  1649. *
  1650. * Input:
  1651. * @csrow_nr ChipSelect Row Number (0..NUM_CHIPSELECTS-1)
  1652. * k8 private pointer to -->
  1653. * DRAM Bank Address mapping register
  1654. * node_id
  1655. * DCL register where dual_channel_active is
  1656. *
  1657. * The DBAM register consists of 4 sets of 4 bits each definitions:
  1658. *
  1659. * Bits: CSROWs
  1660. * 0-3 CSROWs 0 and 1
  1661. * 4-7 CSROWs 2 and 3
  1662. * 8-11 CSROWs 4 and 5
  1663. * 12-15 CSROWs 6 and 7
  1664. *
  1665. * Values range from: 0 to 15
  1666. * The meaning of the values depends on CPU revision and dual-channel state,
  1667. * see relevant BKDG more info.
  1668. *
  1669. * The memory controller provides for total of only 8 CSROWs in its current
  1670. * architecture. Each "pair" of CSROWs normally represents just one DIMM in
  1671. * single channel or two (2) DIMMs in dual channel mode.
  1672. *
  1673. * The following code logic collapses the various tables for CSROW based on CPU
  1674. * revision.
  1675. *
  1676. * Returns:
  1677. * The number of PAGE_SIZE pages on the specified CSROW number it
  1678. * encompasses
  1679. *
  1680. */
  1681. static u32 amd64_csrow_nr_pages(int csrow_nr, struct amd64_pvt *pvt)
  1682. {
  1683. u32 cs_mode, nr_pages;
  1684. /*
  1685. * The math on this doesn't look right on the surface because x/2*4 can
  1686. * be simplified to x*2 but this expression makes use of the fact that
  1687. * it is integral math where 1/2=0. This intermediate value becomes the
  1688. * number of bits to shift the DBAM register to extract the proper CSROW
  1689. * field.
  1690. */
  1691. cs_mode = (pvt->dbam0 >> ((csrow_nr / 2) * 4)) & 0xF;
  1692. nr_pages = pvt->ops->dbam_to_cs(pvt, cs_mode) << (20 - PAGE_SHIFT);
  1693. /*
  1694. * If dual channel then double the memory size of single channel.
  1695. * Channel count is 1 or 2
  1696. */
  1697. nr_pages <<= (pvt->channel_count - 1);
  1698. debugf0(" (csrow=%d) DBAM map index= %d\n", csrow_nr, cs_mode);
  1699. debugf0(" nr_pages= %u channel-count = %d\n",
  1700. nr_pages, pvt->channel_count);
  1701. return nr_pages;
  1702. }
  1703. /*
  1704. * Initialize the array of csrow attribute instances, based on the values
  1705. * from pci config hardware registers.
  1706. */
  1707. static int init_csrows(struct mem_ctl_info *mci)
  1708. {
  1709. struct csrow_info *csrow;
  1710. struct amd64_pvt *pvt = mci->pvt_info;
  1711. u64 input_addr_min, input_addr_max, sys_addr, base, mask;
  1712. u32 val;
  1713. int i, empty = 1;
  1714. amd64_read_pci_cfg(pvt->F3, NBCFG, &val);
  1715. pvt->nbcfg = val;
  1716. debugf0("node %d, NBCFG=0x%08x[ChipKillEccCap: %d|DramEccEn: %d]\n",
  1717. pvt->mc_node_id, val,
  1718. !!(val & NBCFG_CHIPKILL), !!(val & NBCFG_ECC_ENABLE));
  1719. for_each_chip_select(i, 0, pvt) {
  1720. csrow = &mci->csrows[i];
  1721. if (!csrow_enabled(i, 0, pvt)) {
  1722. debugf1("----CSROW %d EMPTY for node %d\n", i,
  1723. pvt->mc_node_id);
  1724. continue;
  1725. }
  1726. debugf1("----CSROW %d VALID for MC node %d\n",
  1727. i, pvt->mc_node_id);
  1728. empty = 0;
  1729. csrow->nr_pages = amd64_csrow_nr_pages(i, pvt);
  1730. find_csrow_limits(mci, i, &input_addr_min, &input_addr_max);
  1731. sys_addr = input_addr_to_sys_addr(mci, input_addr_min);
  1732. csrow->first_page = (u32) (sys_addr >> PAGE_SHIFT);
  1733. sys_addr = input_addr_to_sys_addr(mci, input_addr_max);
  1734. csrow->last_page = (u32) (sys_addr >> PAGE_SHIFT);
  1735. get_cs_base_and_mask(pvt, i, 0, &base, &mask);
  1736. csrow->page_mask = ~mask;
  1737. /* 8 bytes of resolution */
  1738. csrow->mtype = amd64_determine_memory_type(pvt, i);
  1739. debugf1(" for MC node %d csrow %d:\n", pvt->mc_node_id, i);
  1740. debugf1(" input_addr_min: 0x%lx input_addr_max: 0x%lx\n",
  1741. (unsigned long)input_addr_min,
  1742. (unsigned long)input_addr_max);
  1743. debugf1(" sys_addr: 0x%lx page_mask: 0x%lx\n",
  1744. (unsigned long)sys_addr, csrow->page_mask);
  1745. debugf1(" nr_pages: %u first_page: 0x%lx "
  1746. "last_page: 0x%lx\n",
  1747. (unsigned)csrow->nr_pages,
  1748. csrow->first_page, csrow->last_page);
  1749. /*
  1750. * determine whether CHIPKILL or JUST ECC or NO ECC is operating
  1751. */
  1752. if (pvt->nbcfg & NBCFG_ECC_ENABLE)
  1753. csrow->edac_mode =
  1754. (pvt->nbcfg & NBCFG_CHIPKILL) ?
  1755. EDAC_S4ECD4ED : EDAC_SECDED;
  1756. else
  1757. csrow->edac_mode = EDAC_NONE;
  1758. }
  1759. return empty;
  1760. }
  1761. /* get all cores on this DCT */
  1762. static void get_cpus_on_this_dct_cpumask(struct cpumask *mask, int nid)
  1763. {
  1764. int cpu;
  1765. for_each_online_cpu(cpu)
  1766. if (amd_get_nb_id(cpu) == nid)
  1767. cpumask_set_cpu(cpu, mask);
  1768. }
  1769. /* check MCG_CTL on all the cpus on this node */
  1770. static bool amd64_nb_mce_bank_enabled_on_node(int nid)
  1771. {
  1772. cpumask_var_t mask;
  1773. int cpu, nbe;
  1774. bool ret = false;
  1775. if (!zalloc_cpumask_var(&mask, GFP_KERNEL)) {
  1776. amd64_warn("%s: Error allocating mask\n", __func__);
  1777. return false;
  1778. }
  1779. get_cpus_on_this_dct_cpumask(mask, nid);
  1780. rdmsr_on_cpus(mask, MSR_IA32_MCG_CTL, msrs);
  1781. for_each_cpu(cpu, mask) {
  1782. struct msr *reg = per_cpu_ptr(msrs, cpu);
  1783. nbe = reg->l & MSR_MCGCTL_NBE;
  1784. debugf0("core: %u, MCG_CTL: 0x%llx, NB MSR is %s\n",
  1785. cpu, reg->q,
  1786. (nbe ? "enabled" : "disabled"));
  1787. if (!nbe)
  1788. goto out;
  1789. }
  1790. ret = true;
  1791. out:
  1792. free_cpumask_var(mask);
  1793. return ret;
  1794. }
  1795. static int toggle_ecc_err_reporting(struct ecc_settings *s, u8 nid, bool on)
  1796. {
  1797. cpumask_var_t cmask;
  1798. int cpu;
  1799. if (!zalloc_cpumask_var(&cmask, GFP_KERNEL)) {
  1800. amd64_warn("%s: error allocating mask\n", __func__);
  1801. return false;
  1802. }
  1803. get_cpus_on_this_dct_cpumask(cmask, nid);
  1804. rdmsr_on_cpus(cmask, MSR_IA32_MCG_CTL, msrs);
  1805. for_each_cpu(cpu, cmask) {
  1806. struct msr *reg = per_cpu_ptr(msrs, cpu);
  1807. if (on) {
  1808. if (reg->l & MSR_MCGCTL_NBE)
  1809. s->flags.nb_mce_enable = 1;
  1810. reg->l |= MSR_MCGCTL_NBE;
  1811. } else {
  1812. /*
  1813. * Turn off NB MCE reporting only when it was off before
  1814. */
  1815. if (!s->flags.nb_mce_enable)
  1816. reg->l &= ~MSR_MCGCTL_NBE;
  1817. }
  1818. }
  1819. wrmsr_on_cpus(cmask, MSR_IA32_MCG_CTL, msrs);
  1820. free_cpumask_var(cmask);
  1821. return 0;
  1822. }
  1823. static bool enable_ecc_error_reporting(struct ecc_settings *s, u8 nid,
  1824. struct pci_dev *F3)
  1825. {
  1826. bool ret = true;
  1827. u32 value, mask = 0x3; /* UECC/CECC enable */
  1828. if (toggle_ecc_err_reporting(s, nid, ON)) {
  1829. amd64_warn("Error enabling ECC reporting over MCGCTL!\n");
  1830. return false;
  1831. }
  1832. amd64_read_pci_cfg(F3, NBCTL, &value);
  1833. s->old_nbctl = value & mask;
  1834. s->nbctl_valid = true;
  1835. value |= mask;
  1836. amd64_write_pci_cfg(F3, NBCTL, value);
  1837. amd64_read_pci_cfg(F3, NBCFG, &value);
  1838. debugf0("1: node %d, NBCFG=0x%08x[DramEccEn: %d]\n",
  1839. nid, value, !!(value & NBCFG_ECC_ENABLE));
  1840. if (!(value & NBCFG_ECC_ENABLE)) {
  1841. amd64_warn("DRAM ECC disabled on this node, enabling...\n");
  1842. s->flags.nb_ecc_prev = 0;
  1843. /* Attempt to turn on DRAM ECC Enable */
  1844. value |= NBCFG_ECC_ENABLE;
  1845. amd64_write_pci_cfg(F3, NBCFG, value);
  1846. amd64_read_pci_cfg(F3, NBCFG, &value);
  1847. if (!(value & NBCFG_ECC_ENABLE)) {
  1848. amd64_warn("Hardware rejected DRAM ECC enable,"
  1849. "check memory DIMM configuration.\n");
  1850. ret = false;
  1851. } else {
  1852. amd64_info("Hardware accepted DRAM ECC Enable\n");
  1853. }
  1854. } else {
  1855. s->flags.nb_ecc_prev = 1;
  1856. }
  1857. debugf0("2: node %d, NBCFG=0x%08x[DramEccEn: %d]\n",
  1858. nid, value, !!(value & NBCFG_ECC_ENABLE));
  1859. return ret;
  1860. }
  1861. static void restore_ecc_error_reporting(struct ecc_settings *s, u8 nid,
  1862. struct pci_dev *F3)
  1863. {
  1864. u32 value, mask = 0x3; /* UECC/CECC enable */
  1865. if (!s->nbctl_valid)
  1866. return;
  1867. amd64_read_pci_cfg(F3, NBCTL, &value);
  1868. value &= ~mask;
  1869. value |= s->old_nbctl;
  1870. amd64_write_pci_cfg(F3, NBCTL, value);
  1871. /* restore previous BIOS DRAM ECC "off" setting we force-enabled */
  1872. if (!s->flags.nb_ecc_prev) {
  1873. amd64_read_pci_cfg(F3, NBCFG, &value);
  1874. value &= ~NBCFG_ECC_ENABLE;
  1875. amd64_write_pci_cfg(F3, NBCFG, value);
  1876. }
  1877. /* restore the NB Enable MCGCTL bit */
  1878. if (toggle_ecc_err_reporting(s, nid, OFF))
  1879. amd64_warn("Error restoring NB MCGCTL settings!\n");
  1880. }
  1881. /*
  1882. * EDAC requires that the BIOS have ECC enabled before
  1883. * taking over the processing of ECC errors. A command line
  1884. * option allows to force-enable hardware ECC later in
  1885. * enable_ecc_error_reporting().
  1886. */
  1887. static const char *ecc_msg =
  1888. "ECC disabled in the BIOS or no ECC capability, module will not load.\n"
  1889. " Either enable ECC checking or force module loading by setting "
  1890. "'ecc_enable_override'.\n"
  1891. " (Note that use of the override may cause unknown side effects.)\n";
  1892. static bool ecc_enabled(struct pci_dev *F3, u8 nid)
  1893. {
  1894. u32 value;
  1895. u8 ecc_en = 0;
  1896. bool nb_mce_en = false;
  1897. amd64_read_pci_cfg(F3, NBCFG, &value);
  1898. ecc_en = !!(value & NBCFG_ECC_ENABLE);
  1899. amd64_info("DRAM ECC %s.\n", (ecc_en ? "enabled" : "disabled"));
  1900. nb_mce_en = amd64_nb_mce_bank_enabled_on_node(nid);
  1901. if (!nb_mce_en)
  1902. amd64_notice("NB MCE bank disabled, set MSR "
  1903. "0x%08x[4] on node %d to enable.\n",
  1904. MSR_IA32_MCG_CTL, nid);
  1905. if (!ecc_en || !nb_mce_en) {
  1906. amd64_notice("%s", ecc_msg);
  1907. return false;
  1908. }
  1909. return true;
  1910. }
  1911. struct mcidev_sysfs_attribute sysfs_attrs[ARRAY_SIZE(amd64_dbg_attrs) +
  1912. ARRAY_SIZE(amd64_inj_attrs) +
  1913. 1];
  1914. struct mcidev_sysfs_attribute terminator = { .attr = { .name = NULL } };
  1915. static void set_mc_sysfs_attrs(struct mem_ctl_info *mci)
  1916. {
  1917. unsigned int i = 0, j = 0;
  1918. for (; i < ARRAY_SIZE(amd64_dbg_attrs); i++)
  1919. sysfs_attrs[i] = amd64_dbg_attrs[i];
  1920. if (boot_cpu_data.x86 >= 0x10)
  1921. for (j = 0; j < ARRAY_SIZE(amd64_inj_attrs); j++, i++)
  1922. sysfs_attrs[i] = amd64_inj_attrs[j];
  1923. sysfs_attrs[i] = terminator;
  1924. mci->mc_driver_sysfs_attributes = sysfs_attrs;
  1925. }
  1926. static void setup_mci_misc_attrs(struct mem_ctl_info *mci)
  1927. {
  1928. struct amd64_pvt *pvt = mci->pvt_info;
  1929. mci->mtype_cap = MEM_FLAG_DDR2 | MEM_FLAG_RDDR2;
  1930. mci->edac_ctl_cap = EDAC_FLAG_NONE;
  1931. if (pvt->nbcap & NBCAP_SECDED)
  1932. mci->edac_ctl_cap |= EDAC_FLAG_SECDED;
  1933. if (pvt->nbcap & NBCAP_CHIPKILL)
  1934. mci->edac_ctl_cap |= EDAC_FLAG_S4ECD4ED;
  1935. mci->edac_cap = amd64_determine_edac_cap(pvt);
  1936. mci->mod_name = EDAC_MOD_STR;
  1937. mci->mod_ver = EDAC_AMD64_VERSION;
  1938. mci->ctl_name = pvt->ctl_name;
  1939. mci->dev_name = pci_name(pvt->F2);
  1940. mci->ctl_page_to_phys = NULL;
  1941. /* memory scrubber interface */
  1942. mci->set_sdram_scrub_rate = amd64_set_scrub_rate;
  1943. mci->get_sdram_scrub_rate = amd64_get_scrub_rate;
  1944. }
  1945. /*
  1946. * returns a pointer to the family descriptor on success, NULL otherwise.
  1947. */
  1948. static struct amd64_family_type *amd64_per_family_init(struct amd64_pvt *pvt)
  1949. {
  1950. u8 fam = boot_cpu_data.x86;
  1951. struct amd64_family_type *fam_type = NULL;
  1952. switch (fam) {
  1953. case 0xf:
  1954. fam_type = &amd64_family_types[K8_CPUS];
  1955. pvt->ops = &amd64_family_types[K8_CPUS].ops;
  1956. pvt->ctl_name = fam_type->ctl_name;
  1957. pvt->min_scrubrate = K8_MIN_SCRUB_RATE_BITS;
  1958. break;
  1959. case 0x10:
  1960. fam_type = &amd64_family_types[F10_CPUS];
  1961. pvt->ops = &amd64_family_types[F10_CPUS].ops;
  1962. pvt->ctl_name = fam_type->ctl_name;
  1963. pvt->min_scrubrate = F10_MIN_SCRUB_RATE_BITS;
  1964. break;
  1965. default:
  1966. amd64_err("Unsupported family!\n");
  1967. return NULL;
  1968. }
  1969. pvt->ext_model = boot_cpu_data.x86_model >> 4;
  1970. amd64_info("%s %sdetected (node %d).\n", pvt->ctl_name,
  1971. (fam == 0xf ?
  1972. (pvt->ext_model >= K8_REV_F ? "revF or later "
  1973. : "revE or earlier ")
  1974. : ""), pvt->mc_node_id);
  1975. return fam_type;
  1976. }
  1977. static int amd64_init_one_instance(struct pci_dev *F2)
  1978. {
  1979. struct amd64_pvt *pvt = NULL;
  1980. struct amd64_family_type *fam_type = NULL;
  1981. struct mem_ctl_info *mci = NULL;
  1982. int err = 0, ret;
  1983. u8 nid = get_node_id(F2);
  1984. ret = -ENOMEM;
  1985. pvt = kzalloc(sizeof(struct amd64_pvt), GFP_KERNEL);
  1986. if (!pvt)
  1987. goto err_ret;
  1988. pvt->mc_node_id = nid;
  1989. pvt->F2 = F2;
  1990. ret = -EINVAL;
  1991. fam_type = amd64_per_family_init(pvt);
  1992. if (!fam_type)
  1993. goto err_free;
  1994. ret = -ENODEV;
  1995. err = reserve_mc_sibling_devs(pvt, fam_type->f1_id, fam_type->f3_id);
  1996. if (err)
  1997. goto err_free;
  1998. read_mc_regs(pvt);
  1999. /*
  2000. * We need to determine how many memory channels there are. Then use
  2001. * that information for calculating the size of the dynamic instance
  2002. * tables in the 'mci' structure.
  2003. */
  2004. ret = -EINVAL;
  2005. pvt->channel_count = pvt->ops->early_channel_count(pvt);
  2006. if (pvt->channel_count < 0)
  2007. goto err_siblings;
  2008. ret = -ENOMEM;
  2009. mci = edac_mc_alloc(0, pvt->csels[0].b_cnt, pvt->channel_count, nid);
  2010. if (!mci)
  2011. goto err_siblings;
  2012. mci->pvt_info = pvt;
  2013. mci->dev = &pvt->F2->dev;
  2014. setup_mci_misc_attrs(mci);
  2015. if (init_csrows(mci))
  2016. mci->edac_cap = EDAC_FLAG_NONE;
  2017. set_mc_sysfs_attrs(mci);
  2018. ret = -ENODEV;
  2019. if (edac_mc_add_mc(mci)) {
  2020. debugf1("failed edac_mc_add_mc()\n");
  2021. goto err_add_mc;
  2022. }
  2023. /* register stuff with EDAC MCE */
  2024. if (report_gart_errors)
  2025. amd_report_gart_errors(true);
  2026. amd_register_ecc_decoder(amd64_decode_bus_error);
  2027. mcis[nid] = mci;
  2028. atomic_inc(&drv_instances);
  2029. return 0;
  2030. err_add_mc:
  2031. edac_mc_free(mci);
  2032. err_siblings:
  2033. free_mc_sibling_devs(pvt);
  2034. err_free:
  2035. kfree(pvt);
  2036. err_ret:
  2037. return ret;
  2038. }
  2039. static int __devinit amd64_probe_one_instance(struct pci_dev *pdev,
  2040. const struct pci_device_id *mc_type)
  2041. {
  2042. u8 nid = get_node_id(pdev);
  2043. struct pci_dev *F3 = node_to_amd_nb(nid)->misc;
  2044. struct ecc_settings *s;
  2045. int ret = 0;
  2046. ret = pci_enable_device(pdev);
  2047. if (ret < 0) {
  2048. debugf0("ret=%d\n", ret);
  2049. return -EIO;
  2050. }
  2051. ret = -ENOMEM;
  2052. s = kzalloc(sizeof(struct ecc_settings), GFP_KERNEL);
  2053. if (!s)
  2054. goto err_out;
  2055. ecc_stngs[nid] = s;
  2056. if (!ecc_enabled(F3, nid)) {
  2057. ret = -ENODEV;
  2058. if (!ecc_enable_override)
  2059. goto err_enable;
  2060. amd64_warn("Forcing ECC on!\n");
  2061. if (!enable_ecc_error_reporting(s, nid, F3))
  2062. goto err_enable;
  2063. }
  2064. ret = amd64_init_one_instance(pdev);
  2065. if (ret < 0) {
  2066. amd64_err("Error probing instance: %d\n", nid);
  2067. restore_ecc_error_reporting(s, nid, F3);
  2068. }
  2069. return ret;
  2070. err_enable:
  2071. kfree(s);
  2072. ecc_stngs[nid] = NULL;
  2073. err_out:
  2074. return ret;
  2075. }
  2076. static void __devexit amd64_remove_one_instance(struct pci_dev *pdev)
  2077. {
  2078. struct mem_ctl_info *mci;
  2079. struct amd64_pvt *pvt;
  2080. u8 nid = get_node_id(pdev);
  2081. struct pci_dev *F3 = node_to_amd_nb(nid)->misc;
  2082. struct ecc_settings *s = ecc_stngs[nid];
  2083. /* Remove from EDAC CORE tracking list */
  2084. mci = edac_mc_del_mc(&pdev->dev);
  2085. if (!mci)
  2086. return;
  2087. pvt = mci->pvt_info;
  2088. restore_ecc_error_reporting(s, nid, F3);
  2089. free_mc_sibling_devs(pvt);
  2090. /* unregister from EDAC MCE */
  2091. amd_report_gart_errors(false);
  2092. amd_unregister_ecc_decoder(amd64_decode_bus_error);
  2093. kfree(ecc_stngs[nid]);
  2094. ecc_stngs[nid] = NULL;
  2095. /* Free the EDAC CORE resources */
  2096. mci->pvt_info = NULL;
  2097. mcis[nid] = NULL;
  2098. kfree(pvt);
  2099. edac_mc_free(mci);
  2100. }
  2101. /*
  2102. * This table is part of the interface for loading drivers for PCI devices. The
  2103. * PCI core identifies what devices are on a system during boot, and then
  2104. * inquiry this table to see if this driver is for a given device found.
  2105. */
  2106. static const struct pci_device_id amd64_pci_table[] __devinitdata = {
  2107. {
  2108. .vendor = PCI_VENDOR_ID_AMD,
  2109. .device = PCI_DEVICE_ID_AMD_K8_NB_MEMCTL,
  2110. .subvendor = PCI_ANY_ID,
  2111. .subdevice = PCI_ANY_ID,
  2112. .class = 0,
  2113. .class_mask = 0,
  2114. },
  2115. {
  2116. .vendor = PCI_VENDOR_ID_AMD,
  2117. .device = PCI_DEVICE_ID_AMD_10H_NB_DRAM,
  2118. .subvendor = PCI_ANY_ID,
  2119. .subdevice = PCI_ANY_ID,
  2120. .class = 0,
  2121. .class_mask = 0,
  2122. },
  2123. {0, }
  2124. };
  2125. MODULE_DEVICE_TABLE(pci, amd64_pci_table);
  2126. static struct pci_driver amd64_pci_driver = {
  2127. .name = EDAC_MOD_STR,
  2128. .probe = amd64_probe_one_instance,
  2129. .remove = __devexit_p(amd64_remove_one_instance),
  2130. .id_table = amd64_pci_table,
  2131. };
  2132. static void setup_pci_device(void)
  2133. {
  2134. struct mem_ctl_info *mci;
  2135. struct amd64_pvt *pvt;
  2136. if (amd64_ctl_pci)
  2137. return;
  2138. mci = mcis[0];
  2139. if (mci) {
  2140. pvt = mci->pvt_info;
  2141. amd64_ctl_pci =
  2142. edac_pci_create_generic_ctl(&pvt->F2->dev, EDAC_MOD_STR);
  2143. if (!amd64_ctl_pci) {
  2144. pr_warning("%s(): Unable to create PCI control\n",
  2145. __func__);
  2146. pr_warning("%s(): PCI error report via EDAC not set\n",
  2147. __func__);
  2148. }
  2149. }
  2150. }
  2151. static int __init amd64_edac_init(void)
  2152. {
  2153. int err = -ENODEV;
  2154. edac_printk(KERN_INFO, EDAC_MOD_STR, EDAC_AMD64_VERSION "\n");
  2155. opstate_init();
  2156. if (amd_cache_northbridges() < 0)
  2157. goto err_ret;
  2158. err = -ENOMEM;
  2159. mcis = kzalloc(amd_nb_num() * sizeof(mcis[0]), GFP_KERNEL);
  2160. ecc_stngs = kzalloc(amd_nb_num() * sizeof(ecc_stngs[0]), GFP_KERNEL);
  2161. if (!(mcis && ecc_stngs))
  2162. goto err_ret;
  2163. msrs = msrs_alloc();
  2164. if (!msrs)
  2165. goto err_free;
  2166. err = pci_register_driver(&amd64_pci_driver);
  2167. if (err)
  2168. goto err_pci;
  2169. err = -ENODEV;
  2170. if (!atomic_read(&drv_instances))
  2171. goto err_no_instances;
  2172. setup_pci_device();
  2173. return 0;
  2174. err_no_instances:
  2175. pci_unregister_driver(&amd64_pci_driver);
  2176. err_pci:
  2177. msrs_free(msrs);
  2178. msrs = NULL;
  2179. err_free:
  2180. kfree(mcis);
  2181. mcis = NULL;
  2182. kfree(ecc_stngs);
  2183. ecc_stngs = NULL;
  2184. err_ret:
  2185. return err;
  2186. }
  2187. static void __exit amd64_edac_exit(void)
  2188. {
  2189. if (amd64_ctl_pci)
  2190. edac_pci_release_generic_ctl(amd64_ctl_pci);
  2191. pci_unregister_driver(&amd64_pci_driver);
  2192. kfree(ecc_stngs);
  2193. ecc_stngs = NULL;
  2194. kfree(mcis);
  2195. mcis = NULL;
  2196. msrs_free(msrs);
  2197. msrs = NULL;
  2198. }
  2199. module_init(amd64_edac_init);
  2200. module_exit(amd64_edac_exit);
  2201. MODULE_LICENSE("GPL");
  2202. MODULE_AUTHOR("SoftwareBitMaker: Doug Thompson, "
  2203. "Dave Peterson, Thayne Harbaugh");
  2204. MODULE_DESCRIPTION("MC support for AMD64 memory controllers - "
  2205. EDAC_AMD64_VERSION);
  2206. module_param(edac_op_state, int, 0444);
  2207. MODULE_PARM_DESC(edac_op_state, "EDAC Error Reporting state: 0=Poll,1=NMI");