gpio-omap.c 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638
  1. /*
  2. * Support functions for OMAP GPIO
  3. *
  4. * Copyright (C) 2003-2005 Nokia Corporation
  5. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  6. *
  7. * Copyright (C) 2009 Texas Instruments
  8. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/syscore_ops.h>
  18. #include <linux/err.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <linux/device.h>
  22. #include <linux/pm_runtime.h>
  23. #include <linux/pm.h>
  24. #include <linux/of.h>
  25. #include <linux/of_device.h>
  26. #include <linux/irqdomain.h>
  27. #include <linux/irqchip/chained_irq.h>
  28. #include <linux/gpio.h>
  29. #include <linux/platform_data/gpio-omap.h>
  30. #define OFF_MODE 1
  31. static LIST_HEAD(omap_gpio_list);
  32. struct gpio_regs {
  33. u32 irqenable1;
  34. u32 irqenable2;
  35. u32 wake_en;
  36. u32 ctrl;
  37. u32 oe;
  38. u32 leveldetect0;
  39. u32 leveldetect1;
  40. u32 risingdetect;
  41. u32 fallingdetect;
  42. u32 dataout;
  43. u32 debounce;
  44. u32 debounce_en;
  45. };
  46. struct gpio_bank {
  47. struct list_head node;
  48. void __iomem *base;
  49. u16 irq;
  50. struct irq_domain *domain;
  51. u32 non_wakeup_gpios;
  52. u32 enabled_non_wakeup_gpios;
  53. struct gpio_regs context;
  54. u32 saved_datain;
  55. u32 level_mask;
  56. u32 toggle_mask;
  57. spinlock_t lock;
  58. struct gpio_chip chip;
  59. struct clk *dbck;
  60. u32 mod_usage;
  61. u32 irq_usage;
  62. u32 dbck_enable_mask;
  63. bool dbck_enabled;
  64. struct device *dev;
  65. bool is_mpuio;
  66. bool dbck_flag;
  67. bool loses_context;
  68. bool context_valid;
  69. int stride;
  70. u32 width;
  71. int context_loss_count;
  72. int power_mode;
  73. bool workaround_enabled;
  74. void (*set_dataout)(struct gpio_bank *bank, int gpio, int enable);
  75. int (*get_context_loss_count)(struct device *dev);
  76. struct omap_gpio_reg_offs *regs;
  77. };
  78. #define GPIO_INDEX(bank, gpio) (gpio % bank->width)
  79. #define GPIO_BIT(bank, gpio) (1 << GPIO_INDEX(bank, gpio))
  80. #define GPIO_MOD_CTRL_BIT BIT(0)
  81. #define BANK_USED(bank) (bank->mod_usage || bank->irq_usage)
  82. #define LINE_USED(line, offset) (line & (1 << offset))
  83. static int irq_to_gpio(struct gpio_bank *bank, unsigned int gpio_irq)
  84. {
  85. return bank->chip.base + gpio_irq;
  86. }
  87. static int omap_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
  88. {
  89. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  90. return irq_find_mapping(bank->domain, offset);
  91. }
  92. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  93. {
  94. void __iomem *reg = bank->base;
  95. u32 l;
  96. reg += bank->regs->direction;
  97. l = __raw_readl(reg);
  98. if (is_input)
  99. l |= 1 << gpio;
  100. else
  101. l &= ~(1 << gpio);
  102. __raw_writel(l, reg);
  103. bank->context.oe = l;
  104. }
  105. /* set data out value using dedicate set/clear register */
  106. static void _set_gpio_dataout_reg(struct gpio_bank *bank, int gpio, int enable)
  107. {
  108. void __iomem *reg = bank->base;
  109. u32 l = GPIO_BIT(bank, gpio);
  110. if (enable) {
  111. reg += bank->regs->set_dataout;
  112. bank->context.dataout |= l;
  113. } else {
  114. reg += bank->regs->clr_dataout;
  115. bank->context.dataout &= ~l;
  116. }
  117. __raw_writel(l, reg);
  118. }
  119. /* set data out value using mask register */
  120. static void _set_gpio_dataout_mask(struct gpio_bank *bank, int gpio, int enable)
  121. {
  122. void __iomem *reg = bank->base + bank->regs->dataout;
  123. u32 gpio_bit = GPIO_BIT(bank, gpio);
  124. u32 l;
  125. l = __raw_readl(reg);
  126. if (enable)
  127. l |= gpio_bit;
  128. else
  129. l &= ~gpio_bit;
  130. __raw_writel(l, reg);
  131. bank->context.dataout = l;
  132. }
  133. static int _get_gpio_datain(struct gpio_bank *bank, int offset)
  134. {
  135. void __iomem *reg = bank->base + bank->regs->datain;
  136. return (__raw_readl(reg) & (1 << offset)) != 0;
  137. }
  138. static int _get_gpio_dataout(struct gpio_bank *bank, int offset)
  139. {
  140. void __iomem *reg = bank->base + bank->regs->dataout;
  141. return (__raw_readl(reg) & (1 << offset)) != 0;
  142. }
  143. static inline void _gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
  144. {
  145. int l = __raw_readl(base + reg);
  146. if (set)
  147. l |= mask;
  148. else
  149. l &= ~mask;
  150. __raw_writel(l, base + reg);
  151. }
  152. static inline void _gpio_dbck_enable(struct gpio_bank *bank)
  153. {
  154. if (bank->dbck_enable_mask && !bank->dbck_enabled) {
  155. clk_enable(bank->dbck);
  156. bank->dbck_enabled = true;
  157. __raw_writel(bank->dbck_enable_mask,
  158. bank->base + bank->regs->debounce_en);
  159. }
  160. }
  161. static inline void _gpio_dbck_disable(struct gpio_bank *bank)
  162. {
  163. if (bank->dbck_enable_mask && bank->dbck_enabled) {
  164. /*
  165. * Disable debounce before cutting it's clock. If debounce is
  166. * enabled but the clock is not, GPIO module seems to be unable
  167. * to detect events and generate interrupts at least on OMAP3.
  168. */
  169. __raw_writel(0, bank->base + bank->regs->debounce_en);
  170. clk_disable(bank->dbck);
  171. bank->dbck_enabled = false;
  172. }
  173. }
  174. /**
  175. * _set_gpio_debounce - low level gpio debounce time
  176. * @bank: the gpio bank we're acting upon
  177. * @gpio: the gpio number on this @gpio
  178. * @debounce: debounce time to use
  179. *
  180. * OMAP's debounce time is in 31us steps so we need
  181. * to convert and round up to the closest unit.
  182. */
  183. static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
  184. unsigned debounce)
  185. {
  186. void __iomem *reg;
  187. u32 val;
  188. u32 l;
  189. if (!bank->dbck_flag)
  190. return;
  191. if (debounce < 32)
  192. debounce = 0x01;
  193. else if (debounce > 7936)
  194. debounce = 0xff;
  195. else
  196. debounce = (debounce / 0x1f) - 1;
  197. l = GPIO_BIT(bank, gpio);
  198. clk_enable(bank->dbck);
  199. reg = bank->base + bank->regs->debounce;
  200. __raw_writel(debounce, reg);
  201. reg = bank->base + bank->regs->debounce_en;
  202. val = __raw_readl(reg);
  203. if (debounce)
  204. val |= l;
  205. else
  206. val &= ~l;
  207. bank->dbck_enable_mask = val;
  208. __raw_writel(val, reg);
  209. clk_disable(bank->dbck);
  210. /*
  211. * Enable debounce clock per module.
  212. * This call is mandatory because in omap_gpio_request() when
  213. * *_runtime_get_sync() is called, _gpio_dbck_enable() within
  214. * runtime callbck fails to turn on dbck because dbck_enable_mask
  215. * used within _gpio_dbck_enable() is still not initialized at
  216. * that point. Therefore we have to enable dbck here.
  217. */
  218. _gpio_dbck_enable(bank);
  219. if (bank->dbck_enable_mask) {
  220. bank->context.debounce = debounce;
  221. bank->context.debounce_en = val;
  222. }
  223. }
  224. /**
  225. * _clear_gpio_debounce - clear debounce settings for a gpio
  226. * @bank: the gpio bank we're acting upon
  227. * @gpio: the gpio number on this @gpio
  228. *
  229. * If a gpio is using debounce, then clear the debounce enable bit and if
  230. * this is the only gpio in this bank using debounce, then clear the debounce
  231. * time too. The debounce clock will also be disabled when calling this function
  232. * if this is the only gpio in the bank using debounce.
  233. */
  234. static void _clear_gpio_debounce(struct gpio_bank *bank, unsigned gpio)
  235. {
  236. u32 gpio_bit = GPIO_BIT(bank, gpio);
  237. if (!bank->dbck_flag)
  238. return;
  239. if (!(bank->dbck_enable_mask & gpio_bit))
  240. return;
  241. bank->dbck_enable_mask &= ~gpio_bit;
  242. bank->context.debounce_en &= ~gpio_bit;
  243. __raw_writel(bank->context.debounce_en,
  244. bank->base + bank->regs->debounce_en);
  245. if (!bank->dbck_enable_mask) {
  246. bank->context.debounce = 0;
  247. __raw_writel(bank->context.debounce, bank->base +
  248. bank->regs->debounce);
  249. clk_disable(bank->dbck);
  250. bank->dbck_enabled = false;
  251. }
  252. }
  253. static inline void set_gpio_trigger(struct gpio_bank *bank, int gpio,
  254. unsigned trigger)
  255. {
  256. void __iomem *base = bank->base;
  257. u32 gpio_bit = 1 << gpio;
  258. _gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
  259. trigger & IRQ_TYPE_LEVEL_LOW);
  260. _gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
  261. trigger & IRQ_TYPE_LEVEL_HIGH);
  262. _gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
  263. trigger & IRQ_TYPE_EDGE_RISING);
  264. _gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
  265. trigger & IRQ_TYPE_EDGE_FALLING);
  266. bank->context.leveldetect0 =
  267. __raw_readl(bank->base + bank->regs->leveldetect0);
  268. bank->context.leveldetect1 =
  269. __raw_readl(bank->base + bank->regs->leveldetect1);
  270. bank->context.risingdetect =
  271. __raw_readl(bank->base + bank->regs->risingdetect);
  272. bank->context.fallingdetect =
  273. __raw_readl(bank->base + bank->regs->fallingdetect);
  274. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  275. _gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
  276. bank->context.wake_en =
  277. __raw_readl(bank->base + bank->regs->wkup_en);
  278. }
  279. /* This part needs to be executed always for OMAP{34xx, 44xx} */
  280. if (!bank->regs->irqctrl) {
  281. /* On omap24xx proceed only when valid GPIO bit is set */
  282. if (bank->non_wakeup_gpios) {
  283. if (!(bank->non_wakeup_gpios & gpio_bit))
  284. goto exit;
  285. }
  286. /*
  287. * Log the edge gpio and manually trigger the IRQ
  288. * after resume if the input level changes
  289. * to avoid irq lost during PER RET/OFF mode
  290. * Applies for omap2 non-wakeup gpio and all omap3 gpios
  291. */
  292. if (trigger & IRQ_TYPE_EDGE_BOTH)
  293. bank->enabled_non_wakeup_gpios |= gpio_bit;
  294. else
  295. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  296. }
  297. exit:
  298. bank->level_mask =
  299. __raw_readl(bank->base + bank->regs->leveldetect0) |
  300. __raw_readl(bank->base + bank->regs->leveldetect1);
  301. }
  302. #ifdef CONFIG_ARCH_OMAP1
  303. /*
  304. * This only applies to chips that can't do both rising and falling edge
  305. * detection at once. For all other chips, this function is a noop.
  306. */
  307. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
  308. {
  309. void __iomem *reg = bank->base;
  310. u32 l = 0;
  311. if (!bank->regs->irqctrl)
  312. return;
  313. reg += bank->regs->irqctrl;
  314. l = __raw_readl(reg);
  315. if ((l >> gpio) & 1)
  316. l &= ~(1 << gpio);
  317. else
  318. l |= 1 << gpio;
  319. __raw_writel(l, reg);
  320. }
  321. #else
  322. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
  323. #endif
  324. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio,
  325. unsigned trigger)
  326. {
  327. void __iomem *reg = bank->base;
  328. void __iomem *base = bank->base;
  329. u32 l = 0;
  330. if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
  331. set_gpio_trigger(bank, gpio, trigger);
  332. } else if (bank->regs->irqctrl) {
  333. reg += bank->regs->irqctrl;
  334. l = __raw_readl(reg);
  335. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  336. bank->toggle_mask |= 1 << gpio;
  337. if (trigger & IRQ_TYPE_EDGE_RISING)
  338. l |= 1 << gpio;
  339. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  340. l &= ~(1 << gpio);
  341. else
  342. return -EINVAL;
  343. __raw_writel(l, reg);
  344. } else if (bank->regs->edgectrl1) {
  345. if (gpio & 0x08)
  346. reg += bank->regs->edgectrl2;
  347. else
  348. reg += bank->regs->edgectrl1;
  349. gpio &= 0x07;
  350. l = __raw_readl(reg);
  351. l &= ~(3 << (gpio << 1));
  352. if (trigger & IRQ_TYPE_EDGE_RISING)
  353. l |= 2 << (gpio << 1);
  354. if (trigger & IRQ_TYPE_EDGE_FALLING)
  355. l |= 1 << (gpio << 1);
  356. /* Enable wake-up during idle for dynamic tick */
  357. _gpio_rmw(base, bank->regs->wkup_en, 1 << gpio, trigger);
  358. bank->context.wake_en =
  359. __raw_readl(bank->base + bank->regs->wkup_en);
  360. __raw_writel(l, reg);
  361. }
  362. return 0;
  363. }
  364. static void _enable_gpio_module(struct gpio_bank *bank, unsigned offset)
  365. {
  366. if (bank->regs->pinctrl) {
  367. void __iomem *reg = bank->base + bank->regs->pinctrl;
  368. /* Claim the pin for MPU */
  369. __raw_writel(__raw_readl(reg) | (1 << offset), reg);
  370. }
  371. if (bank->regs->ctrl && !BANK_USED(bank)) {
  372. void __iomem *reg = bank->base + bank->regs->ctrl;
  373. u32 ctrl;
  374. ctrl = __raw_readl(reg);
  375. /* Module is enabled, clocks are not gated */
  376. ctrl &= ~GPIO_MOD_CTRL_BIT;
  377. __raw_writel(ctrl, reg);
  378. bank->context.ctrl = ctrl;
  379. }
  380. }
  381. static void _disable_gpio_module(struct gpio_bank *bank, unsigned offset)
  382. {
  383. void __iomem *base = bank->base;
  384. if (bank->regs->wkup_en &&
  385. !LINE_USED(bank->mod_usage, offset) &&
  386. !LINE_USED(bank->irq_usage, offset)) {
  387. /* Disable wake-up during idle for dynamic tick */
  388. _gpio_rmw(base, bank->regs->wkup_en, 1 << offset, 0);
  389. bank->context.wake_en =
  390. __raw_readl(bank->base + bank->regs->wkup_en);
  391. }
  392. if (bank->regs->ctrl && !BANK_USED(bank)) {
  393. void __iomem *reg = bank->base + bank->regs->ctrl;
  394. u32 ctrl;
  395. ctrl = __raw_readl(reg);
  396. /* Module is disabled, clocks are gated */
  397. ctrl |= GPIO_MOD_CTRL_BIT;
  398. __raw_writel(ctrl, reg);
  399. bank->context.ctrl = ctrl;
  400. }
  401. }
  402. static int gpio_is_input(struct gpio_bank *bank, int mask)
  403. {
  404. void __iomem *reg = bank->base + bank->regs->direction;
  405. return __raw_readl(reg) & mask;
  406. }
  407. static int gpio_irq_type(struct irq_data *d, unsigned type)
  408. {
  409. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  410. unsigned gpio = 0;
  411. int retval;
  412. unsigned long flags;
  413. unsigned offset;
  414. if (!BANK_USED(bank))
  415. pm_runtime_get_sync(bank->dev);
  416. #ifdef CONFIG_ARCH_OMAP1
  417. if (d->irq > IH_MPUIO_BASE)
  418. gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
  419. #endif
  420. if (!gpio)
  421. gpio = irq_to_gpio(bank, d->hwirq);
  422. if (type & ~IRQ_TYPE_SENSE_MASK)
  423. return -EINVAL;
  424. if (!bank->regs->leveldetect0 &&
  425. (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  426. return -EINVAL;
  427. spin_lock_irqsave(&bank->lock, flags);
  428. offset = GPIO_INDEX(bank, gpio);
  429. retval = _set_gpio_triggering(bank, offset, type);
  430. if (!LINE_USED(bank->mod_usage, offset)) {
  431. _enable_gpio_module(bank, offset);
  432. _set_gpio_direction(bank, offset, 1);
  433. } else if (!gpio_is_input(bank, 1 << offset)) {
  434. spin_unlock_irqrestore(&bank->lock, flags);
  435. return -EINVAL;
  436. }
  437. retval = gpio_lock_as_irq(&bank->chip, offset);
  438. if (retval) {
  439. dev_err(bank->dev, "unable to lock offset %d for IRQ\n",
  440. offset);
  441. spin_unlock_irqrestore(&bank->lock, flags);
  442. return retval;
  443. }
  444. bank->irq_usage |= 1 << GPIO_INDEX(bank, gpio);
  445. spin_unlock_irqrestore(&bank->lock, flags);
  446. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  447. __irq_set_handler_locked(d->irq, handle_level_irq);
  448. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  449. __irq_set_handler_locked(d->irq, handle_edge_irq);
  450. return retval;
  451. }
  452. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  453. {
  454. void __iomem *reg = bank->base;
  455. reg += bank->regs->irqstatus;
  456. __raw_writel(gpio_mask, reg);
  457. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  458. if (bank->regs->irqstatus2) {
  459. reg = bank->base + bank->regs->irqstatus2;
  460. __raw_writel(gpio_mask, reg);
  461. }
  462. /* Flush posted write for the irq status to avoid spurious interrupts */
  463. __raw_readl(reg);
  464. }
  465. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  466. {
  467. _clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  468. }
  469. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  470. {
  471. void __iomem *reg = bank->base;
  472. u32 l;
  473. u32 mask = (1 << bank->width) - 1;
  474. reg += bank->regs->irqenable;
  475. l = __raw_readl(reg);
  476. if (bank->regs->irqenable_inv)
  477. l = ~l;
  478. l &= mask;
  479. return l;
  480. }
  481. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  482. {
  483. void __iomem *reg = bank->base;
  484. u32 l;
  485. if (bank->regs->set_irqenable) {
  486. reg += bank->regs->set_irqenable;
  487. l = gpio_mask;
  488. bank->context.irqenable1 |= gpio_mask;
  489. } else {
  490. reg += bank->regs->irqenable;
  491. l = __raw_readl(reg);
  492. if (bank->regs->irqenable_inv)
  493. l &= ~gpio_mask;
  494. else
  495. l |= gpio_mask;
  496. bank->context.irqenable1 = l;
  497. }
  498. __raw_writel(l, reg);
  499. }
  500. static void _disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  501. {
  502. void __iomem *reg = bank->base;
  503. u32 l;
  504. if (bank->regs->clr_irqenable) {
  505. reg += bank->regs->clr_irqenable;
  506. l = gpio_mask;
  507. bank->context.irqenable1 &= ~gpio_mask;
  508. } else {
  509. reg += bank->regs->irqenable;
  510. l = __raw_readl(reg);
  511. if (bank->regs->irqenable_inv)
  512. l |= gpio_mask;
  513. else
  514. l &= ~gpio_mask;
  515. bank->context.irqenable1 = l;
  516. }
  517. __raw_writel(l, reg);
  518. }
  519. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  520. {
  521. if (enable)
  522. _enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  523. else
  524. _disable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  525. }
  526. /*
  527. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  528. * 1510 does not seem to have a wake-up register. If JTAG is connected
  529. * to the target, system will wake up always on GPIO events. While
  530. * system is running all registered GPIO interrupts need to have wake-up
  531. * enabled. When system is suspended, only selected GPIO interrupts need
  532. * to have wake-up enabled.
  533. */
  534. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  535. {
  536. u32 gpio_bit = GPIO_BIT(bank, gpio);
  537. unsigned long flags;
  538. if (bank->non_wakeup_gpios & gpio_bit) {
  539. dev_err(bank->dev,
  540. "Unable to modify wakeup on non-wakeup GPIO%d\n", gpio);
  541. return -EINVAL;
  542. }
  543. spin_lock_irqsave(&bank->lock, flags);
  544. if (enable)
  545. bank->context.wake_en |= gpio_bit;
  546. else
  547. bank->context.wake_en &= ~gpio_bit;
  548. __raw_writel(bank->context.wake_en, bank->base + bank->regs->wkup_en);
  549. spin_unlock_irqrestore(&bank->lock, flags);
  550. return 0;
  551. }
  552. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  553. {
  554. _set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1);
  555. _set_gpio_irqenable(bank, gpio, 0);
  556. _clear_gpio_irqstatus(bank, gpio);
  557. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
  558. _clear_gpio_debounce(bank, gpio);
  559. }
  560. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  561. static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
  562. {
  563. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  564. unsigned int gpio = irq_to_gpio(bank, d->hwirq);
  565. return _set_gpio_wakeup(bank, gpio, enable);
  566. }
  567. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  568. {
  569. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  570. unsigned long flags;
  571. /*
  572. * If this is the first gpio_request for the bank,
  573. * enable the bank module.
  574. */
  575. if (!BANK_USED(bank))
  576. pm_runtime_get_sync(bank->dev);
  577. spin_lock_irqsave(&bank->lock, flags);
  578. /* Set trigger to none. You need to enable the desired trigger with
  579. * request_irq() or set_irq_type(). Only do this if the IRQ line has
  580. * not already been requested.
  581. */
  582. if (!LINE_USED(bank->irq_usage, offset)) {
  583. _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  584. _enable_gpio_module(bank, offset);
  585. }
  586. bank->mod_usage |= 1 << offset;
  587. spin_unlock_irqrestore(&bank->lock, flags);
  588. return 0;
  589. }
  590. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  591. {
  592. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  593. unsigned long flags;
  594. spin_lock_irqsave(&bank->lock, flags);
  595. bank->mod_usage &= ~(1 << offset);
  596. _disable_gpio_module(bank, offset);
  597. _reset_gpio(bank, bank->chip.base + offset);
  598. spin_unlock_irqrestore(&bank->lock, flags);
  599. /*
  600. * If this is the last gpio to be freed in the bank,
  601. * disable the bank module.
  602. */
  603. if (!BANK_USED(bank))
  604. pm_runtime_put(bank->dev);
  605. }
  606. /*
  607. * We need to unmask the GPIO bank interrupt as soon as possible to
  608. * avoid missing GPIO interrupts for other lines in the bank.
  609. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  610. * in the bank to avoid missing nested interrupts for a GPIO line.
  611. * If we wait to unmask individual GPIO lines in the bank after the
  612. * line's interrupt handler has been run, we may miss some nested
  613. * interrupts.
  614. */
  615. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  616. {
  617. void __iomem *isr_reg = NULL;
  618. u32 isr;
  619. unsigned int bit;
  620. struct gpio_bank *bank;
  621. int unmasked = 0;
  622. struct irq_chip *chip = irq_desc_get_chip(desc);
  623. chained_irq_enter(chip, desc);
  624. bank = irq_get_handler_data(irq);
  625. isr_reg = bank->base + bank->regs->irqstatus;
  626. pm_runtime_get_sync(bank->dev);
  627. if (WARN_ON(!isr_reg))
  628. goto exit;
  629. while (1) {
  630. u32 isr_saved, level_mask = 0;
  631. u32 enabled;
  632. enabled = _get_gpio_irqbank_mask(bank);
  633. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  634. if (bank->level_mask)
  635. level_mask = bank->level_mask & enabled;
  636. /* clear edge sensitive interrupts before handler(s) are
  637. called so that we don't miss any interrupt occurred while
  638. executing them */
  639. _disable_gpio_irqbank(bank, isr_saved & ~level_mask);
  640. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  641. _enable_gpio_irqbank(bank, isr_saved & ~level_mask);
  642. /* if there is only edge sensitive GPIO pin interrupts
  643. configured, we could unmask GPIO bank interrupt immediately */
  644. if (!level_mask && !unmasked) {
  645. unmasked = 1;
  646. chained_irq_exit(chip, desc);
  647. }
  648. if (!isr)
  649. break;
  650. while (isr) {
  651. bit = __ffs(isr);
  652. isr &= ~(1 << bit);
  653. /*
  654. * Some chips can't respond to both rising and falling
  655. * at the same time. If this irq was requested with
  656. * both flags, we need to flip the ICR data for the IRQ
  657. * to respond to the IRQ for the opposite direction.
  658. * This will be indicated in the bank toggle_mask.
  659. */
  660. if (bank->toggle_mask & (1 << bit))
  661. _toggle_gpio_edge_triggering(bank, bit);
  662. generic_handle_irq(irq_find_mapping(bank->domain, bit));
  663. }
  664. }
  665. /* if bank has any level sensitive GPIO pin interrupt
  666. configured, we must unmask the bank interrupt only after
  667. handler(s) are executed in order to avoid spurious bank
  668. interrupt */
  669. exit:
  670. if (!unmasked)
  671. chained_irq_exit(chip, desc);
  672. pm_runtime_put(bank->dev);
  673. }
  674. static void gpio_irq_shutdown(struct irq_data *d)
  675. {
  676. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  677. unsigned int gpio = irq_to_gpio(bank, d->hwirq);
  678. unsigned long flags;
  679. unsigned offset = GPIO_INDEX(bank, gpio);
  680. spin_lock_irqsave(&bank->lock, flags);
  681. gpio_unlock_as_irq(&bank->chip, offset);
  682. bank->irq_usage &= ~(1 << offset);
  683. _disable_gpio_module(bank, offset);
  684. _reset_gpio(bank, gpio);
  685. spin_unlock_irqrestore(&bank->lock, flags);
  686. /*
  687. * If this is the last IRQ to be freed in the bank,
  688. * disable the bank module.
  689. */
  690. if (!BANK_USED(bank))
  691. pm_runtime_put(bank->dev);
  692. }
  693. static void gpio_ack_irq(struct irq_data *d)
  694. {
  695. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  696. unsigned int gpio = irq_to_gpio(bank, d->hwirq);
  697. _clear_gpio_irqstatus(bank, gpio);
  698. }
  699. static void gpio_mask_irq(struct irq_data *d)
  700. {
  701. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  702. unsigned int gpio = irq_to_gpio(bank, d->hwirq);
  703. unsigned long flags;
  704. spin_lock_irqsave(&bank->lock, flags);
  705. _set_gpio_irqenable(bank, gpio, 0);
  706. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
  707. spin_unlock_irqrestore(&bank->lock, flags);
  708. }
  709. static void gpio_unmask_irq(struct irq_data *d)
  710. {
  711. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  712. unsigned int gpio = irq_to_gpio(bank, d->hwirq);
  713. unsigned int irq_mask = GPIO_BIT(bank, gpio);
  714. u32 trigger = irqd_get_trigger_type(d);
  715. unsigned long flags;
  716. spin_lock_irqsave(&bank->lock, flags);
  717. if (trigger)
  718. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger);
  719. /* For level-triggered GPIOs, the clearing must be done after
  720. * the HW source is cleared, thus after the handler has run */
  721. if (bank->level_mask & irq_mask) {
  722. _set_gpio_irqenable(bank, gpio, 0);
  723. _clear_gpio_irqstatus(bank, gpio);
  724. }
  725. _set_gpio_irqenable(bank, gpio, 1);
  726. spin_unlock_irqrestore(&bank->lock, flags);
  727. }
  728. static struct irq_chip gpio_irq_chip = {
  729. .name = "GPIO",
  730. .irq_shutdown = gpio_irq_shutdown,
  731. .irq_ack = gpio_ack_irq,
  732. .irq_mask = gpio_mask_irq,
  733. .irq_unmask = gpio_unmask_irq,
  734. .irq_set_type = gpio_irq_type,
  735. .irq_set_wake = gpio_wake_enable,
  736. };
  737. /*---------------------------------------------------------------------*/
  738. static int omap_mpuio_suspend_noirq(struct device *dev)
  739. {
  740. struct platform_device *pdev = to_platform_device(dev);
  741. struct gpio_bank *bank = platform_get_drvdata(pdev);
  742. void __iomem *mask_reg = bank->base +
  743. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  744. unsigned long flags;
  745. spin_lock_irqsave(&bank->lock, flags);
  746. __raw_writel(0xffff & ~bank->context.wake_en, mask_reg);
  747. spin_unlock_irqrestore(&bank->lock, flags);
  748. return 0;
  749. }
  750. static int omap_mpuio_resume_noirq(struct device *dev)
  751. {
  752. struct platform_device *pdev = to_platform_device(dev);
  753. struct gpio_bank *bank = platform_get_drvdata(pdev);
  754. void __iomem *mask_reg = bank->base +
  755. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  756. unsigned long flags;
  757. spin_lock_irqsave(&bank->lock, flags);
  758. __raw_writel(bank->context.wake_en, mask_reg);
  759. spin_unlock_irqrestore(&bank->lock, flags);
  760. return 0;
  761. }
  762. static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
  763. .suspend_noirq = omap_mpuio_suspend_noirq,
  764. .resume_noirq = omap_mpuio_resume_noirq,
  765. };
  766. /* use platform_driver for this. */
  767. static struct platform_driver omap_mpuio_driver = {
  768. .driver = {
  769. .name = "mpuio",
  770. .pm = &omap_mpuio_dev_pm_ops,
  771. },
  772. };
  773. static struct platform_device omap_mpuio_device = {
  774. .name = "mpuio",
  775. .id = -1,
  776. .dev = {
  777. .driver = &omap_mpuio_driver.driver,
  778. }
  779. /* could list the /proc/iomem resources */
  780. };
  781. static inline void mpuio_init(struct gpio_bank *bank)
  782. {
  783. platform_set_drvdata(&omap_mpuio_device, bank);
  784. if (platform_driver_register(&omap_mpuio_driver) == 0)
  785. (void) platform_device_register(&omap_mpuio_device);
  786. }
  787. /*---------------------------------------------------------------------*/
  788. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  789. {
  790. struct gpio_bank *bank;
  791. unsigned long flags;
  792. bank = container_of(chip, struct gpio_bank, chip);
  793. spin_lock_irqsave(&bank->lock, flags);
  794. _set_gpio_direction(bank, offset, 1);
  795. spin_unlock_irqrestore(&bank->lock, flags);
  796. return 0;
  797. }
  798. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  799. {
  800. struct gpio_bank *bank;
  801. u32 mask;
  802. bank = container_of(chip, struct gpio_bank, chip);
  803. mask = (1 << offset);
  804. if (gpio_is_input(bank, mask))
  805. return _get_gpio_datain(bank, offset);
  806. else
  807. return _get_gpio_dataout(bank, offset);
  808. }
  809. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  810. {
  811. struct gpio_bank *bank;
  812. unsigned long flags;
  813. bank = container_of(chip, struct gpio_bank, chip);
  814. spin_lock_irqsave(&bank->lock, flags);
  815. bank->set_dataout(bank, offset, value);
  816. _set_gpio_direction(bank, offset, 0);
  817. spin_unlock_irqrestore(&bank->lock, flags);
  818. return 0;
  819. }
  820. static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
  821. unsigned debounce)
  822. {
  823. struct gpio_bank *bank;
  824. unsigned long flags;
  825. bank = container_of(chip, struct gpio_bank, chip);
  826. spin_lock_irqsave(&bank->lock, flags);
  827. _set_gpio_debounce(bank, offset, debounce);
  828. spin_unlock_irqrestore(&bank->lock, flags);
  829. return 0;
  830. }
  831. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  832. {
  833. struct gpio_bank *bank;
  834. unsigned long flags;
  835. bank = container_of(chip, struct gpio_bank, chip);
  836. spin_lock_irqsave(&bank->lock, flags);
  837. bank->set_dataout(bank, offset, value);
  838. spin_unlock_irqrestore(&bank->lock, flags);
  839. }
  840. /*---------------------------------------------------------------------*/
  841. static void __init omap_gpio_show_rev(struct gpio_bank *bank)
  842. {
  843. static bool called;
  844. u32 rev;
  845. if (called || bank->regs->revision == USHRT_MAX)
  846. return;
  847. rev = __raw_readw(bank->base + bank->regs->revision);
  848. pr_info("OMAP GPIO hardware version %d.%d\n",
  849. (rev >> 4) & 0x0f, rev & 0x0f);
  850. called = true;
  851. }
  852. /* This lock class tells lockdep that GPIO irqs are in a different
  853. * category than their parents, so it won't report false recursion.
  854. */
  855. static struct lock_class_key gpio_lock_class;
  856. static void omap_gpio_mod_init(struct gpio_bank *bank)
  857. {
  858. void __iomem *base = bank->base;
  859. u32 l = 0xffffffff;
  860. if (bank->width == 16)
  861. l = 0xffff;
  862. if (bank->is_mpuio) {
  863. __raw_writel(l, bank->base + bank->regs->irqenable);
  864. return;
  865. }
  866. _gpio_rmw(base, bank->regs->irqenable, l, bank->regs->irqenable_inv);
  867. _gpio_rmw(base, bank->regs->irqstatus, l, !bank->regs->irqenable_inv);
  868. if (bank->regs->debounce_en)
  869. __raw_writel(0, base + bank->regs->debounce_en);
  870. /* Save OE default value (0xffffffff) in the context */
  871. bank->context.oe = __raw_readl(bank->base + bank->regs->direction);
  872. /* Initialize interface clk ungated, module enabled */
  873. if (bank->regs->ctrl)
  874. __raw_writel(0, base + bank->regs->ctrl);
  875. bank->dbck = clk_get(bank->dev, "dbclk");
  876. if (IS_ERR(bank->dbck))
  877. dev_err(bank->dev, "Could not get gpio dbck\n");
  878. }
  879. static void
  880. omap_mpuio_alloc_gc(struct gpio_bank *bank, unsigned int irq_start,
  881. unsigned int num)
  882. {
  883. struct irq_chip_generic *gc;
  884. struct irq_chip_type *ct;
  885. gc = irq_alloc_generic_chip("MPUIO", 1, irq_start, bank->base,
  886. handle_simple_irq);
  887. if (!gc) {
  888. dev_err(bank->dev, "Memory alloc failed for gc\n");
  889. return;
  890. }
  891. ct = gc->chip_types;
  892. /* NOTE: No ack required, reading IRQ status clears it. */
  893. ct->chip.irq_mask = irq_gc_mask_set_bit;
  894. ct->chip.irq_unmask = irq_gc_mask_clr_bit;
  895. ct->chip.irq_set_type = gpio_irq_type;
  896. if (bank->regs->wkup_en)
  897. ct->chip.irq_set_wake = gpio_wake_enable;
  898. ct->regs.mask = OMAP_MPUIO_GPIO_INT / bank->stride;
  899. irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
  900. IRQ_NOREQUEST | IRQ_NOPROBE, 0);
  901. }
  902. static void omap_gpio_chip_init(struct gpio_bank *bank)
  903. {
  904. int j;
  905. static int gpio;
  906. /*
  907. * REVISIT eventually switch from OMAP-specific gpio structs
  908. * over to the generic ones
  909. */
  910. bank->chip.request = omap_gpio_request;
  911. bank->chip.free = omap_gpio_free;
  912. bank->chip.direction_input = gpio_input;
  913. bank->chip.get = gpio_get;
  914. bank->chip.direction_output = gpio_output;
  915. bank->chip.set_debounce = gpio_debounce;
  916. bank->chip.set = gpio_set;
  917. bank->chip.to_irq = omap_gpio_to_irq;
  918. if (bank->is_mpuio) {
  919. bank->chip.label = "mpuio";
  920. if (bank->regs->wkup_en)
  921. bank->chip.dev = &omap_mpuio_device.dev;
  922. bank->chip.base = OMAP_MPUIO(0);
  923. } else {
  924. bank->chip.label = "gpio";
  925. bank->chip.base = gpio;
  926. gpio += bank->width;
  927. }
  928. bank->chip.ngpio = bank->width;
  929. gpiochip_add(&bank->chip);
  930. for (j = 0; j < bank->width; j++) {
  931. int irq = irq_create_mapping(bank->domain, j);
  932. irq_set_lockdep_class(irq, &gpio_lock_class);
  933. irq_set_chip_data(irq, bank);
  934. if (bank->is_mpuio) {
  935. omap_mpuio_alloc_gc(bank, irq, bank->width);
  936. } else {
  937. irq_set_chip_and_handler(irq, &gpio_irq_chip,
  938. handle_simple_irq);
  939. set_irq_flags(irq, IRQF_VALID);
  940. }
  941. }
  942. irq_set_chained_handler(bank->irq, gpio_irq_handler);
  943. irq_set_handler_data(bank->irq, bank);
  944. }
  945. static const struct of_device_id omap_gpio_match[];
  946. static int omap_gpio_probe(struct platform_device *pdev)
  947. {
  948. struct device *dev = &pdev->dev;
  949. struct device_node *node = dev->of_node;
  950. const struct of_device_id *match;
  951. const struct omap_gpio_platform_data *pdata;
  952. struct resource *res;
  953. struct gpio_bank *bank;
  954. #ifdef CONFIG_ARCH_OMAP1
  955. int irq_base;
  956. #endif
  957. match = of_match_device(of_match_ptr(omap_gpio_match), dev);
  958. pdata = match ? match->data : dev_get_platdata(dev);
  959. if (!pdata)
  960. return -EINVAL;
  961. bank = devm_kzalloc(dev, sizeof(struct gpio_bank), GFP_KERNEL);
  962. if (!bank) {
  963. dev_err(dev, "Memory alloc failed\n");
  964. return -ENOMEM;
  965. }
  966. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  967. if (unlikely(!res)) {
  968. dev_err(dev, "Invalid IRQ resource\n");
  969. return -ENODEV;
  970. }
  971. bank->irq = res->start;
  972. bank->dev = dev;
  973. bank->dbck_flag = pdata->dbck_flag;
  974. bank->stride = pdata->bank_stride;
  975. bank->width = pdata->bank_width;
  976. bank->is_mpuio = pdata->is_mpuio;
  977. bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
  978. bank->regs = pdata->regs;
  979. #ifdef CONFIG_OF_GPIO
  980. bank->chip.of_node = of_node_get(node);
  981. #endif
  982. if (node) {
  983. if (!of_property_read_bool(node, "ti,gpio-always-on"))
  984. bank->loses_context = true;
  985. } else {
  986. bank->loses_context = pdata->loses_context;
  987. if (bank->loses_context)
  988. bank->get_context_loss_count =
  989. pdata->get_context_loss_count;
  990. }
  991. #ifdef CONFIG_ARCH_OMAP1
  992. /*
  993. * REVISIT: Once we have OMAP1 supporting SPARSE_IRQ, we can drop
  994. * irq_alloc_descs() and irq_domain_add_legacy() and just use a
  995. * linear IRQ domain mapping for all OMAP platforms.
  996. */
  997. irq_base = irq_alloc_descs(-1, 0, bank->width, 0);
  998. if (irq_base < 0) {
  999. dev_err(dev, "Couldn't allocate IRQ numbers\n");
  1000. return -ENODEV;
  1001. }
  1002. bank->domain = irq_domain_add_legacy(node, bank->width, irq_base,
  1003. 0, &irq_domain_simple_ops, NULL);
  1004. #else
  1005. bank->domain = irq_domain_add_linear(node, bank->width,
  1006. &irq_domain_simple_ops, NULL);
  1007. #endif
  1008. if (!bank->domain) {
  1009. dev_err(dev, "Couldn't register an IRQ domain\n");
  1010. return -ENODEV;
  1011. }
  1012. if (bank->regs->set_dataout && bank->regs->clr_dataout)
  1013. bank->set_dataout = _set_gpio_dataout_reg;
  1014. else
  1015. bank->set_dataout = _set_gpio_dataout_mask;
  1016. spin_lock_init(&bank->lock);
  1017. /* Static mapping, never released */
  1018. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1019. if (unlikely(!res)) {
  1020. dev_err(dev, "Invalid mem resource\n");
  1021. irq_domain_remove(bank->domain);
  1022. return -ENODEV;
  1023. }
  1024. if (!devm_request_mem_region(dev, res->start, resource_size(res),
  1025. pdev->name)) {
  1026. dev_err(dev, "Region already claimed\n");
  1027. irq_domain_remove(bank->domain);
  1028. return -EBUSY;
  1029. }
  1030. bank->base = devm_ioremap(dev, res->start, resource_size(res));
  1031. if (!bank->base) {
  1032. dev_err(dev, "Could not ioremap\n");
  1033. irq_domain_remove(bank->domain);
  1034. return -ENOMEM;
  1035. }
  1036. platform_set_drvdata(pdev, bank);
  1037. pm_runtime_enable(bank->dev);
  1038. pm_runtime_irq_safe(bank->dev);
  1039. pm_runtime_get_sync(bank->dev);
  1040. if (bank->is_mpuio)
  1041. mpuio_init(bank);
  1042. omap_gpio_mod_init(bank);
  1043. omap_gpio_chip_init(bank);
  1044. omap_gpio_show_rev(bank);
  1045. pm_runtime_put(bank->dev);
  1046. list_add_tail(&bank->node, &omap_gpio_list);
  1047. return 0;
  1048. }
  1049. #ifdef CONFIG_ARCH_OMAP2PLUS
  1050. #if defined(CONFIG_PM_RUNTIME)
  1051. static void omap_gpio_restore_context(struct gpio_bank *bank);
  1052. static int omap_gpio_runtime_suspend(struct device *dev)
  1053. {
  1054. struct platform_device *pdev = to_platform_device(dev);
  1055. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1056. u32 l1 = 0, l2 = 0;
  1057. unsigned long flags;
  1058. u32 wake_low, wake_hi;
  1059. spin_lock_irqsave(&bank->lock, flags);
  1060. /*
  1061. * Only edges can generate a wakeup event to the PRCM.
  1062. *
  1063. * Therefore, ensure any wake-up capable GPIOs have
  1064. * edge-detection enabled before going idle to ensure a wakeup
  1065. * to the PRCM is generated on a GPIO transition. (c.f. 34xx
  1066. * NDA TRM 25.5.3.1)
  1067. *
  1068. * The normal values will be restored upon ->runtime_resume()
  1069. * by writing back the values saved in bank->context.
  1070. */
  1071. wake_low = bank->context.leveldetect0 & bank->context.wake_en;
  1072. if (wake_low)
  1073. __raw_writel(wake_low | bank->context.fallingdetect,
  1074. bank->base + bank->regs->fallingdetect);
  1075. wake_hi = bank->context.leveldetect1 & bank->context.wake_en;
  1076. if (wake_hi)
  1077. __raw_writel(wake_hi | bank->context.risingdetect,
  1078. bank->base + bank->regs->risingdetect);
  1079. if (!bank->enabled_non_wakeup_gpios)
  1080. goto update_gpio_context_count;
  1081. if (bank->power_mode != OFF_MODE) {
  1082. bank->power_mode = 0;
  1083. goto update_gpio_context_count;
  1084. }
  1085. /*
  1086. * If going to OFF, remove triggering for all
  1087. * non-wakeup GPIOs. Otherwise spurious IRQs will be
  1088. * generated. See OMAP2420 Errata item 1.101.
  1089. */
  1090. bank->saved_datain = __raw_readl(bank->base +
  1091. bank->regs->datain);
  1092. l1 = bank->context.fallingdetect;
  1093. l2 = bank->context.risingdetect;
  1094. l1 &= ~bank->enabled_non_wakeup_gpios;
  1095. l2 &= ~bank->enabled_non_wakeup_gpios;
  1096. __raw_writel(l1, bank->base + bank->regs->fallingdetect);
  1097. __raw_writel(l2, bank->base + bank->regs->risingdetect);
  1098. bank->workaround_enabled = true;
  1099. update_gpio_context_count:
  1100. if (bank->get_context_loss_count)
  1101. bank->context_loss_count =
  1102. bank->get_context_loss_count(bank->dev);
  1103. _gpio_dbck_disable(bank);
  1104. spin_unlock_irqrestore(&bank->lock, flags);
  1105. return 0;
  1106. }
  1107. static void omap_gpio_init_context(struct gpio_bank *p);
  1108. static int omap_gpio_runtime_resume(struct device *dev)
  1109. {
  1110. struct platform_device *pdev = to_platform_device(dev);
  1111. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1112. u32 l = 0, gen, gen0, gen1;
  1113. unsigned long flags;
  1114. int c;
  1115. spin_lock_irqsave(&bank->lock, flags);
  1116. /*
  1117. * On the first resume during the probe, the context has not
  1118. * been initialised and so initialise it now. Also initialise
  1119. * the context loss count.
  1120. */
  1121. if (bank->loses_context && !bank->context_valid) {
  1122. omap_gpio_init_context(bank);
  1123. if (bank->get_context_loss_count)
  1124. bank->context_loss_count =
  1125. bank->get_context_loss_count(bank->dev);
  1126. }
  1127. _gpio_dbck_enable(bank);
  1128. /*
  1129. * In ->runtime_suspend(), level-triggered, wakeup-enabled
  1130. * GPIOs were set to edge trigger also in order to be able to
  1131. * generate a PRCM wakeup. Here we restore the
  1132. * pre-runtime_suspend() values for edge triggering.
  1133. */
  1134. __raw_writel(bank->context.fallingdetect,
  1135. bank->base + bank->regs->fallingdetect);
  1136. __raw_writel(bank->context.risingdetect,
  1137. bank->base + bank->regs->risingdetect);
  1138. if (bank->loses_context) {
  1139. if (!bank->get_context_loss_count) {
  1140. omap_gpio_restore_context(bank);
  1141. } else {
  1142. c = bank->get_context_loss_count(bank->dev);
  1143. if (c != bank->context_loss_count) {
  1144. omap_gpio_restore_context(bank);
  1145. } else {
  1146. spin_unlock_irqrestore(&bank->lock, flags);
  1147. return 0;
  1148. }
  1149. }
  1150. }
  1151. if (!bank->workaround_enabled) {
  1152. spin_unlock_irqrestore(&bank->lock, flags);
  1153. return 0;
  1154. }
  1155. l = __raw_readl(bank->base + bank->regs->datain);
  1156. /*
  1157. * Check if any of the non-wakeup interrupt GPIOs have changed
  1158. * state. If so, generate an IRQ by software. This is
  1159. * horribly racy, but it's the best we can do to work around
  1160. * this silicon bug.
  1161. */
  1162. l ^= bank->saved_datain;
  1163. l &= bank->enabled_non_wakeup_gpios;
  1164. /*
  1165. * No need to generate IRQs for the rising edge for gpio IRQs
  1166. * configured with falling edge only; and vice versa.
  1167. */
  1168. gen0 = l & bank->context.fallingdetect;
  1169. gen0 &= bank->saved_datain;
  1170. gen1 = l & bank->context.risingdetect;
  1171. gen1 &= ~(bank->saved_datain);
  1172. /* FIXME: Consider GPIO IRQs with level detections properly! */
  1173. gen = l & (~(bank->context.fallingdetect) &
  1174. ~(bank->context.risingdetect));
  1175. /* Consider all GPIO IRQs needed to be updated */
  1176. gen |= gen0 | gen1;
  1177. if (gen) {
  1178. u32 old0, old1;
  1179. old0 = __raw_readl(bank->base + bank->regs->leveldetect0);
  1180. old1 = __raw_readl(bank->base + bank->regs->leveldetect1);
  1181. if (!bank->regs->irqstatus_raw0) {
  1182. __raw_writel(old0 | gen, bank->base +
  1183. bank->regs->leveldetect0);
  1184. __raw_writel(old1 | gen, bank->base +
  1185. bank->regs->leveldetect1);
  1186. }
  1187. if (bank->regs->irqstatus_raw0) {
  1188. __raw_writel(old0 | l, bank->base +
  1189. bank->regs->leveldetect0);
  1190. __raw_writel(old1 | l, bank->base +
  1191. bank->regs->leveldetect1);
  1192. }
  1193. __raw_writel(old0, bank->base + bank->regs->leveldetect0);
  1194. __raw_writel(old1, bank->base + bank->regs->leveldetect1);
  1195. }
  1196. bank->workaround_enabled = false;
  1197. spin_unlock_irqrestore(&bank->lock, flags);
  1198. return 0;
  1199. }
  1200. #endif /* CONFIG_PM_RUNTIME */
  1201. void omap2_gpio_prepare_for_idle(int pwr_mode)
  1202. {
  1203. struct gpio_bank *bank;
  1204. list_for_each_entry(bank, &omap_gpio_list, node) {
  1205. if (!BANK_USED(bank) || !bank->loses_context)
  1206. continue;
  1207. bank->power_mode = pwr_mode;
  1208. pm_runtime_put_sync_suspend(bank->dev);
  1209. }
  1210. }
  1211. void omap2_gpio_resume_after_idle(void)
  1212. {
  1213. struct gpio_bank *bank;
  1214. list_for_each_entry(bank, &omap_gpio_list, node) {
  1215. if (!BANK_USED(bank) || !bank->loses_context)
  1216. continue;
  1217. pm_runtime_get_sync(bank->dev);
  1218. }
  1219. }
  1220. #if defined(CONFIG_PM_RUNTIME)
  1221. static void omap_gpio_init_context(struct gpio_bank *p)
  1222. {
  1223. struct omap_gpio_reg_offs *regs = p->regs;
  1224. void __iomem *base = p->base;
  1225. p->context.ctrl = __raw_readl(base + regs->ctrl);
  1226. p->context.oe = __raw_readl(base + regs->direction);
  1227. p->context.wake_en = __raw_readl(base + regs->wkup_en);
  1228. p->context.leveldetect0 = __raw_readl(base + regs->leveldetect0);
  1229. p->context.leveldetect1 = __raw_readl(base + regs->leveldetect1);
  1230. p->context.risingdetect = __raw_readl(base + regs->risingdetect);
  1231. p->context.fallingdetect = __raw_readl(base + regs->fallingdetect);
  1232. p->context.irqenable1 = __raw_readl(base + regs->irqenable);
  1233. p->context.irqenable2 = __raw_readl(base + regs->irqenable2);
  1234. if (regs->set_dataout && p->regs->clr_dataout)
  1235. p->context.dataout = __raw_readl(base + regs->set_dataout);
  1236. else
  1237. p->context.dataout = __raw_readl(base + regs->dataout);
  1238. p->context_valid = true;
  1239. }
  1240. static void omap_gpio_restore_context(struct gpio_bank *bank)
  1241. {
  1242. __raw_writel(bank->context.wake_en,
  1243. bank->base + bank->regs->wkup_en);
  1244. __raw_writel(bank->context.ctrl, bank->base + bank->regs->ctrl);
  1245. __raw_writel(bank->context.leveldetect0,
  1246. bank->base + bank->regs->leveldetect0);
  1247. __raw_writel(bank->context.leveldetect1,
  1248. bank->base + bank->regs->leveldetect1);
  1249. __raw_writel(bank->context.risingdetect,
  1250. bank->base + bank->regs->risingdetect);
  1251. __raw_writel(bank->context.fallingdetect,
  1252. bank->base + bank->regs->fallingdetect);
  1253. if (bank->regs->set_dataout && bank->regs->clr_dataout)
  1254. __raw_writel(bank->context.dataout,
  1255. bank->base + bank->regs->set_dataout);
  1256. else
  1257. __raw_writel(bank->context.dataout,
  1258. bank->base + bank->regs->dataout);
  1259. __raw_writel(bank->context.oe, bank->base + bank->regs->direction);
  1260. if (bank->dbck_enable_mask) {
  1261. __raw_writel(bank->context.debounce, bank->base +
  1262. bank->regs->debounce);
  1263. __raw_writel(bank->context.debounce_en,
  1264. bank->base + bank->regs->debounce_en);
  1265. }
  1266. __raw_writel(bank->context.irqenable1,
  1267. bank->base + bank->regs->irqenable);
  1268. __raw_writel(bank->context.irqenable2,
  1269. bank->base + bank->regs->irqenable2);
  1270. }
  1271. #endif /* CONFIG_PM_RUNTIME */
  1272. #else
  1273. #define omap_gpio_runtime_suspend NULL
  1274. #define omap_gpio_runtime_resume NULL
  1275. static inline void omap_gpio_init_context(struct gpio_bank *p) {}
  1276. #endif
  1277. static const struct dev_pm_ops gpio_pm_ops = {
  1278. SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
  1279. NULL)
  1280. };
  1281. #if defined(CONFIG_OF)
  1282. static struct omap_gpio_reg_offs omap2_gpio_regs = {
  1283. .revision = OMAP24XX_GPIO_REVISION,
  1284. .direction = OMAP24XX_GPIO_OE,
  1285. .datain = OMAP24XX_GPIO_DATAIN,
  1286. .dataout = OMAP24XX_GPIO_DATAOUT,
  1287. .set_dataout = OMAP24XX_GPIO_SETDATAOUT,
  1288. .clr_dataout = OMAP24XX_GPIO_CLEARDATAOUT,
  1289. .irqstatus = OMAP24XX_GPIO_IRQSTATUS1,
  1290. .irqstatus2 = OMAP24XX_GPIO_IRQSTATUS2,
  1291. .irqenable = OMAP24XX_GPIO_IRQENABLE1,
  1292. .irqenable2 = OMAP24XX_GPIO_IRQENABLE2,
  1293. .set_irqenable = OMAP24XX_GPIO_SETIRQENABLE1,
  1294. .clr_irqenable = OMAP24XX_GPIO_CLEARIRQENABLE1,
  1295. .debounce = OMAP24XX_GPIO_DEBOUNCE_VAL,
  1296. .debounce_en = OMAP24XX_GPIO_DEBOUNCE_EN,
  1297. .ctrl = OMAP24XX_GPIO_CTRL,
  1298. .wkup_en = OMAP24XX_GPIO_WAKE_EN,
  1299. .leveldetect0 = OMAP24XX_GPIO_LEVELDETECT0,
  1300. .leveldetect1 = OMAP24XX_GPIO_LEVELDETECT1,
  1301. .risingdetect = OMAP24XX_GPIO_RISINGDETECT,
  1302. .fallingdetect = OMAP24XX_GPIO_FALLINGDETECT,
  1303. };
  1304. static struct omap_gpio_reg_offs omap4_gpio_regs = {
  1305. .revision = OMAP4_GPIO_REVISION,
  1306. .direction = OMAP4_GPIO_OE,
  1307. .datain = OMAP4_GPIO_DATAIN,
  1308. .dataout = OMAP4_GPIO_DATAOUT,
  1309. .set_dataout = OMAP4_GPIO_SETDATAOUT,
  1310. .clr_dataout = OMAP4_GPIO_CLEARDATAOUT,
  1311. .irqstatus = OMAP4_GPIO_IRQSTATUS0,
  1312. .irqstatus2 = OMAP4_GPIO_IRQSTATUS1,
  1313. .irqenable = OMAP4_GPIO_IRQSTATUSSET0,
  1314. .irqenable2 = OMAP4_GPIO_IRQSTATUSSET1,
  1315. .set_irqenable = OMAP4_GPIO_IRQSTATUSSET0,
  1316. .clr_irqenable = OMAP4_GPIO_IRQSTATUSCLR0,
  1317. .debounce = OMAP4_GPIO_DEBOUNCINGTIME,
  1318. .debounce_en = OMAP4_GPIO_DEBOUNCENABLE,
  1319. .ctrl = OMAP4_GPIO_CTRL,
  1320. .wkup_en = OMAP4_GPIO_IRQWAKEN0,
  1321. .leveldetect0 = OMAP4_GPIO_LEVELDETECT0,
  1322. .leveldetect1 = OMAP4_GPIO_LEVELDETECT1,
  1323. .risingdetect = OMAP4_GPIO_RISINGDETECT,
  1324. .fallingdetect = OMAP4_GPIO_FALLINGDETECT,
  1325. };
  1326. static const struct omap_gpio_platform_data omap2_pdata = {
  1327. .regs = &omap2_gpio_regs,
  1328. .bank_width = 32,
  1329. .dbck_flag = false,
  1330. };
  1331. static const struct omap_gpio_platform_data omap3_pdata = {
  1332. .regs = &omap2_gpio_regs,
  1333. .bank_width = 32,
  1334. .dbck_flag = true,
  1335. };
  1336. static const struct omap_gpio_platform_data omap4_pdata = {
  1337. .regs = &omap4_gpio_regs,
  1338. .bank_width = 32,
  1339. .dbck_flag = true,
  1340. };
  1341. static const struct of_device_id omap_gpio_match[] = {
  1342. {
  1343. .compatible = "ti,omap4-gpio",
  1344. .data = &omap4_pdata,
  1345. },
  1346. {
  1347. .compatible = "ti,omap3-gpio",
  1348. .data = &omap3_pdata,
  1349. },
  1350. {
  1351. .compatible = "ti,omap2-gpio",
  1352. .data = &omap2_pdata,
  1353. },
  1354. { },
  1355. };
  1356. MODULE_DEVICE_TABLE(of, omap_gpio_match);
  1357. #endif
  1358. static struct platform_driver omap_gpio_driver = {
  1359. .probe = omap_gpio_probe,
  1360. .driver = {
  1361. .name = "omap_gpio",
  1362. .pm = &gpio_pm_ops,
  1363. .of_match_table = of_match_ptr(omap_gpio_match),
  1364. },
  1365. };
  1366. /*
  1367. * gpio driver register needs to be done before
  1368. * machine_init functions access gpio APIs.
  1369. * Hence omap_gpio_drv_reg() is a postcore_initcall.
  1370. */
  1371. static int __init omap_gpio_drv_reg(void)
  1372. {
  1373. return platform_driver_register(&omap_gpio_driver);
  1374. }
  1375. postcore_initcall(omap_gpio_drv_reg);