amd_iommu.c 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841
  1. /*
  2. * Copyright (C) 2007-2008 Advanced Micro Devices, Inc.
  3. * Author: Joerg Roedel <joerg.roedel@amd.com>
  4. * Leo Duran <leo.duran@amd.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published
  8. * by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  18. */
  19. #include <linux/pci.h>
  20. #include <linux/gfp.h>
  21. #include <linux/bitops.h>
  22. #include <linux/scatterlist.h>
  23. #include <linux/iommu-helper.h>
  24. #ifdef CONFIG_IOMMU_API
  25. #include <linux/iommu.h>
  26. #endif
  27. #include <asm/proto.h>
  28. #include <asm/iommu.h>
  29. #include <asm/gart.h>
  30. #include <asm/amd_iommu_types.h>
  31. #include <asm/amd_iommu.h>
  32. #define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
  33. #define EXIT_LOOP_COUNT 10000000
  34. static DEFINE_RWLOCK(amd_iommu_devtable_lock);
  35. /* A list of preallocated protection domains */
  36. static LIST_HEAD(iommu_pd_list);
  37. static DEFINE_SPINLOCK(iommu_pd_list_lock);
  38. #ifdef CONFIG_IOMMU_API
  39. static struct iommu_ops amd_iommu_ops;
  40. #endif
  41. /*
  42. * general struct to manage commands send to an IOMMU
  43. */
  44. struct iommu_cmd {
  45. u32 data[4];
  46. };
  47. static int dma_ops_unity_map(struct dma_ops_domain *dma_dom,
  48. struct unity_map_entry *e);
  49. static struct dma_ops_domain *find_protection_domain(u16 devid);
  50. /* returns !0 if the IOMMU is caching non-present entries in its TLB */
  51. static int iommu_has_npcache(struct amd_iommu *iommu)
  52. {
  53. return iommu->cap & (1UL << IOMMU_CAP_NPCACHE);
  54. }
  55. /****************************************************************************
  56. *
  57. * Interrupt handling functions
  58. *
  59. ****************************************************************************/
  60. static void iommu_print_event(void *__evt)
  61. {
  62. u32 *event = __evt;
  63. int type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
  64. int devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
  65. int domid = (event[1] >> EVENT_DOMID_SHIFT) & EVENT_DOMID_MASK;
  66. int flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
  67. u64 address = (u64)(((u64)event[3]) << 32) | event[2];
  68. printk(KERN_ERR "AMD IOMMU: Event logged [");
  69. switch (type) {
  70. case EVENT_TYPE_ILL_DEV:
  71. printk("ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x "
  72. "address=0x%016llx flags=0x%04x]\n",
  73. PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  74. address, flags);
  75. break;
  76. case EVENT_TYPE_IO_FAULT:
  77. printk("IO_PAGE_FAULT device=%02x:%02x.%x "
  78. "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
  79. PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  80. domid, address, flags);
  81. break;
  82. case EVENT_TYPE_DEV_TAB_ERR:
  83. printk("DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
  84. "address=0x%016llx flags=0x%04x]\n",
  85. PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  86. address, flags);
  87. break;
  88. case EVENT_TYPE_PAGE_TAB_ERR:
  89. printk("PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
  90. "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
  91. PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  92. domid, address, flags);
  93. break;
  94. case EVENT_TYPE_ILL_CMD:
  95. printk("ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
  96. break;
  97. case EVENT_TYPE_CMD_HARD_ERR:
  98. printk("COMMAND_HARDWARE_ERROR address=0x%016llx "
  99. "flags=0x%04x]\n", address, flags);
  100. break;
  101. case EVENT_TYPE_IOTLB_INV_TO:
  102. printk("IOTLB_INV_TIMEOUT device=%02x:%02x.%x "
  103. "address=0x%016llx]\n",
  104. PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  105. address);
  106. break;
  107. case EVENT_TYPE_INV_DEV_REQ:
  108. printk("INVALID_DEVICE_REQUEST device=%02x:%02x.%x "
  109. "address=0x%016llx flags=0x%04x]\n",
  110. PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  111. address, flags);
  112. break;
  113. default:
  114. printk(KERN_ERR "UNKNOWN type=0x%02x]\n", type);
  115. }
  116. }
  117. static void iommu_poll_events(struct amd_iommu *iommu)
  118. {
  119. u32 head, tail;
  120. unsigned long flags;
  121. spin_lock_irqsave(&iommu->lock, flags);
  122. head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
  123. tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
  124. while (head != tail) {
  125. iommu_print_event(iommu->evt_buf + head);
  126. head = (head + EVENT_ENTRY_SIZE) % iommu->evt_buf_size;
  127. }
  128. writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
  129. spin_unlock_irqrestore(&iommu->lock, flags);
  130. }
  131. irqreturn_t amd_iommu_int_handler(int irq, void *data)
  132. {
  133. struct amd_iommu *iommu;
  134. list_for_each_entry(iommu, &amd_iommu_list, list)
  135. iommu_poll_events(iommu);
  136. return IRQ_HANDLED;
  137. }
  138. /****************************************************************************
  139. *
  140. * IOMMU command queuing functions
  141. *
  142. ****************************************************************************/
  143. /*
  144. * Writes the command to the IOMMUs command buffer and informs the
  145. * hardware about the new command. Must be called with iommu->lock held.
  146. */
  147. static int __iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
  148. {
  149. u32 tail, head;
  150. u8 *target;
  151. tail = readl(iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
  152. target = iommu->cmd_buf + tail;
  153. memcpy_toio(target, cmd, sizeof(*cmd));
  154. tail = (tail + sizeof(*cmd)) % iommu->cmd_buf_size;
  155. head = readl(iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
  156. if (tail == head)
  157. return -ENOMEM;
  158. writel(tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
  159. return 0;
  160. }
  161. /*
  162. * General queuing function for commands. Takes iommu->lock and calls
  163. * __iommu_queue_command().
  164. */
  165. static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
  166. {
  167. unsigned long flags;
  168. int ret;
  169. spin_lock_irqsave(&iommu->lock, flags);
  170. ret = __iommu_queue_command(iommu, cmd);
  171. if (!ret)
  172. iommu->need_sync = 1;
  173. spin_unlock_irqrestore(&iommu->lock, flags);
  174. return ret;
  175. }
  176. /*
  177. * This function waits until an IOMMU has completed a completion
  178. * wait command
  179. */
  180. static void __iommu_wait_for_completion(struct amd_iommu *iommu)
  181. {
  182. int ready = 0;
  183. unsigned status = 0;
  184. unsigned long i = 0;
  185. while (!ready && (i < EXIT_LOOP_COUNT)) {
  186. ++i;
  187. /* wait for the bit to become one */
  188. status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
  189. ready = status & MMIO_STATUS_COM_WAIT_INT_MASK;
  190. }
  191. /* set bit back to zero */
  192. status &= ~MMIO_STATUS_COM_WAIT_INT_MASK;
  193. writel(status, iommu->mmio_base + MMIO_STATUS_OFFSET);
  194. if (unlikely(i == EXIT_LOOP_COUNT))
  195. panic("AMD IOMMU: Completion wait loop failed\n");
  196. }
  197. /*
  198. * This function queues a completion wait command into the command
  199. * buffer of an IOMMU
  200. */
  201. static int __iommu_completion_wait(struct amd_iommu *iommu)
  202. {
  203. struct iommu_cmd cmd;
  204. memset(&cmd, 0, sizeof(cmd));
  205. cmd.data[0] = CMD_COMPL_WAIT_INT_MASK;
  206. CMD_SET_TYPE(&cmd, CMD_COMPL_WAIT);
  207. return __iommu_queue_command(iommu, &cmd);
  208. }
  209. /*
  210. * This function is called whenever we need to ensure that the IOMMU has
  211. * completed execution of all commands we sent. It sends a
  212. * COMPLETION_WAIT command and waits for it to finish. The IOMMU informs
  213. * us about that by writing a value to a physical address we pass with
  214. * the command.
  215. */
  216. static int iommu_completion_wait(struct amd_iommu *iommu)
  217. {
  218. int ret = 0;
  219. unsigned long flags;
  220. spin_lock_irqsave(&iommu->lock, flags);
  221. if (!iommu->need_sync)
  222. goto out;
  223. ret = __iommu_completion_wait(iommu);
  224. iommu->need_sync = 0;
  225. if (ret)
  226. goto out;
  227. __iommu_wait_for_completion(iommu);
  228. out:
  229. spin_unlock_irqrestore(&iommu->lock, flags);
  230. return 0;
  231. }
  232. /*
  233. * Command send function for invalidating a device table entry
  234. */
  235. static int iommu_queue_inv_dev_entry(struct amd_iommu *iommu, u16 devid)
  236. {
  237. struct iommu_cmd cmd;
  238. int ret;
  239. BUG_ON(iommu == NULL);
  240. memset(&cmd, 0, sizeof(cmd));
  241. CMD_SET_TYPE(&cmd, CMD_INV_DEV_ENTRY);
  242. cmd.data[0] = devid;
  243. ret = iommu_queue_command(iommu, &cmd);
  244. return ret;
  245. }
  246. static void __iommu_build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
  247. u16 domid, int pde, int s)
  248. {
  249. memset(cmd, 0, sizeof(*cmd));
  250. address &= PAGE_MASK;
  251. CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
  252. cmd->data[1] |= domid;
  253. cmd->data[2] = lower_32_bits(address);
  254. cmd->data[3] = upper_32_bits(address);
  255. if (s) /* size bit - we flush more than one 4kb page */
  256. cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
  257. if (pde) /* PDE bit - we wan't flush everything not only the PTEs */
  258. cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
  259. }
  260. /*
  261. * Generic command send function for invalidaing TLB entries
  262. */
  263. static int iommu_queue_inv_iommu_pages(struct amd_iommu *iommu,
  264. u64 address, u16 domid, int pde, int s)
  265. {
  266. struct iommu_cmd cmd;
  267. int ret;
  268. __iommu_build_inv_iommu_pages(&cmd, address, domid, pde, s);
  269. ret = iommu_queue_command(iommu, &cmd);
  270. return ret;
  271. }
  272. /*
  273. * TLB invalidation function which is called from the mapping functions.
  274. * It invalidates a single PTE if the range to flush is within a single
  275. * page. Otherwise it flushes the whole TLB of the IOMMU.
  276. */
  277. static int iommu_flush_pages(struct amd_iommu *iommu, u16 domid,
  278. u64 address, size_t size)
  279. {
  280. int s = 0;
  281. unsigned pages = iommu_num_pages(address, size, PAGE_SIZE);
  282. address &= PAGE_MASK;
  283. if (pages > 1) {
  284. /*
  285. * If we have to flush more than one page, flush all
  286. * TLB entries for this domain
  287. */
  288. address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
  289. s = 1;
  290. }
  291. iommu_queue_inv_iommu_pages(iommu, address, domid, 0, s);
  292. return 0;
  293. }
  294. /* Flush the whole IO/TLB for a given protection domain */
  295. static void iommu_flush_tlb(struct amd_iommu *iommu, u16 domid)
  296. {
  297. u64 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
  298. iommu_queue_inv_iommu_pages(iommu, address, domid, 0, 1);
  299. }
  300. #ifdef CONFIG_IOMMU_API
  301. /*
  302. * This function is used to flush the IO/TLB for a given protection domain
  303. * on every IOMMU in the system
  304. */
  305. static void iommu_flush_domain(u16 domid)
  306. {
  307. unsigned long flags;
  308. struct amd_iommu *iommu;
  309. struct iommu_cmd cmd;
  310. __iommu_build_inv_iommu_pages(&cmd, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
  311. domid, 1, 1);
  312. list_for_each_entry(iommu, &amd_iommu_list, list) {
  313. spin_lock_irqsave(&iommu->lock, flags);
  314. __iommu_queue_command(iommu, &cmd);
  315. __iommu_completion_wait(iommu);
  316. __iommu_wait_for_completion(iommu);
  317. spin_unlock_irqrestore(&iommu->lock, flags);
  318. }
  319. }
  320. #endif
  321. /****************************************************************************
  322. *
  323. * The functions below are used the create the page table mappings for
  324. * unity mapped regions.
  325. *
  326. ****************************************************************************/
  327. /*
  328. * Generic mapping functions. It maps a physical address into a DMA
  329. * address space. It allocates the page table pages if necessary.
  330. * In the future it can be extended to a generic mapping function
  331. * supporting all features of AMD IOMMU page tables like level skipping
  332. * and full 64 bit address spaces.
  333. */
  334. static int iommu_map_page(struct protection_domain *dom,
  335. unsigned long bus_addr,
  336. unsigned long phys_addr,
  337. int prot)
  338. {
  339. u64 __pte, *pte, *page;
  340. bus_addr = PAGE_ALIGN(bus_addr);
  341. phys_addr = PAGE_ALIGN(phys_addr);
  342. /* only support 512GB address spaces for now */
  343. if (bus_addr > IOMMU_MAP_SIZE_L3 || !(prot & IOMMU_PROT_MASK))
  344. return -EINVAL;
  345. pte = &dom->pt_root[IOMMU_PTE_L2_INDEX(bus_addr)];
  346. if (!IOMMU_PTE_PRESENT(*pte)) {
  347. page = (u64 *)get_zeroed_page(GFP_KERNEL);
  348. if (!page)
  349. return -ENOMEM;
  350. *pte = IOMMU_L2_PDE(virt_to_phys(page));
  351. }
  352. pte = IOMMU_PTE_PAGE(*pte);
  353. pte = &pte[IOMMU_PTE_L1_INDEX(bus_addr)];
  354. if (!IOMMU_PTE_PRESENT(*pte)) {
  355. page = (u64 *)get_zeroed_page(GFP_KERNEL);
  356. if (!page)
  357. return -ENOMEM;
  358. *pte = IOMMU_L1_PDE(virt_to_phys(page));
  359. }
  360. pte = IOMMU_PTE_PAGE(*pte);
  361. pte = &pte[IOMMU_PTE_L0_INDEX(bus_addr)];
  362. if (IOMMU_PTE_PRESENT(*pte))
  363. return -EBUSY;
  364. __pte = phys_addr | IOMMU_PTE_P;
  365. if (prot & IOMMU_PROT_IR)
  366. __pte |= IOMMU_PTE_IR;
  367. if (prot & IOMMU_PROT_IW)
  368. __pte |= IOMMU_PTE_IW;
  369. *pte = __pte;
  370. return 0;
  371. }
  372. #ifdef CONFIG_IOMMU_API
  373. static void iommu_unmap_page(struct protection_domain *dom,
  374. unsigned long bus_addr)
  375. {
  376. u64 *pte;
  377. pte = &dom->pt_root[IOMMU_PTE_L2_INDEX(bus_addr)];
  378. if (!IOMMU_PTE_PRESENT(*pte))
  379. return;
  380. pte = IOMMU_PTE_PAGE(*pte);
  381. pte = &pte[IOMMU_PTE_L1_INDEX(bus_addr)];
  382. if (!IOMMU_PTE_PRESENT(*pte))
  383. return;
  384. pte = IOMMU_PTE_PAGE(*pte);
  385. pte = &pte[IOMMU_PTE_L1_INDEX(bus_addr)];
  386. *pte = 0;
  387. }
  388. #endif
  389. /*
  390. * This function checks if a specific unity mapping entry is needed for
  391. * this specific IOMMU.
  392. */
  393. static int iommu_for_unity_map(struct amd_iommu *iommu,
  394. struct unity_map_entry *entry)
  395. {
  396. u16 bdf, i;
  397. for (i = entry->devid_start; i <= entry->devid_end; ++i) {
  398. bdf = amd_iommu_alias_table[i];
  399. if (amd_iommu_rlookup_table[bdf] == iommu)
  400. return 1;
  401. }
  402. return 0;
  403. }
  404. /*
  405. * Init the unity mappings for a specific IOMMU in the system
  406. *
  407. * Basically iterates over all unity mapping entries and applies them to
  408. * the default domain DMA of that IOMMU if necessary.
  409. */
  410. static int iommu_init_unity_mappings(struct amd_iommu *iommu)
  411. {
  412. struct unity_map_entry *entry;
  413. int ret;
  414. list_for_each_entry(entry, &amd_iommu_unity_map, list) {
  415. if (!iommu_for_unity_map(iommu, entry))
  416. continue;
  417. ret = dma_ops_unity_map(iommu->default_dom, entry);
  418. if (ret)
  419. return ret;
  420. }
  421. return 0;
  422. }
  423. /*
  424. * This function actually applies the mapping to the page table of the
  425. * dma_ops domain.
  426. */
  427. static int dma_ops_unity_map(struct dma_ops_domain *dma_dom,
  428. struct unity_map_entry *e)
  429. {
  430. u64 addr;
  431. int ret;
  432. for (addr = e->address_start; addr < e->address_end;
  433. addr += PAGE_SIZE) {
  434. ret = iommu_map_page(&dma_dom->domain, addr, addr, e->prot);
  435. if (ret)
  436. return ret;
  437. /*
  438. * if unity mapping is in aperture range mark the page
  439. * as allocated in the aperture
  440. */
  441. if (addr < dma_dom->aperture_size)
  442. __set_bit(addr >> PAGE_SHIFT, dma_dom->bitmap);
  443. }
  444. return 0;
  445. }
  446. /*
  447. * Inits the unity mappings required for a specific device
  448. */
  449. static int init_unity_mappings_for_device(struct dma_ops_domain *dma_dom,
  450. u16 devid)
  451. {
  452. struct unity_map_entry *e;
  453. int ret;
  454. list_for_each_entry(e, &amd_iommu_unity_map, list) {
  455. if (!(devid >= e->devid_start && devid <= e->devid_end))
  456. continue;
  457. ret = dma_ops_unity_map(dma_dom, e);
  458. if (ret)
  459. return ret;
  460. }
  461. return 0;
  462. }
  463. /****************************************************************************
  464. *
  465. * The next functions belong to the address allocator for the dma_ops
  466. * interface functions. They work like the allocators in the other IOMMU
  467. * drivers. Its basically a bitmap which marks the allocated pages in
  468. * the aperture. Maybe it could be enhanced in the future to a more
  469. * efficient allocator.
  470. *
  471. ****************************************************************************/
  472. /*
  473. * The address allocator core function.
  474. *
  475. * called with domain->lock held
  476. */
  477. static unsigned long dma_ops_alloc_addresses(struct device *dev,
  478. struct dma_ops_domain *dom,
  479. unsigned int pages,
  480. unsigned long align_mask,
  481. u64 dma_mask)
  482. {
  483. unsigned long limit;
  484. unsigned long address;
  485. unsigned long boundary_size;
  486. boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1,
  487. PAGE_SIZE) >> PAGE_SHIFT;
  488. limit = iommu_device_max_index(dom->aperture_size >> PAGE_SHIFT, 0,
  489. dma_mask >> PAGE_SHIFT);
  490. if (dom->next_bit >= limit) {
  491. dom->next_bit = 0;
  492. dom->need_flush = true;
  493. }
  494. address = iommu_area_alloc(dom->bitmap, limit, dom->next_bit, pages,
  495. 0 , boundary_size, align_mask);
  496. if (address == -1) {
  497. address = iommu_area_alloc(dom->bitmap, limit, 0, pages,
  498. 0, boundary_size, align_mask);
  499. dom->need_flush = true;
  500. }
  501. if (likely(address != -1)) {
  502. dom->next_bit = address + pages;
  503. address <<= PAGE_SHIFT;
  504. } else
  505. address = bad_dma_address;
  506. WARN_ON((address + (PAGE_SIZE*pages)) > dom->aperture_size);
  507. return address;
  508. }
  509. /*
  510. * The address free function.
  511. *
  512. * called with domain->lock held
  513. */
  514. static void dma_ops_free_addresses(struct dma_ops_domain *dom,
  515. unsigned long address,
  516. unsigned int pages)
  517. {
  518. address >>= PAGE_SHIFT;
  519. iommu_area_free(dom->bitmap, address, pages);
  520. if (address >= dom->next_bit)
  521. dom->need_flush = true;
  522. }
  523. /****************************************************************************
  524. *
  525. * The next functions belong to the domain allocation. A domain is
  526. * allocated for every IOMMU as the default domain. If device isolation
  527. * is enabled, every device get its own domain. The most important thing
  528. * about domains is the page table mapping the DMA address space they
  529. * contain.
  530. *
  531. ****************************************************************************/
  532. static u16 domain_id_alloc(void)
  533. {
  534. unsigned long flags;
  535. int id;
  536. write_lock_irqsave(&amd_iommu_devtable_lock, flags);
  537. id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
  538. BUG_ON(id == 0);
  539. if (id > 0 && id < MAX_DOMAIN_ID)
  540. __set_bit(id, amd_iommu_pd_alloc_bitmap);
  541. else
  542. id = 0;
  543. write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
  544. return id;
  545. }
  546. #ifdef CONFIG_IOMMU_API
  547. static void domain_id_free(int id)
  548. {
  549. unsigned long flags;
  550. write_lock_irqsave(&amd_iommu_devtable_lock, flags);
  551. if (id > 0 && id < MAX_DOMAIN_ID)
  552. __clear_bit(id, amd_iommu_pd_alloc_bitmap);
  553. write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
  554. }
  555. #endif
  556. /*
  557. * Used to reserve address ranges in the aperture (e.g. for exclusion
  558. * ranges.
  559. */
  560. static void dma_ops_reserve_addresses(struct dma_ops_domain *dom,
  561. unsigned long start_page,
  562. unsigned int pages)
  563. {
  564. unsigned int last_page = dom->aperture_size >> PAGE_SHIFT;
  565. if (start_page + pages > last_page)
  566. pages = last_page - start_page;
  567. iommu_area_reserve(dom->bitmap, start_page, pages);
  568. }
  569. static void free_pagetable(struct protection_domain *domain)
  570. {
  571. int i, j;
  572. u64 *p1, *p2, *p3;
  573. p1 = domain->pt_root;
  574. if (!p1)
  575. return;
  576. for (i = 0; i < 512; ++i) {
  577. if (!IOMMU_PTE_PRESENT(p1[i]))
  578. continue;
  579. p2 = IOMMU_PTE_PAGE(p1[i]);
  580. for (j = 0; j < 512; ++j) {
  581. if (!IOMMU_PTE_PRESENT(p2[j]))
  582. continue;
  583. p3 = IOMMU_PTE_PAGE(p2[j]);
  584. free_page((unsigned long)p3);
  585. }
  586. free_page((unsigned long)p2);
  587. }
  588. free_page((unsigned long)p1);
  589. domain->pt_root = NULL;
  590. }
  591. /*
  592. * Free a domain, only used if something went wrong in the
  593. * allocation path and we need to free an already allocated page table
  594. */
  595. static void dma_ops_domain_free(struct dma_ops_domain *dom)
  596. {
  597. if (!dom)
  598. return;
  599. free_pagetable(&dom->domain);
  600. kfree(dom->pte_pages);
  601. kfree(dom->bitmap);
  602. kfree(dom);
  603. }
  604. /*
  605. * Allocates a new protection domain usable for the dma_ops functions.
  606. * It also intializes the page table and the address allocator data
  607. * structures required for the dma_ops interface
  608. */
  609. static struct dma_ops_domain *dma_ops_domain_alloc(struct amd_iommu *iommu,
  610. unsigned order)
  611. {
  612. struct dma_ops_domain *dma_dom;
  613. unsigned i, num_pte_pages;
  614. u64 *l2_pde;
  615. u64 address;
  616. /*
  617. * Currently the DMA aperture must be between 32 MB and 1GB in size
  618. */
  619. if ((order < 25) || (order > 30))
  620. return NULL;
  621. dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
  622. if (!dma_dom)
  623. return NULL;
  624. spin_lock_init(&dma_dom->domain.lock);
  625. dma_dom->domain.id = domain_id_alloc();
  626. if (dma_dom->domain.id == 0)
  627. goto free_dma_dom;
  628. dma_dom->domain.mode = PAGE_MODE_3_LEVEL;
  629. dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
  630. dma_dom->domain.flags = PD_DMA_OPS_MASK;
  631. dma_dom->domain.priv = dma_dom;
  632. if (!dma_dom->domain.pt_root)
  633. goto free_dma_dom;
  634. dma_dom->aperture_size = (1ULL << order);
  635. dma_dom->bitmap = kzalloc(dma_dom->aperture_size / (PAGE_SIZE * 8),
  636. GFP_KERNEL);
  637. if (!dma_dom->bitmap)
  638. goto free_dma_dom;
  639. /*
  640. * mark the first page as allocated so we never return 0 as
  641. * a valid dma-address. So we can use 0 as error value
  642. */
  643. dma_dom->bitmap[0] = 1;
  644. dma_dom->next_bit = 0;
  645. dma_dom->need_flush = false;
  646. dma_dom->target_dev = 0xffff;
  647. /* Intialize the exclusion range if necessary */
  648. if (iommu->exclusion_start &&
  649. iommu->exclusion_start < dma_dom->aperture_size) {
  650. unsigned long startpage = iommu->exclusion_start >> PAGE_SHIFT;
  651. int pages = iommu_num_pages(iommu->exclusion_start,
  652. iommu->exclusion_length,
  653. PAGE_SIZE);
  654. dma_ops_reserve_addresses(dma_dom, startpage, pages);
  655. }
  656. /*
  657. * At the last step, build the page tables so we don't need to
  658. * allocate page table pages in the dma_ops mapping/unmapping
  659. * path.
  660. */
  661. num_pte_pages = dma_dom->aperture_size / (PAGE_SIZE * 512);
  662. dma_dom->pte_pages = kzalloc(num_pte_pages * sizeof(void *),
  663. GFP_KERNEL);
  664. if (!dma_dom->pte_pages)
  665. goto free_dma_dom;
  666. l2_pde = (u64 *)get_zeroed_page(GFP_KERNEL);
  667. if (l2_pde == NULL)
  668. goto free_dma_dom;
  669. dma_dom->domain.pt_root[0] = IOMMU_L2_PDE(virt_to_phys(l2_pde));
  670. for (i = 0; i < num_pte_pages; ++i) {
  671. dma_dom->pte_pages[i] = (u64 *)get_zeroed_page(GFP_KERNEL);
  672. if (!dma_dom->pte_pages[i])
  673. goto free_dma_dom;
  674. address = virt_to_phys(dma_dom->pte_pages[i]);
  675. l2_pde[i] = IOMMU_L1_PDE(address);
  676. }
  677. return dma_dom;
  678. free_dma_dom:
  679. dma_ops_domain_free(dma_dom);
  680. return NULL;
  681. }
  682. /*
  683. * little helper function to check whether a given protection domain is a
  684. * dma_ops domain
  685. */
  686. static bool dma_ops_domain(struct protection_domain *domain)
  687. {
  688. return domain->flags & PD_DMA_OPS_MASK;
  689. }
  690. /*
  691. * Find out the protection domain structure for a given PCI device. This
  692. * will give us the pointer to the page table root for example.
  693. */
  694. static struct protection_domain *domain_for_device(u16 devid)
  695. {
  696. struct protection_domain *dom;
  697. unsigned long flags;
  698. read_lock_irqsave(&amd_iommu_devtable_lock, flags);
  699. dom = amd_iommu_pd_table[devid];
  700. read_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
  701. return dom;
  702. }
  703. /*
  704. * If a device is not yet associated with a domain, this function does
  705. * assigns it visible for the hardware
  706. */
  707. static void attach_device(struct amd_iommu *iommu,
  708. struct protection_domain *domain,
  709. u16 devid)
  710. {
  711. unsigned long flags;
  712. u64 pte_root = virt_to_phys(domain->pt_root);
  713. domain->dev_cnt += 1;
  714. pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
  715. << DEV_ENTRY_MODE_SHIFT;
  716. pte_root |= IOMMU_PTE_IR | IOMMU_PTE_IW | IOMMU_PTE_P | IOMMU_PTE_TV;
  717. write_lock_irqsave(&amd_iommu_devtable_lock, flags);
  718. amd_iommu_dev_table[devid].data[0] = lower_32_bits(pte_root);
  719. amd_iommu_dev_table[devid].data[1] = upper_32_bits(pte_root);
  720. amd_iommu_dev_table[devid].data[2] = domain->id;
  721. amd_iommu_pd_table[devid] = domain;
  722. write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
  723. iommu_queue_inv_dev_entry(iommu, devid);
  724. }
  725. /*
  726. * Removes a device from a protection domain (unlocked)
  727. */
  728. static void __detach_device(struct protection_domain *domain, u16 devid)
  729. {
  730. /* lock domain */
  731. spin_lock(&domain->lock);
  732. /* remove domain from the lookup table */
  733. amd_iommu_pd_table[devid] = NULL;
  734. /* remove entry from the device table seen by the hardware */
  735. amd_iommu_dev_table[devid].data[0] = IOMMU_PTE_P | IOMMU_PTE_TV;
  736. amd_iommu_dev_table[devid].data[1] = 0;
  737. amd_iommu_dev_table[devid].data[2] = 0;
  738. /* decrease reference counter */
  739. domain->dev_cnt -= 1;
  740. /* ready */
  741. spin_unlock(&domain->lock);
  742. }
  743. /*
  744. * Removes a device from a protection domain (with devtable_lock held)
  745. */
  746. static void detach_device(struct protection_domain *domain, u16 devid)
  747. {
  748. unsigned long flags;
  749. /* lock device table */
  750. write_lock_irqsave(&amd_iommu_devtable_lock, flags);
  751. __detach_device(domain, devid);
  752. write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
  753. }
  754. static int device_change_notifier(struct notifier_block *nb,
  755. unsigned long action, void *data)
  756. {
  757. struct device *dev = data;
  758. struct pci_dev *pdev = to_pci_dev(dev);
  759. u16 devid = calc_devid(pdev->bus->number, pdev->devfn);
  760. struct protection_domain *domain;
  761. struct dma_ops_domain *dma_domain;
  762. struct amd_iommu *iommu;
  763. if (devid > amd_iommu_last_bdf)
  764. goto out;
  765. devid = amd_iommu_alias_table[devid];
  766. iommu = amd_iommu_rlookup_table[devid];
  767. if (iommu == NULL)
  768. goto out;
  769. domain = domain_for_device(devid);
  770. if (domain && !dma_ops_domain(domain))
  771. WARN_ONCE(1, "AMD IOMMU WARNING: device %s already bound "
  772. "to a non-dma-ops domain\n", dev_name(dev));
  773. switch (action) {
  774. case BUS_NOTIFY_BOUND_DRIVER:
  775. if (domain)
  776. goto out;
  777. dma_domain = find_protection_domain(devid);
  778. if (!dma_domain)
  779. dma_domain = iommu->default_dom;
  780. attach_device(iommu, &dma_domain->domain, devid);
  781. printk(KERN_INFO "AMD IOMMU: Using protection domain %d for "
  782. "device %s\n", dma_domain->domain.id, dev_name(dev));
  783. break;
  784. case BUS_NOTIFY_UNBIND_DRIVER:
  785. if (!domain)
  786. goto out;
  787. detach_device(domain, devid);
  788. break;
  789. default:
  790. goto out;
  791. }
  792. iommu_queue_inv_dev_entry(iommu, devid);
  793. iommu_completion_wait(iommu);
  794. out:
  795. return 0;
  796. }
  797. struct notifier_block device_nb = {
  798. .notifier_call = device_change_notifier,
  799. };
  800. /*****************************************************************************
  801. *
  802. * The next functions belong to the dma_ops mapping/unmapping code.
  803. *
  804. *****************************************************************************/
  805. /*
  806. * This function checks if the driver got a valid device from the caller to
  807. * avoid dereferencing invalid pointers.
  808. */
  809. static bool check_device(struct device *dev)
  810. {
  811. if (!dev || !dev->dma_mask)
  812. return false;
  813. return true;
  814. }
  815. /*
  816. * In this function the list of preallocated protection domains is traversed to
  817. * find the domain for a specific device
  818. */
  819. static struct dma_ops_domain *find_protection_domain(u16 devid)
  820. {
  821. struct dma_ops_domain *entry, *ret = NULL;
  822. unsigned long flags;
  823. if (list_empty(&iommu_pd_list))
  824. return NULL;
  825. spin_lock_irqsave(&iommu_pd_list_lock, flags);
  826. list_for_each_entry(entry, &iommu_pd_list, list) {
  827. if (entry->target_dev == devid) {
  828. ret = entry;
  829. break;
  830. }
  831. }
  832. spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
  833. return ret;
  834. }
  835. /*
  836. * In the dma_ops path we only have the struct device. This function
  837. * finds the corresponding IOMMU, the protection domain and the
  838. * requestor id for a given device.
  839. * If the device is not yet associated with a domain this is also done
  840. * in this function.
  841. */
  842. static int get_device_resources(struct device *dev,
  843. struct amd_iommu **iommu,
  844. struct protection_domain **domain,
  845. u16 *bdf)
  846. {
  847. struct dma_ops_domain *dma_dom;
  848. struct pci_dev *pcidev;
  849. u16 _bdf;
  850. *iommu = NULL;
  851. *domain = NULL;
  852. *bdf = 0xffff;
  853. if (dev->bus != &pci_bus_type)
  854. return 0;
  855. pcidev = to_pci_dev(dev);
  856. _bdf = calc_devid(pcidev->bus->number, pcidev->devfn);
  857. /* device not translated by any IOMMU in the system? */
  858. if (_bdf > amd_iommu_last_bdf)
  859. return 0;
  860. *bdf = amd_iommu_alias_table[_bdf];
  861. *iommu = amd_iommu_rlookup_table[*bdf];
  862. if (*iommu == NULL)
  863. return 0;
  864. *domain = domain_for_device(*bdf);
  865. if (*domain == NULL) {
  866. dma_dom = find_protection_domain(*bdf);
  867. if (!dma_dom)
  868. dma_dom = (*iommu)->default_dom;
  869. *domain = &dma_dom->domain;
  870. attach_device(*iommu, *domain, *bdf);
  871. printk(KERN_INFO "AMD IOMMU: Using protection domain %d for "
  872. "device ", (*domain)->id);
  873. print_devid(_bdf, 1);
  874. }
  875. if (domain_for_device(_bdf) == NULL)
  876. attach_device(*iommu, *domain, _bdf);
  877. return 1;
  878. }
  879. /*
  880. * This is the generic map function. It maps one 4kb page at paddr to
  881. * the given address in the DMA address space for the domain.
  882. */
  883. static dma_addr_t dma_ops_domain_map(struct amd_iommu *iommu,
  884. struct dma_ops_domain *dom,
  885. unsigned long address,
  886. phys_addr_t paddr,
  887. int direction)
  888. {
  889. u64 *pte, __pte;
  890. WARN_ON(address > dom->aperture_size);
  891. paddr &= PAGE_MASK;
  892. pte = dom->pte_pages[IOMMU_PTE_L1_INDEX(address)];
  893. pte += IOMMU_PTE_L0_INDEX(address);
  894. __pte = paddr | IOMMU_PTE_P | IOMMU_PTE_FC;
  895. if (direction == DMA_TO_DEVICE)
  896. __pte |= IOMMU_PTE_IR;
  897. else if (direction == DMA_FROM_DEVICE)
  898. __pte |= IOMMU_PTE_IW;
  899. else if (direction == DMA_BIDIRECTIONAL)
  900. __pte |= IOMMU_PTE_IR | IOMMU_PTE_IW;
  901. WARN_ON(*pte);
  902. *pte = __pte;
  903. return (dma_addr_t)address;
  904. }
  905. /*
  906. * The generic unmapping function for on page in the DMA address space.
  907. */
  908. static void dma_ops_domain_unmap(struct amd_iommu *iommu,
  909. struct dma_ops_domain *dom,
  910. unsigned long address)
  911. {
  912. u64 *pte;
  913. if (address >= dom->aperture_size)
  914. return;
  915. WARN_ON(address & ~PAGE_MASK || address >= dom->aperture_size);
  916. pte = dom->pte_pages[IOMMU_PTE_L1_INDEX(address)];
  917. pte += IOMMU_PTE_L0_INDEX(address);
  918. WARN_ON(!*pte);
  919. *pte = 0ULL;
  920. }
  921. /*
  922. * This function contains common code for mapping of a physically
  923. * contiguous memory region into DMA address space. It is used by all
  924. * mapping functions provided with this IOMMU driver.
  925. * Must be called with the domain lock held.
  926. */
  927. static dma_addr_t __map_single(struct device *dev,
  928. struct amd_iommu *iommu,
  929. struct dma_ops_domain *dma_dom,
  930. phys_addr_t paddr,
  931. size_t size,
  932. int dir,
  933. bool align,
  934. u64 dma_mask)
  935. {
  936. dma_addr_t offset = paddr & ~PAGE_MASK;
  937. dma_addr_t address, start;
  938. unsigned int pages;
  939. unsigned long align_mask = 0;
  940. int i;
  941. pages = iommu_num_pages(paddr, size, PAGE_SIZE);
  942. paddr &= PAGE_MASK;
  943. if (align)
  944. align_mask = (1UL << get_order(size)) - 1;
  945. address = dma_ops_alloc_addresses(dev, dma_dom, pages, align_mask,
  946. dma_mask);
  947. if (unlikely(address == bad_dma_address))
  948. goto out;
  949. start = address;
  950. for (i = 0; i < pages; ++i) {
  951. dma_ops_domain_map(iommu, dma_dom, start, paddr, dir);
  952. paddr += PAGE_SIZE;
  953. start += PAGE_SIZE;
  954. }
  955. address += offset;
  956. if (unlikely(dma_dom->need_flush && !amd_iommu_unmap_flush)) {
  957. iommu_flush_tlb(iommu, dma_dom->domain.id);
  958. dma_dom->need_flush = false;
  959. } else if (unlikely(iommu_has_npcache(iommu)))
  960. iommu_flush_pages(iommu, dma_dom->domain.id, address, size);
  961. out:
  962. return address;
  963. }
  964. /*
  965. * Does the reverse of the __map_single function. Must be called with
  966. * the domain lock held too
  967. */
  968. static void __unmap_single(struct amd_iommu *iommu,
  969. struct dma_ops_domain *dma_dom,
  970. dma_addr_t dma_addr,
  971. size_t size,
  972. int dir)
  973. {
  974. dma_addr_t i, start;
  975. unsigned int pages;
  976. if ((dma_addr == bad_dma_address) ||
  977. (dma_addr + size > dma_dom->aperture_size))
  978. return;
  979. pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
  980. dma_addr &= PAGE_MASK;
  981. start = dma_addr;
  982. for (i = 0; i < pages; ++i) {
  983. dma_ops_domain_unmap(iommu, dma_dom, start);
  984. start += PAGE_SIZE;
  985. }
  986. dma_ops_free_addresses(dma_dom, dma_addr, pages);
  987. if (amd_iommu_unmap_flush || dma_dom->need_flush) {
  988. iommu_flush_pages(iommu, dma_dom->domain.id, dma_addr, size);
  989. dma_dom->need_flush = false;
  990. }
  991. }
  992. /*
  993. * The exported map_single function for dma_ops.
  994. */
  995. static dma_addr_t map_single(struct device *dev, phys_addr_t paddr,
  996. size_t size, int dir)
  997. {
  998. unsigned long flags;
  999. struct amd_iommu *iommu;
  1000. struct protection_domain *domain;
  1001. u16 devid;
  1002. dma_addr_t addr;
  1003. u64 dma_mask;
  1004. if (!check_device(dev))
  1005. return bad_dma_address;
  1006. dma_mask = *dev->dma_mask;
  1007. get_device_resources(dev, &iommu, &domain, &devid);
  1008. if (iommu == NULL || domain == NULL)
  1009. /* device not handled by any AMD IOMMU */
  1010. return (dma_addr_t)paddr;
  1011. if (!dma_ops_domain(domain))
  1012. return bad_dma_address;
  1013. spin_lock_irqsave(&domain->lock, flags);
  1014. addr = __map_single(dev, iommu, domain->priv, paddr, size, dir, false,
  1015. dma_mask);
  1016. if (addr == bad_dma_address)
  1017. goto out;
  1018. iommu_completion_wait(iommu);
  1019. out:
  1020. spin_unlock_irqrestore(&domain->lock, flags);
  1021. return addr;
  1022. }
  1023. /*
  1024. * The exported unmap_single function for dma_ops.
  1025. */
  1026. static void unmap_single(struct device *dev, dma_addr_t dma_addr,
  1027. size_t size, int dir)
  1028. {
  1029. unsigned long flags;
  1030. struct amd_iommu *iommu;
  1031. struct protection_domain *domain;
  1032. u16 devid;
  1033. if (!check_device(dev) ||
  1034. !get_device_resources(dev, &iommu, &domain, &devid))
  1035. /* device not handled by any AMD IOMMU */
  1036. return;
  1037. if (!dma_ops_domain(domain))
  1038. return;
  1039. spin_lock_irqsave(&domain->lock, flags);
  1040. __unmap_single(iommu, domain->priv, dma_addr, size, dir);
  1041. iommu_completion_wait(iommu);
  1042. spin_unlock_irqrestore(&domain->lock, flags);
  1043. }
  1044. /*
  1045. * This is a special map_sg function which is used if we should map a
  1046. * device which is not handled by an AMD IOMMU in the system.
  1047. */
  1048. static int map_sg_no_iommu(struct device *dev, struct scatterlist *sglist,
  1049. int nelems, int dir)
  1050. {
  1051. struct scatterlist *s;
  1052. int i;
  1053. for_each_sg(sglist, s, nelems, i) {
  1054. s->dma_address = (dma_addr_t)sg_phys(s);
  1055. s->dma_length = s->length;
  1056. }
  1057. return nelems;
  1058. }
  1059. /*
  1060. * The exported map_sg function for dma_ops (handles scatter-gather
  1061. * lists).
  1062. */
  1063. static int map_sg(struct device *dev, struct scatterlist *sglist,
  1064. int nelems, int dir)
  1065. {
  1066. unsigned long flags;
  1067. struct amd_iommu *iommu;
  1068. struct protection_domain *domain;
  1069. u16 devid;
  1070. int i;
  1071. struct scatterlist *s;
  1072. phys_addr_t paddr;
  1073. int mapped_elems = 0;
  1074. u64 dma_mask;
  1075. if (!check_device(dev))
  1076. return 0;
  1077. dma_mask = *dev->dma_mask;
  1078. get_device_resources(dev, &iommu, &domain, &devid);
  1079. if (!iommu || !domain)
  1080. return map_sg_no_iommu(dev, sglist, nelems, dir);
  1081. if (!dma_ops_domain(domain))
  1082. return 0;
  1083. spin_lock_irqsave(&domain->lock, flags);
  1084. for_each_sg(sglist, s, nelems, i) {
  1085. paddr = sg_phys(s);
  1086. s->dma_address = __map_single(dev, iommu, domain->priv,
  1087. paddr, s->length, dir, false,
  1088. dma_mask);
  1089. if (s->dma_address) {
  1090. s->dma_length = s->length;
  1091. mapped_elems++;
  1092. } else
  1093. goto unmap;
  1094. }
  1095. iommu_completion_wait(iommu);
  1096. out:
  1097. spin_unlock_irqrestore(&domain->lock, flags);
  1098. return mapped_elems;
  1099. unmap:
  1100. for_each_sg(sglist, s, mapped_elems, i) {
  1101. if (s->dma_address)
  1102. __unmap_single(iommu, domain->priv, s->dma_address,
  1103. s->dma_length, dir);
  1104. s->dma_address = s->dma_length = 0;
  1105. }
  1106. mapped_elems = 0;
  1107. goto out;
  1108. }
  1109. /*
  1110. * The exported map_sg function for dma_ops (handles scatter-gather
  1111. * lists).
  1112. */
  1113. static void unmap_sg(struct device *dev, struct scatterlist *sglist,
  1114. int nelems, int dir)
  1115. {
  1116. unsigned long flags;
  1117. struct amd_iommu *iommu;
  1118. struct protection_domain *domain;
  1119. struct scatterlist *s;
  1120. u16 devid;
  1121. int i;
  1122. if (!check_device(dev) ||
  1123. !get_device_resources(dev, &iommu, &domain, &devid))
  1124. return;
  1125. if (!dma_ops_domain(domain))
  1126. return;
  1127. spin_lock_irqsave(&domain->lock, flags);
  1128. for_each_sg(sglist, s, nelems, i) {
  1129. __unmap_single(iommu, domain->priv, s->dma_address,
  1130. s->dma_length, dir);
  1131. s->dma_address = s->dma_length = 0;
  1132. }
  1133. iommu_completion_wait(iommu);
  1134. spin_unlock_irqrestore(&domain->lock, flags);
  1135. }
  1136. /*
  1137. * The exported alloc_coherent function for dma_ops.
  1138. */
  1139. static void *alloc_coherent(struct device *dev, size_t size,
  1140. dma_addr_t *dma_addr, gfp_t flag)
  1141. {
  1142. unsigned long flags;
  1143. void *virt_addr;
  1144. struct amd_iommu *iommu;
  1145. struct protection_domain *domain;
  1146. u16 devid;
  1147. phys_addr_t paddr;
  1148. u64 dma_mask = dev->coherent_dma_mask;
  1149. if (!check_device(dev))
  1150. return NULL;
  1151. if (!get_device_resources(dev, &iommu, &domain, &devid))
  1152. flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
  1153. flag |= __GFP_ZERO;
  1154. virt_addr = (void *)__get_free_pages(flag, get_order(size));
  1155. if (!virt_addr)
  1156. return 0;
  1157. paddr = virt_to_phys(virt_addr);
  1158. if (!iommu || !domain) {
  1159. *dma_addr = (dma_addr_t)paddr;
  1160. return virt_addr;
  1161. }
  1162. if (!dma_ops_domain(domain))
  1163. goto out_free;
  1164. if (!dma_mask)
  1165. dma_mask = *dev->dma_mask;
  1166. spin_lock_irqsave(&domain->lock, flags);
  1167. *dma_addr = __map_single(dev, iommu, domain->priv, paddr,
  1168. size, DMA_BIDIRECTIONAL, true, dma_mask);
  1169. if (*dma_addr == bad_dma_address)
  1170. goto out_free;
  1171. iommu_completion_wait(iommu);
  1172. spin_unlock_irqrestore(&domain->lock, flags);
  1173. return virt_addr;
  1174. out_free:
  1175. free_pages((unsigned long)virt_addr, get_order(size));
  1176. return NULL;
  1177. }
  1178. /*
  1179. * The exported free_coherent function for dma_ops.
  1180. */
  1181. static void free_coherent(struct device *dev, size_t size,
  1182. void *virt_addr, dma_addr_t dma_addr)
  1183. {
  1184. unsigned long flags;
  1185. struct amd_iommu *iommu;
  1186. struct protection_domain *domain;
  1187. u16 devid;
  1188. if (!check_device(dev))
  1189. return;
  1190. get_device_resources(dev, &iommu, &domain, &devid);
  1191. if (!iommu || !domain)
  1192. goto free_mem;
  1193. if (!dma_ops_domain(domain))
  1194. goto free_mem;
  1195. spin_lock_irqsave(&domain->lock, flags);
  1196. __unmap_single(iommu, domain->priv, dma_addr, size, DMA_BIDIRECTIONAL);
  1197. iommu_completion_wait(iommu);
  1198. spin_unlock_irqrestore(&domain->lock, flags);
  1199. free_mem:
  1200. free_pages((unsigned long)virt_addr, get_order(size));
  1201. }
  1202. /*
  1203. * This function is called by the DMA layer to find out if we can handle a
  1204. * particular device. It is part of the dma_ops.
  1205. */
  1206. static int amd_iommu_dma_supported(struct device *dev, u64 mask)
  1207. {
  1208. u16 bdf;
  1209. struct pci_dev *pcidev;
  1210. /* No device or no PCI device */
  1211. if (!dev || dev->bus != &pci_bus_type)
  1212. return 0;
  1213. pcidev = to_pci_dev(dev);
  1214. bdf = calc_devid(pcidev->bus->number, pcidev->devfn);
  1215. /* Out of our scope? */
  1216. if (bdf > amd_iommu_last_bdf)
  1217. return 0;
  1218. return 1;
  1219. }
  1220. /*
  1221. * The function for pre-allocating protection domains.
  1222. *
  1223. * If the driver core informs the DMA layer if a driver grabs a device
  1224. * we don't need to preallocate the protection domains anymore.
  1225. * For now we have to.
  1226. */
  1227. void prealloc_protection_domains(void)
  1228. {
  1229. struct pci_dev *dev = NULL;
  1230. struct dma_ops_domain *dma_dom;
  1231. struct amd_iommu *iommu;
  1232. int order = amd_iommu_aperture_order;
  1233. u16 devid;
  1234. while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
  1235. devid = (dev->bus->number << 8) | dev->devfn;
  1236. if (devid > amd_iommu_last_bdf)
  1237. continue;
  1238. devid = amd_iommu_alias_table[devid];
  1239. if (domain_for_device(devid))
  1240. continue;
  1241. iommu = amd_iommu_rlookup_table[devid];
  1242. if (!iommu)
  1243. continue;
  1244. dma_dom = dma_ops_domain_alloc(iommu, order);
  1245. if (!dma_dom)
  1246. continue;
  1247. init_unity_mappings_for_device(dma_dom, devid);
  1248. dma_dom->target_dev = devid;
  1249. list_add_tail(&dma_dom->list, &iommu_pd_list);
  1250. }
  1251. }
  1252. static struct dma_mapping_ops amd_iommu_dma_ops = {
  1253. .alloc_coherent = alloc_coherent,
  1254. .free_coherent = free_coherent,
  1255. .map_single = map_single,
  1256. .unmap_single = unmap_single,
  1257. .map_sg = map_sg,
  1258. .unmap_sg = unmap_sg,
  1259. .dma_supported = amd_iommu_dma_supported,
  1260. };
  1261. /*
  1262. * The function which clues the AMD IOMMU driver into dma_ops.
  1263. */
  1264. int __init amd_iommu_init_dma_ops(void)
  1265. {
  1266. struct amd_iommu *iommu;
  1267. int order = amd_iommu_aperture_order;
  1268. int ret;
  1269. /*
  1270. * first allocate a default protection domain for every IOMMU we
  1271. * found in the system. Devices not assigned to any other
  1272. * protection domain will be assigned to the default one.
  1273. */
  1274. list_for_each_entry(iommu, &amd_iommu_list, list) {
  1275. iommu->default_dom = dma_ops_domain_alloc(iommu, order);
  1276. if (iommu->default_dom == NULL)
  1277. return -ENOMEM;
  1278. iommu->default_dom->domain.flags |= PD_DEFAULT_MASK;
  1279. ret = iommu_init_unity_mappings(iommu);
  1280. if (ret)
  1281. goto free_domains;
  1282. }
  1283. /*
  1284. * If device isolation is enabled, pre-allocate the protection
  1285. * domains for each device.
  1286. */
  1287. if (amd_iommu_isolate)
  1288. prealloc_protection_domains();
  1289. iommu_detected = 1;
  1290. force_iommu = 1;
  1291. bad_dma_address = 0;
  1292. #ifdef CONFIG_GART_IOMMU
  1293. gart_iommu_aperture_disabled = 1;
  1294. gart_iommu_aperture = 0;
  1295. #endif
  1296. /* Make the driver finally visible to the drivers */
  1297. dma_ops = &amd_iommu_dma_ops;
  1298. #ifdef CONFIG_IOMMU_API
  1299. register_iommu(&amd_iommu_ops);
  1300. #endif
  1301. bus_register_notifier(&pci_bus_type, &device_nb);
  1302. return 0;
  1303. free_domains:
  1304. list_for_each_entry(iommu, &amd_iommu_list, list) {
  1305. if (iommu->default_dom)
  1306. dma_ops_domain_free(iommu->default_dom);
  1307. }
  1308. return ret;
  1309. }
  1310. /*****************************************************************************
  1311. *
  1312. * The following functions belong to the exported interface of AMD IOMMU
  1313. *
  1314. * This interface allows access to lower level functions of the IOMMU
  1315. * like protection domain handling and assignement of devices to domains
  1316. * which is not possible with the dma_ops interface.
  1317. *
  1318. *****************************************************************************/
  1319. #ifdef CONFIG_IOMMU_API
  1320. static void cleanup_domain(struct protection_domain *domain)
  1321. {
  1322. unsigned long flags;
  1323. u16 devid;
  1324. write_lock_irqsave(&amd_iommu_devtable_lock, flags);
  1325. for (devid = 0; devid <= amd_iommu_last_bdf; ++devid)
  1326. if (amd_iommu_pd_table[devid] == domain)
  1327. __detach_device(domain, devid);
  1328. write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
  1329. }
  1330. static int amd_iommu_domain_init(struct iommu_domain *dom)
  1331. {
  1332. struct protection_domain *domain;
  1333. domain = kzalloc(sizeof(*domain), GFP_KERNEL);
  1334. if (!domain)
  1335. return -ENOMEM;
  1336. spin_lock_init(&domain->lock);
  1337. domain->mode = PAGE_MODE_3_LEVEL;
  1338. domain->id = domain_id_alloc();
  1339. if (!domain->id)
  1340. goto out_free;
  1341. domain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
  1342. if (!domain->pt_root)
  1343. goto out_free;
  1344. dom->priv = domain;
  1345. return 0;
  1346. out_free:
  1347. kfree(domain);
  1348. return -ENOMEM;
  1349. }
  1350. static void amd_iommu_domain_destroy(struct iommu_domain *dom)
  1351. {
  1352. struct protection_domain *domain = dom->priv;
  1353. if (!domain)
  1354. return;
  1355. if (domain->dev_cnt > 0)
  1356. cleanup_domain(domain);
  1357. BUG_ON(domain->dev_cnt != 0);
  1358. free_pagetable(domain);
  1359. domain_id_free(domain->id);
  1360. kfree(domain);
  1361. dom->priv = NULL;
  1362. }
  1363. static void amd_iommu_detach_device(struct iommu_domain *dom,
  1364. struct device *dev)
  1365. {
  1366. struct protection_domain *domain = dom->priv;
  1367. struct amd_iommu *iommu;
  1368. struct pci_dev *pdev;
  1369. u16 devid;
  1370. if (dev->bus != &pci_bus_type)
  1371. return;
  1372. pdev = to_pci_dev(dev);
  1373. devid = calc_devid(pdev->bus->number, pdev->devfn);
  1374. if (devid > 0)
  1375. detach_device(domain, devid);
  1376. iommu = amd_iommu_rlookup_table[devid];
  1377. if (!iommu)
  1378. return;
  1379. iommu_queue_inv_dev_entry(iommu, devid);
  1380. iommu_completion_wait(iommu);
  1381. }
  1382. static int amd_iommu_attach_device(struct iommu_domain *dom,
  1383. struct device *dev)
  1384. {
  1385. struct protection_domain *domain = dom->priv;
  1386. struct protection_domain *old_domain;
  1387. struct amd_iommu *iommu;
  1388. struct pci_dev *pdev;
  1389. u16 devid;
  1390. if (dev->bus != &pci_bus_type)
  1391. return -EINVAL;
  1392. pdev = to_pci_dev(dev);
  1393. devid = calc_devid(pdev->bus->number, pdev->devfn);
  1394. if (devid >= amd_iommu_last_bdf ||
  1395. devid != amd_iommu_alias_table[devid])
  1396. return -EINVAL;
  1397. iommu = amd_iommu_rlookup_table[devid];
  1398. if (!iommu)
  1399. return -EINVAL;
  1400. old_domain = domain_for_device(devid);
  1401. if (old_domain)
  1402. return -EBUSY;
  1403. attach_device(iommu, domain, devid);
  1404. iommu_completion_wait(iommu);
  1405. return 0;
  1406. }
  1407. static int amd_iommu_map_range(struct iommu_domain *dom,
  1408. unsigned long iova, phys_addr_t paddr,
  1409. size_t size, int iommu_prot)
  1410. {
  1411. struct protection_domain *domain = dom->priv;
  1412. unsigned long i, npages = iommu_num_pages(paddr, size, PAGE_SIZE);
  1413. int prot = 0;
  1414. int ret;
  1415. if (iommu_prot & IOMMU_READ)
  1416. prot |= IOMMU_PROT_IR;
  1417. if (iommu_prot & IOMMU_WRITE)
  1418. prot |= IOMMU_PROT_IW;
  1419. iova &= PAGE_MASK;
  1420. paddr &= PAGE_MASK;
  1421. for (i = 0; i < npages; ++i) {
  1422. ret = iommu_map_page(domain, iova, paddr, prot);
  1423. if (ret)
  1424. return ret;
  1425. iova += PAGE_SIZE;
  1426. paddr += PAGE_SIZE;
  1427. }
  1428. return 0;
  1429. }
  1430. static void amd_iommu_unmap_range(struct iommu_domain *dom,
  1431. unsigned long iova, size_t size)
  1432. {
  1433. struct protection_domain *domain = dom->priv;
  1434. unsigned long i, npages = iommu_num_pages(iova, size, PAGE_SIZE);
  1435. iova &= PAGE_MASK;
  1436. for (i = 0; i < npages; ++i) {
  1437. iommu_unmap_page(domain, iova);
  1438. iova += PAGE_SIZE;
  1439. }
  1440. iommu_flush_domain(domain->id);
  1441. }
  1442. static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
  1443. unsigned long iova)
  1444. {
  1445. struct protection_domain *domain = dom->priv;
  1446. unsigned long offset = iova & ~PAGE_MASK;
  1447. phys_addr_t paddr;
  1448. u64 *pte;
  1449. pte = &domain->pt_root[IOMMU_PTE_L2_INDEX(iova)];
  1450. if (!IOMMU_PTE_PRESENT(*pte))
  1451. return 0;
  1452. pte = IOMMU_PTE_PAGE(*pte);
  1453. pte = &pte[IOMMU_PTE_L1_INDEX(iova)];
  1454. if (!IOMMU_PTE_PRESENT(*pte))
  1455. return 0;
  1456. pte = IOMMU_PTE_PAGE(*pte);
  1457. pte = &pte[IOMMU_PTE_L0_INDEX(iova)];
  1458. if (!IOMMU_PTE_PRESENT(*pte))
  1459. return 0;
  1460. paddr = *pte & IOMMU_PAGE_MASK;
  1461. paddr |= offset;
  1462. return paddr;
  1463. }
  1464. static struct iommu_ops amd_iommu_ops = {
  1465. .domain_init = amd_iommu_domain_init,
  1466. .domain_destroy = amd_iommu_domain_destroy,
  1467. .attach_dev = amd_iommu_attach_device,
  1468. .detach_dev = amd_iommu_detach_device,
  1469. .map = amd_iommu_map_range,
  1470. .unmap = amd_iommu_unmap_range,
  1471. .iova_to_phys = amd_iommu_iova_to_phys,
  1472. };
  1473. #endif