trans.c 45 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639
  1. /******************************************************************************
  2. *
  3. * This file is provided under a dual BSD/GPLv2 license. When using or
  4. * redistributing this file, you may do so under either license.
  5. *
  6. * GPL LICENSE SUMMARY
  7. *
  8. * Copyright(c) 2007 - 2013 Intel Corporation. All rights reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of version 2 of the GNU General Public License as
  12. * published by the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but
  15. * WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  17. * General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  22. * USA
  23. *
  24. * The full GNU General Public License is included in this distribution
  25. * in the file called COPYING.
  26. *
  27. * Contact Information:
  28. * Intel Linux Wireless <ilw@linux.intel.com>
  29. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  30. *
  31. * BSD LICENSE
  32. *
  33. * Copyright(c) 2005 - 2013 Intel Corporation. All rights reserved.
  34. * All rights reserved.
  35. *
  36. * Redistribution and use in source and binary forms, with or without
  37. * modification, are permitted provided that the following conditions
  38. * are met:
  39. *
  40. * * Redistributions of source code must retain the above copyright
  41. * notice, this list of conditions and the following disclaimer.
  42. * * Redistributions in binary form must reproduce the above copyright
  43. * notice, this list of conditions and the following disclaimer in
  44. * the documentation and/or other materials provided with the
  45. * distribution.
  46. * * Neither the name Intel Corporation nor the names of its
  47. * contributors may be used to endorse or promote products derived
  48. * from this software without specific prior written permission.
  49. *
  50. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  51. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  52. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  53. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  54. * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  55. * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  56. * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  57. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  58. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  59. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  60. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  61. *
  62. *****************************************************************************/
  63. #include <linux/pci.h>
  64. #include <linux/pci-aspm.h>
  65. #include <linux/interrupt.h>
  66. #include <linux/debugfs.h>
  67. #include <linux/sched.h>
  68. #include <linux/bitops.h>
  69. #include <linux/gfp.h>
  70. #include "iwl-drv.h"
  71. #include "iwl-trans.h"
  72. #include "iwl-csr.h"
  73. #include "iwl-prph.h"
  74. #include "iwl-agn-hw.h"
  75. #include "internal.h"
  76. static void __iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans,
  77. u32 reg, u32 mask, u32 value)
  78. {
  79. u32 v;
  80. #ifdef CONFIG_IWLWIFI_DEBUG
  81. WARN_ON_ONCE(value & ~mask);
  82. #endif
  83. v = iwl_read32(trans, reg);
  84. v &= ~mask;
  85. v |= value;
  86. iwl_write32(trans, reg, v);
  87. }
  88. static inline void __iwl_trans_pcie_clear_bit(struct iwl_trans *trans,
  89. u32 reg, u32 mask)
  90. {
  91. __iwl_trans_pcie_set_bits_mask(trans, reg, mask, 0);
  92. }
  93. static inline void __iwl_trans_pcie_set_bit(struct iwl_trans *trans,
  94. u32 reg, u32 mask)
  95. {
  96. __iwl_trans_pcie_set_bits_mask(trans, reg, mask, mask);
  97. }
  98. static void iwl_pcie_set_pwr(struct iwl_trans *trans, bool vaux)
  99. {
  100. if (vaux && pci_pme_capable(to_pci_dev(trans->dev), PCI_D3cold))
  101. iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
  102. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  103. ~APMG_PS_CTRL_MSK_PWR_SRC);
  104. else
  105. iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
  106. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  107. ~APMG_PS_CTRL_MSK_PWR_SRC);
  108. }
  109. /* PCI registers */
  110. #define PCI_CFG_RETRY_TIMEOUT 0x041
  111. static void iwl_pcie_apm_config(struct iwl_trans *trans)
  112. {
  113. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  114. u16 lctl;
  115. /*
  116. * HW bug W/A for instability in PCIe bus L0S->L1 transition.
  117. * Check if BIOS (or OS) enabled L1-ASPM on this device.
  118. * If so (likely), disable L0S, so device moves directly L0->L1;
  119. * costs negligible amount of power savings.
  120. * If not (unlikely), enable L0S, so there is at least some
  121. * power savings, even without L1.
  122. */
  123. pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_LNKCTL, &lctl);
  124. if (lctl & PCI_EXP_LNKCTL_ASPM_L1) {
  125. /* L1-ASPM enabled; disable(!) L0S */
  126. iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
  127. dev_info(trans->dev, "L1 Enabled; Disabling L0S\n");
  128. } else {
  129. /* L1-ASPM disabled; enable(!) L0S */
  130. iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
  131. dev_info(trans->dev, "L1 Disabled; Enabling L0S\n");
  132. }
  133. trans->pm_support = !(lctl & PCI_EXP_LNKCTL_ASPM_L0S);
  134. }
  135. /*
  136. * Start up NIC's basic functionality after it has been reset
  137. * (e.g. after platform boot, or shutdown via iwl_pcie_apm_stop())
  138. * NOTE: This does not load uCode nor start the embedded processor
  139. */
  140. static int iwl_pcie_apm_init(struct iwl_trans *trans)
  141. {
  142. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  143. int ret = 0;
  144. IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
  145. /*
  146. * Use "set_bit" below rather than "write", to preserve any hardware
  147. * bits already set by default after reset.
  148. */
  149. /* Disable L0S exit timer (platform NMI Work/Around) */
  150. iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
  151. CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
  152. /*
  153. * Disable L0s without affecting L1;
  154. * don't wait for ICH L0s (ICH bug W/A)
  155. */
  156. iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
  157. CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
  158. /* Set FH wait threshold to maximum (HW error during stress W/A) */
  159. iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
  160. /*
  161. * Enable HAP INTA (interrupt from management bus) to
  162. * wake device's PCI Express link L1a -> L0s
  163. */
  164. iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
  165. CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
  166. iwl_pcie_apm_config(trans);
  167. /* Configure analog phase-lock-loop before activating to D0A */
  168. if (trans->cfg->base_params->pll_cfg_val)
  169. iwl_set_bit(trans, CSR_ANA_PLL_CFG,
  170. trans->cfg->base_params->pll_cfg_val);
  171. /*
  172. * Set "initialization complete" bit to move adapter from
  173. * D0U* --> D0A* (powered-up active) state.
  174. */
  175. iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  176. /*
  177. * Wait for clock stabilization; once stabilized, access to
  178. * device-internal resources is supported, e.g. iwl_write_prph()
  179. * and accesses to uCode SRAM.
  180. */
  181. ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
  182. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
  183. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  184. if (ret < 0) {
  185. IWL_DEBUG_INFO(trans, "Failed to init the card\n");
  186. goto out;
  187. }
  188. /*
  189. * Enable DMA clock and wait for it to stabilize.
  190. *
  191. * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
  192. * do not disable clocks. This preserves any hardware bits already
  193. * set by default in "CLK_CTRL_REG" after reset.
  194. */
  195. iwl_write_prph(trans, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
  196. udelay(20);
  197. /* Disable L1-Active */
  198. iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
  199. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  200. /* Clear the interrupt in APMG if the NIC is in RFKILL */
  201. iwl_write_prph(trans, APMG_RTC_INT_STT_REG, APMG_RTC_INT_STT_RFKILL);
  202. set_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
  203. out:
  204. return ret;
  205. }
  206. static int iwl_pcie_apm_stop_master(struct iwl_trans *trans)
  207. {
  208. int ret = 0;
  209. /* stop device's busmaster DMA activity */
  210. iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
  211. ret = iwl_poll_bit(trans, CSR_RESET,
  212. CSR_RESET_REG_FLAG_MASTER_DISABLED,
  213. CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
  214. if (ret)
  215. IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
  216. IWL_DEBUG_INFO(trans, "stop master\n");
  217. return ret;
  218. }
  219. static void iwl_pcie_apm_stop(struct iwl_trans *trans)
  220. {
  221. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  222. IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
  223. clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
  224. /* Stop device's DMA activity */
  225. iwl_pcie_apm_stop_master(trans);
  226. /* Reset the entire device */
  227. iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  228. udelay(10);
  229. /*
  230. * Clear "initialization complete" bit to move adapter from
  231. * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
  232. */
  233. iwl_clear_bit(trans, CSR_GP_CNTRL,
  234. CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  235. }
  236. static int iwl_pcie_nic_init(struct iwl_trans *trans)
  237. {
  238. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  239. unsigned long flags;
  240. /* nic_init */
  241. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  242. iwl_pcie_apm_init(trans);
  243. /* Set interrupt coalescing calibration timer to default (512 usecs) */
  244. iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_CALIB_TIMEOUT_DEF);
  245. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  246. iwl_pcie_set_pwr(trans, false);
  247. iwl_op_mode_nic_config(trans->op_mode);
  248. /* Allocate the RX queue, or reset if it is already allocated */
  249. iwl_pcie_rx_init(trans);
  250. /* Allocate or reset and init all Tx and Command queues */
  251. if (iwl_pcie_tx_init(trans))
  252. return -ENOMEM;
  253. if (trans->cfg->base_params->shadow_reg_enable) {
  254. /* enable shadow regs in HW */
  255. iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
  256. IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
  257. }
  258. return 0;
  259. }
  260. #define HW_READY_TIMEOUT (50)
  261. /* Note: returns poll_bit return value, which is >= 0 if success */
  262. static int iwl_pcie_set_hw_ready(struct iwl_trans *trans)
  263. {
  264. int ret;
  265. iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
  266. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
  267. /* See if we got it */
  268. ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
  269. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  270. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  271. HW_READY_TIMEOUT);
  272. IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
  273. return ret;
  274. }
  275. /* Note: returns standard 0/-ERROR code */
  276. static int iwl_pcie_prepare_card_hw(struct iwl_trans *trans)
  277. {
  278. int ret;
  279. int t = 0;
  280. IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
  281. ret = iwl_pcie_set_hw_ready(trans);
  282. /* If the card is ready, exit 0 */
  283. if (ret >= 0)
  284. return 0;
  285. /* If HW is not ready, prepare the conditions to check again */
  286. iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
  287. CSR_HW_IF_CONFIG_REG_PREPARE);
  288. do {
  289. ret = iwl_pcie_set_hw_ready(trans);
  290. if (ret >= 0)
  291. return 0;
  292. usleep_range(200, 1000);
  293. t += 200;
  294. } while (t < 150000);
  295. return ret;
  296. }
  297. /*
  298. * ucode
  299. */
  300. static int iwl_pcie_load_firmware_chunk(struct iwl_trans *trans, u32 dst_addr,
  301. dma_addr_t phy_addr, u32 byte_cnt)
  302. {
  303. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  304. int ret;
  305. trans_pcie->ucode_write_complete = false;
  306. iwl_write_direct32(trans,
  307. FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
  308. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
  309. iwl_write_direct32(trans,
  310. FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL),
  311. dst_addr);
  312. iwl_write_direct32(trans,
  313. FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
  314. phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
  315. iwl_write_direct32(trans,
  316. FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
  317. (iwl_get_dma_hi_addr(phy_addr)
  318. << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
  319. iwl_write_direct32(trans,
  320. FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
  321. 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
  322. 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
  323. FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
  324. iwl_write_direct32(trans,
  325. FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
  326. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
  327. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
  328. FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
  329. ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
  330. trans_pcie->ucode_write_complete, 5 * HZ);
  331. if (!ret) {
  332. IWL_ERR(trans, "Failed to load firmware chunk!\n");
  333. return -ETIMEDOUT;
  334. }
  335. return 0;
  336. }
  337. static int iwl_pcie_load_section(struct iwl_trans *trans, u8 section_num,
  338. const struct fw_desc *section)
  339. {
  340. u8 *v_addr;
  341. dma_addr_t p_addr;
  342. u32 offset, chunk_sz = section->len;
  343. int ret = 0;
  344. IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
  345. section_num);
  346. v_addr = dma_alloc_coherent(trans->dev, chunk_sz, &p_addr,
  347. GFP_KERNEL | __GFP_NOWARN);
  348. if (!v_addr) {
  349. IWL_DEBUG_INFO(trans, "Falling back to small chunks of DMA\n");
  350. chunk_sz = PAGE_SIZE;
  351. v_addr = dma_alloc_coherent(trans->dev, chunk_sz,
  352. &p_addr, GFP_KERNEL);
  353. if (!v_addr)
  354. return -ENOMEM;
  355. }
  356. for (offset = 0; offset < section->len; offset += chunk_sz) {
  357. u32 copy_size;
  358. copy_size = min_t(u32, chunk_sz, section->len - offset);
  359. memcpy(v_addr, (u8 *)section->data + offset, copy_size);
  360. ret = iwl_pcie_load_firmware_chunk(trans,
  361. section->offset + offset,
  362. p_addr, copy_size);
  363. if (ret) {
  364. IWL_ERR(trans,
  365. "Could not load the [%d] uCode section\n",
  366. section_num);
  367. break;
  368. }
  369. }
  370. dma_free_coherent(trans->dev, chunk_sz, v_addr, p_addr);
  371. return ret;
  372. }
  373. static int iwl_pcie_secure_set(struct iwl_trans *trans, int cpu)
  374. {
  375. int shift_param;
  376. u32 address;
  377. int ret = 0;
  378. if (cpu == 1) {
  379. shift_param = 0;
  380. address = CSR_SECURE_BOOT_CPU1_STATUS_ADDR;
  381. } else {
  382. shift_param = 16;
  383. address = CSR_SECURE_BOOT_CPU2_STATUS_ADDR;
  384. }
  385. /* set CPU to started */
  386. iwl_trans_set_bits_mask(trans,
  387. CSR_UCODE_LOAD_STATUS_ADDR,
  388. CSR_CPU_STATUS_LOADING_STARTED << shift_param,
  389. 1);
  390. /* set last complete descriptor number */
  391. iwl_trans_set_bits_mask(trans,
  392. CSR_UCODE_LOAD_STATUS_ADDR,
  393. CSR_CPU_STATUS_NUM_OF_LAST_COMPLETED
  394. << shift_param,
  395. 1);
  396. /* set last loaded block */
  397. iwl_trans_set_bits_mask(trans,
  398. CSR_UCODE_LOAD_STATUS_ADDR,
  399. CSR_CPU_STATUS_NUM_OF_LAST_LOADED_BLOCK
  400. << shift_param,
  401. 1);
  402. /* image loading complete */
  403. iwl_trans_set_bits_mask(trans,
  404. CSR_UCODE_LOAD_STATUS_ADDR,
  405. CSR_CPU_STATUS_LOADING_COMPLETED
  406. << shift_param,
  407. 1);
  408. /* set FH_TCSR_0_REG */
  409. iwl_trans_set_bits_mask(trans, FH_TCSR_0_REG0, 0x00400000, 1);
  410. /* verify image verification started */
  411. ret = iwl_poll_bit(trans, address,
  412. CSR_SECURE_BOOT_CPU_STATUS_VERF_STATUS,
  413. CSR_SECURE_BOOT_CPU_STATUS_VERF_STATUS,
  414. CSR_SECURE_TIME_OUT);
  415. if (ret < 0) {
  416. IWL_ERR(trans, "secure boot process didn't start\n");
  417. return ret;
  418. }
  419. /* wait for image verification to complete */
  420. ret = iwl_poll_bit(trans, address,
  421. CSR_SECURE_BOOT_CPU_STATUS_VERF_COMPLETED,
  422. CSR_SECURE_BOOT_CPU_STATUS_VERF_COMPLETED,
  423. CSR_SECURE_TIME_OUT);
  424. if (ret < 0) {
  425. IWL_ERR(trans, "Time out on secure boot process\n");
  426. return ret;
  427. }
  428. return 0;
  429. }
  430. static int iwl_pcie_load_given_ucode(struct iwl_trans *trans,
  431. const struct fw_img *image)
  432. {
  433. int i, ret = 0;
  434. IWL_DEBUG_FW(trans,
  435. "working with %s image\n",
  436. image->is_secure ? "Secured" : "Non Secured");
  437. IWL_DEBUG_FW(trans,
  438. "working with %s CPU\n",
  439. image->is_dual_cpus ? "Dual" : "Single");
  440. /* configure the ucode to be ready to get the secured image */
  441. if (image->is_secure) {
  442. /* set secure boot inspector addresses */
  443. iwl_write32(trans, CSR_SECURE_INSPECTOR_CODE_ADDR, 0);
  444. iwl_write32(trans, CSR_SECURE_INSPECTOR_DATA_ADDR, 0);
  445. /* release CPU1 reset if secure inspector image burned in OTP */
  446. iwl_write32(trans, CSR_RESET, 0);
  447. }
  448. /* load to FW the binary sections of CPU1 */
  449. IWL_DEBUG_INFO(trans, "Loading CPU1\n");
  450. for (i = 0;
  451. i < IWL_UCODE_FIRST_SECTION_OF_SECOND_CPU;
  452. i++) {
  453. if (!image->sec[i].data)
  454. break;
  455. ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
  456. if (ret)
  457. return ret;
  458. }
  459. /* configure the ucode to start secure process on CPU1 */
  460. if (image->is_secure) {
  461. /* config CPU1 to start secure protocol */
  462. ret = iwl_pcie_secure_set(trans, 1);
  463. if (ret)
  464. return ret;
  465. } else {
  466. /* Remove all resets to allow NIC to operate */
  467. iwl_write32(trans, CSR_RESET, 0);
  468. }
  469. if (image->is_dual_cpus) {
  470. /* load to FW the binary sections of CPU2 */
  471. IWL_DEBUG_INFO(trans, "working w/ DUAL CPUs - Loading CPU2\n");
  472. for (i = IWL_UCODE_FIRST_SECTION_OF_SECOND_CPU;
  473. i < IWL_UCODE_SECTION_MAX; i++) {
  474. if (!image->sec[i].data)
  475. break;
  476. ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
  477. if (ret)
  478. return ret;
  479. }
  480. if (image->is_secure) {
  481. /* set CPU2 for secure protocol */
  482. ret = iwl_pcie_secure_set(trans, 2);
  483. if (ret)
  484. return ret;
  485. }
  486. }
  487. return 0;
  488. }
  489. static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
  490. const struct fw_img *fw, bool run_in_rfkill)
  491. {
  492. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  493. int ret;
  494. bool hw_rfkill;
  495. /* This may fail if AMT took ownership of the device */
  496. if (iwl_pcie_prepare_card_hw(trans)) {
  497. IWL_WARN(trans, "Exit HW not ready\n");
  498. return -EIO;
  499. }
  500. clear_bit(STATUS_FW_ERROR, &trans_pcie->status);
  501. iwl_enable_rfkill_int(trans);
  502. /* If platform's RF_KILL switch is NOT set to KILL */
  503. hw_rfkill = iwl_is_rfkill_set(trans);
  504. if (hw_rfkill)
  505. set_bit(STATUS_RFKILL, &trans_pcie->status);
  506. else
  507. clear_bit(STATUS_RFKILL, &trans_pcie->status);
  508. iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
  509. if (hw_rfkill && !run_in_rfkill)
  510. return -ERFKILL;
  511. iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
  512. ret = iwl_pcie_nic_init(trans);
  513. if (ret) {
  514. IWL_ERR(trans, "Unable to init nic\n");
  515. return ret;
  516. }
  517. /* make sure rfkill handshake bits are cleared */
  518. iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  519. iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
  520. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  521. /* clear (again), then enable host interrupts */
  522. iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
  523. iwl_enable_interrupts(trans);
  524. /* really make sure rfkill handshake bits are cleared */
  525. iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  526. iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  527. /* Load the given image to the HW */
  528. return iwl_pcie_load_given_ucode(trans, fw);
  529. }
  530. static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans, u32 scd_addr)
  531. {
  532. iwl_pcie_reset_ict(trans);
  533. iwl_pcie_tx_start(trans, scd_addr);
  534. }
  535. static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
  536. {
  537. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  538. unsigned long flags;
  539. /* tell the device to stop sending interrupts */
  540. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  541. iwl_disable_interrupts(trans);
  542. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  543. /* device going down, Stop using ICT table */
  544. iwl_pcie_disable_ict(trans);
  545. /*
  546. * If a HW restart happens during firmware loading,
  547. * then the firmware loading might call this function
  548. * and later it might be called again due to the
  549. * restart. So don't process again if the device is
  550. * already dead.
  551. */
  552. if (test_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status)) {
  553. iwl_pcie_tx_stop(trans);
  554. iwl_pcie_rx_stop(trans);
  555. /* Power-down device's busmaster DMA clocks */
  556. iwl_write_prph(trans, APMG_CLK_DIS_REG,
  557. APMG_CLK_VAL_DMA_CLK_RQT);
  558. udelay(5);
  559. }
  560. /* Make sure (redundant) we've released our request to stay awake */
  561. iwl_clear_bit(trans, CSR_GP_CNTRL,
  562. CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  563. /* Stop the device, and put it in low power state */
  564. iwl_pcie_apm_stop(trans);
  565. /* Upon stop, the APM issues an interrupt if HW RF kill is set.
  566. * Clean again the interrupt here
  567. */
  568. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  569. iwl_disable_interrupts(trans);
  570. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  571. iwl_enable_rfkill_int(trans);
  572. /* stop and reset the on-board processor */
  573. iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  574. /* clear all status bits */
  575. clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
  576. clear_bit(STATUS_INT_ENABLED, &trans_pcie->status);
  577. clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
  578. clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
  579. clear_bit(STATUS_RFKILL, &trans_pcie->status);
  580. }
  581. static void iwl_trans_pcie_d3_suspend(struct iwl_trans *trans, bool test)
  582. {
  583. iwl_disable_interrupts(trans);
  584. /*
  585. * in testing mode, the host stays awake and the
  586. * hardware won't be reset (not even partially)
  587. */
  588. if (test)
  589. return;
  590. iwl_pcie_disable_ict(trans);
  591. iwl_clear_bit(trans, CSR_GP_CNTRL,
  592. CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  593. iwl_clear_bit(trans, CSR_GP_CNTRL,
  594. CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  595. /*
  596. * reset TX queues -- some of their registers reset during S3
  597. * so if we don't reset everything here the D3 image would try
  598. * to execute some invalid memory upon resume
  599. */
  600. iwl_trans_pcie_tx_reset(trans);
  601. iwl_pcie_set_pwr(trans, true);
  602. }
  603. static int iwl_trans_pcie_d3_resume(struct iwl_trans *trans,
  604. enum iwl_d3_status *status,
  605. bool test)
  606. {
  607. u32 val;
  608. int ret;
  609. if (test) {
  610. iwl_enable_interrupts(trans);
  611. *status = IWL_D3_STATUS_ALIVE;
  612. return 0;
  613. }
  614. iwl_pcie_set_pwr(trans, false);
  615. val = iwl_read32(trans, CSR_RESET);
  616. if (val & CSR_RESET_REG_FLAG_NEVO_RESET) {
  617. *status = IWL_D3_STATUS_RESET;
  618. return 0;
  619. }
  620. /*
  621. * Also enables interrupts - none will happen as the device doesn't
  622. * know we're waking it up, only when the opmode actually tells it
  623. * after this call.
  624. */
  625. iwl_pcie_reset_ict(trans);
  626. iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  627. iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  628. ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
  629. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
  630. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
  631. 25000);
  632. if (ret) {
  633. IWL_ERR(trans, "Failed to resume the device (mac ready)\n");
  634. return ret;
  635. }
  636. iwl_trans_pcie_tx_reset(trans);
  637. ret = iwl_pcie_rx_init(trans);
  638. if (ret) {
  639. IWL_ERR(trans, "Failed to resume the device (RX reset)\n");
  640. return ret;
  641. }
  642. *status = IWL_D3_STATUS_ALIVE;
  643. return 0;
  644. }
  645. static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
  646. {
  647. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  648. bool hw_rfkill;
  649. int err;
  650. err = iwl_pcie_prepare_card_hw(trans);
  651. if (err) {
  652. IWL_ERR(trans, "Error while preparing HW: %d\n", err);
  653. return err;
  654. }
  655. /* Reset the entire device */
  656. iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  657. usleep_range(10, 15);
  658. iwl_pcie_apm_init(trans);
  659. /* From now on, the op_mode will be kept updated about RF kill state */
  660. iwl_enable_rfkill_int(trans);
  661. hw_rfkill = iwl_is_rfkill_set(trans);
  662. if (hw_rfkill)
  663. set_bit(STATUS_RFKILL, &trans_pcie->status);
  664. else
  665. clear_bit(STATUS_RFKILL, &trans_pcie->status);
  666. iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
  667. return 0;
  668. }
  669. static void iwl_trans_pcie_stop_hw(struct iwl_trans *trans,
  670. bool op_mode_leaving)
  671. {
  672. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  673. bool hw_rfkill;
  674. unsigned long flags;
  675. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  676. iwl_disable_interrupts(trans);
  677. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  678. iwl_pcie_apm_stop(trans);
  679. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  680. iwl_disable_interrupts(trans);
  681. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  682. iwl_pcie_disable_ict(trans);
  683. if (!op_mode_leaving) {
  684. /*
  685. * Even if we stop the HW, we still want the RF kill
  686. * interrupt
  687. */
  688. iwl_enable_rfkill_int(trans);
  689. /*
  690. * Check again since the RF kill state may have changed while
  691. * all the interrupts were disabled, in this case we couldn't
  692. * receive the RF kill interrupt and update the state in the
  693. * op_mode.
  694. */
  695. hw_rfkill = iwl_is_rfkill_set(trans);
  696. if (hw_rfkill)
  697. set_bit(STATUS_RFKILL, &trans_pcie->status);
  698. else
  699. clear_bit(STATUS_RFKILL, &trans_pcie->status);
  700. iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
  701. }
  702. }
  703. static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
  704. {
  705. writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
  706. }
  707. static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
  708. {
  709. writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
  710. }
  711. static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
  712. {
  713. return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
  714. }
  715. static u32 iwl_trans_pcie_read_prph(struct iwl_trans *trans, u32 reg)
  716. {
  717. iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_RADDR,
  718. ((reg & 0x000FFFFF) | (3 << 24)));
  719. return iwl_trans_pcie_read32(trans, HBUS_TARG_PRPH_RDAT);
  720. }
  721. static void iwl_trans_pcie_write_prph(struct iwl_trans *trans, u32 addr,
  722. u32 val)
  723. {
  724. iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WADDR,
  725. ((addr & 0x000FFFFF) | (3 << 24)));
  726. iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WDAT, val);
  727. }
  728. static void iwl_trans_pcie_configure(struct iwl_trans *trans,
  729. const struct iwl_trans_config *trans_cfg)
  730. {
  731. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  732. trans_pcie->cmd_queue = trans_cfg->cmd_queue;
  733. trans_pcie->cmd_fifo = trans_cfg->cmd_fifo;
  734. if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
  735. trans_pcie->n_no_reclaim_cmds = 0;
  736. else
  737. trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
  738. if (trans_pcie->n_no_reclaim_cmds)
  739. memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
  740. trans_pcie->n_no_reclaim_cmds * sizeof(u8));
  741. trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
  742. if (trans_pcie->rx_buf_size_8k)
  743. trans_pcie->rx_page_order = get_order(8 * 1024);
  744. else
  745. trans_pcie->rx_page_order = get_order(4 * 1024);
  746. trans_pcie->wd_timeout =
  747. msecs_to_jiffies(trans_cfg->queue_watchdog_timeout);
  748. trans_pcie->command_names = trans_cfg->command_names;
  749. trans_pcie->bc_table_dword = trans_cfg->bc_table_dword;
  750. }
  751. void iwl_trans_pcie_free(struct iwl_trans *trans)
  752. {
  753. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  754. synchronize_irq(trans_pcie->pci_dev->irq);
  755. iwl_pcie_tx_free(trans);
  756. iwl_pcie_rx_free(trans);
  757. free_irq(trans_pcie->pci_dev->irq, trans);
  758. iwl_pcie_free_ict(trans);
  759. pci_disable_msi(trans_pcie->pci_dev);
  760. iounmap(trans_pcie->hw_base);
  761. pci_release_regions(trans_pcie->pci_dev);
  762. pci_disable_device(trans_pcie->pci_dev);
  763. kmem_cache_destroy(trans->dev_cmd_pool);
  764. kfree(trans);
  765. }
  766. static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
  767. {
  768. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  769. if (state)
  770. set_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
  771. else
  772. clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
  773. }
  774. static bool iwl_trans_pcie_grab_nic_access(struct iwl_trans *trans, bool silent,
  775. unsigned long *flags)
  776. {
  777. int ret;
  778. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  779. spin_lock_irqsave(&trans_pcie->reg_lock, *flags);
  780. /* this bit wakes up the NIC */
  781. __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
  782. CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  783. /*
  784. * These bits say the device is running, and should keep running for
  785. * at least a short while (at least as long as MAC_ACCESS_REQ stays 1),
  786. * but they do not indicate that embedded SRAM is restored yet;
  787. * 3945 and 4965 have volatile SRAM, and must save/restore contents
  788. * to/from host DRAM when sleeping/waking for power-saving.
  789. * Each direction takes approximately 1/4 millisecond; with this
  790. * overhead, it's a good idea to grab and hold MAC_ACCESS_REQUEST if a
  791. * series of register accesses are expected (e.g. reading Event Log),
  792. * to keep device from sleeping.
  793. *
  794. * CSR_UCODE_DRV_GP1 register bit MAC_SLEEP == 0 indicates that
  795. * SRAM is okay/restored. We don't check that here because this call
  796. * is just for hardware register access; but GP1 MAC_SLEEP check is a
  797. * good idea before accessing 3945/4965 SRAM (e.g. reading Event Log).
  798. *
  799. * 5000 series and later (including 1000 series) have non-volatile SRAM,
  800. * and do not save/restore SRAM when power cycling.
  801. */
  802. ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
  803. CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
  804. (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
  805. CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP), 15000);
  806. if (unlikely(ret < 0)) {
  807. iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_FORCE_NMI);
  808. if (!silent) {
  809. u32 val = iwl_read32(trans, CSR_GP_CNTRL);
  810. WARN_ONCE(1,
  811. "Timeout waiting for hardware access (CSR_GP_CNTRL 0x%08x)\n",
  812. val);
  813. spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
  814. return false;
  815. }
  816. }
  817. /*
  818. * Fool sparse by faking we release the lock - sparse will
  819. * track nic_access anyway.
  820. */
  821. __release(&trans_pcie->reg_lock);
  822. return true;
  823. }
  824. static void iwl_trans_pcie_release_nic_access(struct iwl_trans *trans,
  825. unsigned long *flags)
  826. {
  827. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  828. lockdep_assert_held(&trans_pcie->reg_lock);
  829. /*
  830. * Fool sparse by faking we acquiring the lock - sparse will
  831. * track nic_access anyway.
  832. */
  833. __acquire(&trans_pcie->reg_lock);
  834. __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
  835. CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  836. /*
  837. * Above we read the CSR_GP_CNTRL register, which will flush
  838. * any previous writes, but we need the write that clears the
  839. * MAC_ACCESS_REQ bit to be performed before any other writes
  840. * scheduled on different CPUs (after we drop reg_lock).
  841. */
  842. mmiowb();
  843. spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
  844. }
  845. static int iwl_trans_pcie_read_mem(struct iwl_trans *trans, u32 addr,
  846. void *buf, int dwords)
  847. {
  848. unsigned long flags;
  849. int offs, ret = 0;
  850. u32 *vals = buf;
  851. if (iwl_trans_grab_nic_access(trans, false, &flags)) {
  852. iwl_write32(trans, HBUS_TARG_MEM_RADDR, addr);
  853. for (offs = 0; offs < dwords; offs++)
  854. vals[offs] = iwl_read32(trans, HBUS_TARG_MEM_RDAT);
  855. iwl_trans_release_nic_access(trans, &flags);
  856. } else {
  857. ret = -EBUSY;
  858. }
  859. return ret;
  860. }
  861. static int iwl_trans_pcie_write_mem(struct iwl_trans *trans, u32 addr,
  862. const void *buf, int dwords)
  863. {
  864. unsigned long flags;
  865. int offs, ret = 0;
  866. const u32 *vals = buf;
  867. if (iwl_trans_grab_nic_access(trans, false, &flags)) {
  868. iwl_write32(trans, HBUS_TARG_MEM_WADDR, addr);
  869. for (offs = 0; offs < dwords; offs++)
  870. iwl_write32(trans, HBUS_TARG_MEM_WDAT,
  871. vals ? vals[offs] : 0);
  872. iwl_trans_release_nic_access(trans, &flags);
  873. } else {
  874. ret = -EBUSY;
  875. }
  876. return ret;
  877. }
  878. #define IWL_FLUSH_WAIT_MS 2000
  879. static int iwl_trans_pcie_wait_txq_empty(struct iwl_trans *trans)
  880. {
  881. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  882. struct iwl_txq *txq;
  883. struct iwl_queue *q;
  884. int cnt;
  885. unsigned long now = jiffies;
  886. u32 scd_sram_addr;
  887. u8 buf[16];
  888. int ret = 0;
  889. /* waiting for all the tx frames complete might take a while */
  890. for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
  891. if (cnt == trans_pcie->cmd_queue)
  892. continue;
  893. txq = &trans_pcie->txq[cnt];
  894. q = &txq->q;
  895. while (q->read_ptr != q->write_ptr && !time_after(jiffies,
  896. now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
  897. msleep(1);
  898. if (q->read_ptr != q->write_ptr) {
  899. IWL_ERR(trans,
  900. "fail to flush all tx fifo queues Q %d\n", cnt);
  901. ret = -ETIMEDOUT;
  902. break;
  903. }
  904. }
  905. if (!ret)
  906. return 0;
  907. IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
  908. txq->q.read_ptr, txq->q.write_ptr);
  909. scd_sram_addr = trans_pcie->scd_base_addr +
  910. SCD_TX_STTS_QUEUE_OFFSET(txq->q.id);
  911. iwl_trans_read_mem_bytes(trans, scd_sram_addr, buf, sizeof(buf));
  912. iwl_print_hex_error(trans, buf, sizeof(buf));
  913. for (cnt = 0; cnt < FH_TCSR_CHNL_NUM; cnt++)
  914. IWL_ERR(trans, "FH TRBs(%d) = 0x%08x\n", cnt,
  915. iwl_read_direct32(trans, FH_TX_TRB_REG(cnt)));
  916. for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
  917. u32 status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(cnt));
  918. u8 fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7;
  919. bool active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE));
  920. u32 tbl_dw =
  921. iwl_trans_read_mem32(trans, trans_pcie->scd_base_addr +
  922. SCD_TRANS_TBL_OFFSET_QUEUE(cnt));
  923. if (cnt & 0x1)
  924. tbl_dw = (tbl_dw & 0xFFFF0000) >> 16;
  925. else
  926. tbl_dw = tbl_dw & 0x0000FFFF;
  927. IWL_ERR(trans,
  928. "Q %d is %sactive and mapped to fifo %d ra_tid 0x%04x [%d,%d]\n",
  929. cnt, active ? "" : "in", fifo, tbl_dw,
  930. iwl_read_prph(trans,
  931. SCD_QUEUE_RDPTR(cnt)) & (txq->q.n_bd - 1),
  932. iwl_read_prph(trans, SCD_QUEUE_WRPTR(cnt)));
  933. }
  934. return ret;
  935. }
  936. static void iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans, u32 reg,
  937. u32 mask, u32 value)
  938. {
  939. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  940. unsigned long flags;
  941. spin_lock_irqsave(&trans_pcie->reg_lock, flags);
  942. __iwl_trans_pcie_set_bits_mask(trans, reg, mask, value);
  943. spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
  944. }
  945. static const char *get_csr_string(int cmd)
  946. {
  947. #define IWL_CMD(x) case x: return #x
  948. switch (cmd) {
  949. IWL_CMD(CSR_HW_IF_CONFIG_REG);
  950. IWL_CMD(CSR_INT_COALESCING);
  951. IWL_CMD(CSR_INT);
  952. IWL_CMD(CSR_INT_MASK);
  953. IWL_CMD(CSR_FH_INT_STATUS);
  954. IWL_CMD(CSR_GPIO_IN);
  955. IWL_CMD(CSR_RESET);
  956. IWL_CMD(CSR_GP_CNTRL);
  957. IWL_CMD(CSR_HW_REV);
  958. IWL_CMD(CSR_EEPROM_REG);
  959. IWL_CMD(CSR_EEPROM_GP);
  960. IWL_CMD(CSR_OTP_GP_REG);
  961. IWL_CMD(CSR_GIO_REG);
  962. IWL_CMD(CSR_GP_UCODE_REG);
  963. IWL_CMD(CSR_GP_DRIVER_REG);
  964. IWL_CMD(CSR_UCODE_DRV_GP1);
  965. IWL_CMD(CSR_UCODE_DRV_GP2);
  966. IWL_CMD(CSR_LED_REG);
  967. IWL_CMD(CSR_DRAM_INT_TBL_REG);
  968. IWL_CMD(CSR_GIO_CHICKEN_BITS);
  969. IWL_CMD(CSR_ANA_PLL_CFG);
  970. IWL_CMD(CSR_HW_REV_WA_REG);
  971. IWL_CMD(CSR_DBG_HPET_MEM_REG);
  972. default:
  973. return "UNKNOWN";
  974. }
  975. #undef IWL_CMD
  976. }
  977. void iwl_pcie_dump_csr(struct iwl_trans *trans)
  978. {
  979. int i;
  980. static const u32 csr_tbl[] = {
  981. CSR_HW_IF_CONFIG_REG,
  982. CSR_INT_COALESCING,
  983. CSR_INT,
  984. CSR_INT_MASK,
  985. CSR_FH_INT_STATUS,
  986. CSR_GPIO_IN,
  987. CSR_RESET,
  988. CSR_GP_CNTRL,
  989. CSR_HW_REV,
  990. CSR_EEPROM_REG,
  991. CSR_EEPROM_GP,
  992. CSR_OTP_GP_REG,
  993. CSR_GIO_REG,
  994. CSR_GP_UCODE_REG,
  995. CSR_GP_DRIVER_REG,
  996. CSR_UCODE_DRV_GP1,
  997. CSR_UCODE_DRV_GP2,
  998. CSR_LED_REG,
  999. CSR_DRAM_INT_TBL_REG,
  1000. CSR_GIO_CHICKEN_BITS,
  1001. CSR_ANA_PLL_CFG,
  1002. CSR_HW_REV_WA_REG,
  1003. CSR_DBG_HPET_MEM_REG
  1004. };
  1005. IWL_ERR(trans, "CSR values:\n");
  1006. IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
  1007. "CSR_INT_PERIODIC_REG)\n");
  1008. for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
  1009. IWL_ERR(trans, " %25s: 0X%08x\n",
  1010. get_csr_string(csr_tbl[i]),
  1011. iwl_read32(trans, csr_tbl[i]));
  1012. }
  1013. }
  1014. #ifdef CONFIG_IWLWIFI_DEBUGFS
  1015. /* create and remove of files */
  1016. #define DEBUGFS_ADD_FILE(name, parent, mode) do { \
  1017. if (!debugfs_create_file(#name, mode, parent, trans, \
  1018. &iwl_dbgfs_##name##_ops)) \
  1019. goto err; \
  1020. } while (0)
  1021. /* file operation */
  1022. #define DEBUGFS_READ_FILE_OPS(name) \
  1023. static const struct file_operations iwl_dbgfs_##name##_ops = { \
  1024. .read = iwl_dbgfs_##name##_read, \
  1025. .open = simple_open, \
  1026. .llseek = generic_file_llseek, \
  1027. };
  1028. #define DEBUGFS_WRITE_FILE_OPS(name) \
  1029. static const struct file_operations iwl_dbgfs_##name##_ops = { \
  1030. .write = iwl_dbgfs_##name##_write, \
  1031. .open = simple_open, \
  1032. .llseek = generic_file_llseek, \
  1033. };
  1034. #define DEBUGFS_READ_WRITE_FILE_OPS(name) \
  1035. static const struct file_operations iwl_dbgfs_##name##_ops = { \
  1036. .write = iwl_dbgfs_##name##_write, \
  1037. .read = iwl_dbgfs_##name##_read, \
  1038. .open = simple_open, \
  1039. .llseek = generic_file_llseek, \
  1040. };
  1041. static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
  1042. char __user *user_buf,
  1043. size_t count, loff_t *ppos)
  1044. {
  1045. struct iwl_trans *trans = file->private_data;
  1046. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1047. struct iwl_txq *txq;
  1048. struct iwl_queue *q;
  1049. char *buf;
  1050. int pos = 0;
  1051. int cnt;
  1052. int ret;
  1053. size_t bufsz;
  1054. bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues;
  1055. if (!trans_pcie->txq)
  1056. return -EAGAIN;
  1057. buf = kzalloc(bufsz, GFP_KERNEL);
  1058. if (!buf)
  1059. return -ENOMEM;
  1060. for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
  1061. txq = &trans_pcie->txq[cnt];
  1062. q = &txq->q;
  1063. pos += scnprintf(buf + pos, bufsz - pos,
  1064. "hwq %.2d: read=%u write=%u use=%d stop=%d\n",
  1065. cnt, q->read_ptr, q->write_ptr,
  1066. !!test_bit(cnt, trans_pcie->queue_used),
  1067. !!test_bit(cnt, trans_pcie->queue_stopped));
  1068. }
  1069. ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
  1070. kfree(buf);
  1071. return ret;
  1072. }
  1073. static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
  1074. char __user *user_buf,
  1075. size_t count, loff_t *ppos)
  1076. {
  1077. struct iwl_trans *trans = file->private_data;
  1078. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1079. struct iwl_rxq *rxq = &trans_pcie->rxq;
  1080. char buf[256];
  1081. int pos = 0;
  1082. const size_t bufsz = sizeof(buf);
  1083. pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
  1084. rxq->read);
  1085. pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
  1086. rxq->write);
  1087. pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
  1088. rxq->free_count);
  1089. if (rxq->rb_stts) {
  1090. pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
  1091. le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
  1092. } else {
  1093. pos += scnprintf(buf + pos, bufsz - pos,
  1094. "closed_rb_num: Not Allocated\n");
  1095. }
  1096. return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
  1097. }
  1098. static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
  1099. char __user *user_buf,
  1100. size_t count, loff_t *ppos)
  1101. {
  1102. struct iwl_trans *trans = file->private_data;
  1103. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1104. struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
  1105. int pos = 0;
  1106. char *buf;
  1107. int bufsz = 24 * 64; /* 24 items * 64 char per item */
  1108. ssize_t ret;
  1109. buf = kzalloc(bufsz, GFP_KERNEL);
  1110. if (!buf)
  1111. return -ENOMEM;
  1112. pos += scnprintf(buf + pos, bufsz - pos,
  1113. "Interrupt Statistics Report:\n");
  1114. pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
  1115. isr_stats->hw);
  1116. pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
  1117. isr_stats->sw);
  1118. if (isr_stats->sw || isr_stats->hw) {
  1119. pos += scnprintf(buf + pos, bufsz - pos,
  1120. "\tLast Restarting Code: 0x%X\n",
  1121. isr_stats->err_code);
  1122. }
  1123. #ifdef CONFIG_IWLWIFI_DEBUG
  1124. pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
  1125. isr_stats->sch);
  1126. pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
  1127. isr_stats->alive);
  1128. #endif
  1129. pos += scnprintf(buf + pos, bufsz - pos,
  1130. "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
  1131. pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
  1132. isr_stats->ctkill);
  1133. pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
  1134. isr_stats->wakeup);
  1135. pos += scnprintf(buf + pos, bufsz - pos,
  1136. "Rx command responses:\t\t %u\n", isr_stats->rx);
  1137. pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
  1138. isr_stats->tx);
  1139. pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
  1140. isr_stats->unhandled);
  1141. ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
  1142. kfree(buf);
  1143. return ret;
  1144. }
  1145. static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
  1146. const char __user *user_buf,
  1147. size_t count, loff_t *ppos)
  1148. {
  1149. struct iwl_trans *trans = file->private_data;
  1150. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1151. struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
  1152. char buf[8];
  1153. int buf_size;
  1154. u32 reset_flag;
  1155. memset(buf, 0, sizeof(buf));
  1156. buf_size = min(count, sizeof(buf) - 1);
  1157. if (copy_from_user(buf, user_buf, buf_size))
  1158. return -EFAULT;
  1159. if (sscanf(buf, "%x", &reset_flag) != 1)
  1160. return -EFAULT;
  1161. if (reset_flag == 0)
  1162. memset(isr_stats, 0, sizeof(*isr_stats));
  1163. return count;
  1164. }
  1165. static ssize_t iwl_dbgfs_csr_write(struct file *file,
  1166. const char __user *user_buf,
  1167. size_t count, loff_t *ppos)
  1168. {
  1169. struct iwl_trans *trans = file->private_data;
  1170. char buf[8];
  1171. int buf_size;
  1172. int csr;
  1173. memset(buf, 0, sizeof(buf));
  1174. buf_size = min(count, sizeof(buf) - 1);
  1175. if (copy_from_user(buf, user_buf, buf_size))
  1176. return -EFAULT;
  1177. if (sscanf(buf, "%d", &csr) != 1)
  1178. return -EFAULT;
  1179. iwl_pcie_dump_csr(trans);
  1180. return count;
  1181. }
  1182. static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
  1183. char __user *user_buf,
  1184. size_t count, loff_t *ppos)
  1185. {
  1186. struct iwl_trans *trans = file->private_data;
  1187. char *buf = NULL;
  1188. int pos = 0;
  1189. ssize_t ret = -EFAULT;
  1190. ret = pos = iwl_dump_fh(trans, &buf);
  1191. if (buf) {
  1192. ret = simple_read_from_buffer(user_buf,
  1193. count, ppos, buf, pos);
  1194. kfree(buf);
  1195. }
  1196. return ret;
  1197. }
  1198. DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
  1199. DEBUGFS_READ_FILE_OPS(fh_reg);
  1200. DEBUGFS_READ_FILE_OPS(rx_queue);
  1201. DEBUGFS_READ_FILE_OPS(tx_queue);
  1202. DEBUGFS_WRITE_FILE_OPS(csr);
  1203. /*
  1204. * Create the debugfs files and directories
  1205. *
  1206. */
  1207. static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
  1208. struct dentry *dir)
  1209. {
  1210. DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
  1211. DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
  1212. DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
  1213. DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
  1214. DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
  1215. return 0;
  1216. err:
  1217. IWL_ERR(trans, "failed to create the trans debugfs entry\n");
  1218. return -ENOMEM;
  1219. }
  1220. #else
  1221. static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
  1222. struct dentry *dir)
  1223. {
  1224. return 0;
  1225. }
  1226. #endif /*CONFIG_IWLWIFI_DEBUGFS */
  1227. static const struct iwl_trans_ops trans_ops_pcie = {
  1228. .start_hw = iwl_trans_pcie_start_hw,
  1229. .stop_hw = iwl_trans_pcie_stop_hw,
  1230. .fw_alive = iwl_trans_pcie_fw_alive,
  1231. .start_fw = iwl_trans_pcie_start_fw,
  1232. .stop_device = iwl_trans_pcie_stop_device,
  1233. .d3_suspend = iwl_trans_pcie_d3_suspend,
  1234. .d3_resume = iwl_trans_pcie_d3_resume,
  1235. .send_cmd = iwl_trans_pcie_send_hcmd,
  1236. .tx = iwl_trans_pcie_tx,
  1237. .reclaim = iwl_trans_pcie_reclaim,
  1238. .txq_disable = iwl_trans_pcie_txq_disable,
  1239. .txq_enable = iwl_trans_pcie_txq_enable,
  1240. .dbgfs_register = iwl_trans_pcie_dbgfs_register,
  1241. .wait_tx_queue_empty = iwl_trans_pcie_wait_txq_empty,
  1242. .write8 = iwl_trans_pcie_write8,
  1243. .write32 = iwl_trans_pcie_write32,
  1244. .read32 = iwl_trans_pcie_read32,
  1245. .read_prph = iwl_trans_pcie_read_prph,
  1246. .write_prph = iwl_trans_pcie_write_prph,
  1247. .read_mem = iwl_trans_pcie_read_mem,
  1248. .write_mem = iwl_trans_pcie_write_mem,
  1249. .configure = iwl_trans_pcie_configure,
  1250. .set_pmi = iwl_trans_pcie_set_pmi,
  1251. .grab_nic_access = iwl_trans_pcie_grab_nic_access,
  1252. .release_nic_access = iwl_trans_pcie_release_nic_access,
  1253. .set_bits_mask = iwl_trans_pcie_set_bits_mask,
  1254. };
  1255. struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
  1256. const struct pci_device_id *ent,
  1257. const struct iwl_cfg *cfg)
  1258. {
  1259. struct iwl_trans_pcie *trans_pcie;
  1260. struct iwl_trans *trans;
  1261. u16 pci_cmd;
  1262. int err;
  1263. trans = kzalloc(sizeof(struct iwl_trans) +
  1264. sizeof(struct iwl_trans_pcie), GFP_KERNEL);
  1265. if (!trans) {
  1266. err = -ENOMEM;
  1267. goto out;
  1268. }
  1269. trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1270. trans->ops = &trans_ops_pcie;
  1271. trans->cfg = cfg;
  1272. trans_lockdep_init(trans);
  1273. trans_pcie->trans = trans;
  1274. spin_lock_init(&trans_pcie->irq_lock);
  1275. spin_lock_init(&trans_pcie->reg_lock);
  1276. init_waitqueue_head(&trans_pcie->ucode_write_waitq);
  1277. err = pci_enable_device(pdev);
  1278. if (err)
  1279. goto out_no_pci;
  1280. if (!cfg->base_params->pcie_l1_allowed) {
  1281. /*
  1282. * W/A - seems to solve weird behavior. We need to remove this
  1283. * if we don't want to stay in L1 all the time. This wastes a
  1284. * lot of power.
  1285. */
  1286. pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S |
  1287. PCIE_LINK_STATE_L1 |
  1288. PCIE_LINK_STATE_CLKPM);
  1289. }
  1290. pci_set_master(pdev);
  1291. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
  1292. if (!err)
  1293. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
  1294. if (err) {
  1295. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  1296. if (!err)
  1297. err = pci_set_consistent_dma_mask(pdev,
  1298. DMA_BIT_MASK(32));
  1299. /* both attempts failed: */
  1300. if (err) {
  1301. dev_err(&pdev->dev, "No suitable DMA available\n");
  1302. goto out_pci_disable_device;
  1303. }
  1304. }
  1305. err = pci_request_regions(pdev, DRV_NAME);
  1306. if (err) {
  1307. dev_err(&pdev->dev, "pci_request_regions failed\n");
  1308. goto out_pci_disable_device;
  1309. }
  1310. trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
  1311. if (!trans_pcie->hw_base) {
  1312. dev_err(&pdev->dev, "pci_ioremap_bar failed\n");
  1313. err = -ENODEV;
  1314. goto out_pci_release_regions;
  1315. }
  1316. /* We disable the RETRY_TIMEOUT register (0x41) to keep
  1317. * PCI Tx retries from interfering with C3 CPU state */
  1318. pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
  1319. err = pci_enable_msi(pdev);
  1320. if (err) {
  1321. dev_err(&pdev->dev, "pci_enable_msi failed(0X%x)\n", err);
  1322. /* enable rfkill interrupt: hw bug w/a */
  1323. pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
  1324. if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
  1325. pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
  1326. pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
  1327. }
  1328. }
  1329. trans->dev = &pdev->dev;
  1330. trans_pcie->pci_dev = pdev;
  1331. trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
  1332. trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
  1333. snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
  1334. "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
  1335. /* Initialize the wait queue for commands */
  1336. init_waitqueue_head(&trans_pcie->wait_command_queue);
  1337. snprintf(trans->dev_cmd_pool_name, sizeof(trans->dev_cmd_pool_name),
  1338. "iwl_cmd_pool:%s", dev_name(trans->dev));
  1339. trans->dev_cmd_headroom = 0;
  1340. trans->dev_cmd_pool =
  1341. kmem_cache_create(trans->dev_cmd_pool_name,
  1342. sizeof(struct iwl_device_cmd)
  1343. + trans->dev_cmd_headroom,
  1344. sizeof(void *),
  1345. SLAB_HWCACHE_ALIGN,
  1346. NULL);
  1347. if (!trans->dev_cmd_pool) {
  1348. err = -ENOMEM;
  1349. goto out_pci_disable_msi;
  1350. }
  1351. trans_pcie->inta_mask = CSR_INI_SET_MASK;
  1352. if (iwl_pcie_alloc_ict(trans))
  1353. goto out_free_cmd_pool;
  1354. err = request_threaded_irq(pdev->irq, iwl_pcie_isr_ict,
  1355. iwl_pcie_irq_handler,
  1356. IRQF_SHARED, DRV_NAME, trans);
  1357. if (err) {
  1358. IWL_ERR(trans, "Error allocating IRQ %d\n", pdev->irq);
  1359. goto out_free_ict;
  1360. }
  1361. return trans;
  1362. out_free_ict:
  1363. iwl_pcie_free_ict(trans);
  1364. out_free_cmd_pool:
  1365. kmem_cache_destroy(trans->dev_cmd_pool);
  1366. out_pci_disable_msi:
  1367. pci_disable_msi(pdev);
  1368. out_pci_release_regions:
  1369. pci_release_regions(pdev);
  1370. out_pci_disable_device:
  1371. pci_disable_device(pdev);
  1372. out_no_pci:
  1373. kfree(trans);
  1374. out:
  1375. return ERR_PTR(err);
  1376. }