main.c 64 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
  4. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  5. * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
  6. *
  7. * This software is available to you under a choice of one of two
  8. * licenses. You may choose to be licensed under the terms of the GNU
  9. * General Public License (GPL) Version 2, available from the file
  10. * COPYING in the main directory of this source tree, or the
  11. * OpenIB.org BSD license below:
  12. *
  13. * Redistribution and use in source and binary forms, with or
  14. * without modification, are permitted provided that the following
  15. * conditions are met:
  16. *
  17. * - Redistributions of source code must retain the above
  18. * copyright notice, this list of conditions and the following
  19. * disclaimer.
  20. *
  21. * - Redistributions in binary form must reproduce the above
  22. * copyright notice, this list of conditions and the following
  23. * disclaimer in the documentation and/or other materials
  24. * provided with the distribution.
  25. *
  26. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  27. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  28. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  29. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  30. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  31. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  32. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  33. * SOFTWARE.
  34. */
  35. #include <linux/module.h>
  36. #include <linux/init.h>
  37. #include <linux/errno.h>
  38. #include <linux/pci.h>
  39. #include <linux/dma-mapping.h>
  40. #include <linux/slab.h>
  41. #include <linux/io-mapping.h>
  42. #include <linux/delay.h>
  43. #include <linux/netdevice.h>
  44. #include <linux/mlx4/device.h>
  45. #include <linux/mlx4/doorbell.h>
  46. #include "mlx4.h"
  47. #include "fw.h"
  48. #include "icm.h"
  49. MODULE_AUTHOR("Roland Dreier");
  50. MODULE_DESCRIPTION("Mellanox ConnectX HCA low-level driver");
  51. MODULE_LICENSE("Dual BSD/GPL");
  52. MODULE_VERSION(DRV_VERSION);
  53. struct workqueue_struct *mlx4_wq;
  54. #ifdef CONFIG_MLX4_DEBUG
  55. int mlx4_debug_level = 0;
  56. module_param_named(debug_level, mlx4_debug_level, int, 0644);
  57. MODULE_PARM_DESC(debug_level, "Enable debug tracing if > 0");
  58. #endif /* CONFIG_MLX4_DEBUG */
  59. #ifdef CONFIG_PCI_MSI
  60. static int msi_x = 1;
  61. module_param(msi_x, int, 0444);
  62. MODULE_PARM_DESC(msi_x, "attempt to use MSI-X if nonzero");
  63. #else /* CONFIG_PCI_MSI */
  64. #define msi_x (0)
  65. #endif /* CONFIG_PCI_MSI */
  66. static int num_vfs;
  67. module_param(num_vfs, int, 0444);
  68. MODULE_PARM_DESC(num_vfs, "enable #num_vfs functions if num_vfs > 0");
  69. static int probe_vf;
  70. module_param(probe_vf, int, 0644);
  71. MODULE_PARM_DESC(probe_vf, "number of vfs to probe by pf driver (num_vfs > 0)");
  72. int mlx4_log_num_mgm_entry_size = 10;
  73. module_param_named(log_num_mgm_entry_size,
  74. mlx4_log_num_mgm_entry_size, int, 0444);
  75. MODULE_PARM_DESC(log_num_mgm_entry_size, "log mgm size, that defines the num"
  76. " of qp per mcg, for example:"
  77. " 10 gives 248.range: 9<="
  78. " log_num_mgm_entry_size <= 12."
  79. " Not in use with device managed"
  80. " flow steering");
  81. #define MLX4_VF (1 << 0)
  82. #define HCA_GLOBAL_CAP_MASK 0
  83. #define PF_CONTEXT_BEHAVIOUR_MASK 0
  84. static char mlx4_version[] __devinitdata =
  85. DRV_NAME ": Mellanox ConnectX core driver v"
  86. DRV_VERSION " (" DRV_RELDATE ")\n";
  87. static struct mlx4_profile default_profile = {
  88. .num_qp = 1 << 18,
  89. .num_srq = 1 << 16,
  90. .rdmarc_per_qp = 1 << 4,
  91. .num_cq = 1 << 16,
  92. .num_mcg = 1 << 13,
  93. .num_mpt = 1 << 19,
  94. .num_mtt = 1 << 20, /* It is really num mtt segements */
  95. };
  96. static int log_num_mac = 7;
  97. module_param_named(log_num_mac, log_num_mac, int, 0444);
  98. MODULE_PARM_DESC(log_num_mac, "Log2 max number of MACs per ETH port (1-7)");
  99. static int log_num_vlan;
  100. module_param_named(log_num_vlan, log_num_vlan, int, 0444);
  101. MODULE_PARM_DESC(log_num_vlan, "Log2 max number of VLANs per ETH port (0-7)");
  102. /* Log2 max number of VLANs per ETH port (0-7) */
  103. #define MLX4_LOG_NUM_VLANS 7
  104. static bool use_prio;
  105. module_param_named(use_prio, use_prio, bool, 0444);
  106. MODULE_PARM_DESC(use_prio, "Enable steering by VLAN priority on ETH ports "
  107. "(0/1, default 0)");
  108. int log_mtts_per_seg = ilog2(MLX4_MTT_ENTRY_PER_SEG);
  109. module_param_named(log_mtts_per_seg, log_mtts_per_seg, int, 0444);
  110. MODULE_PARM_DESC(log_mtts_per_seg, "Log2 number of MTT entries per segment (1-7)");
  111. static int port_type_array[2] = {MLX4_PORT_TYPE_NONE, MLX4_PORT_TYPE_NONE};
  112. static int arr_argc = 2;
  113. module_param_array(port_type_array, int, &arr_argc, 0444);
  114. MODULE_PARM_DESC(port_type_array, "Array of port types: HW_DEFAULT (0) is default "
  115. "1 for IB, 2 for Ethernet");
  116. struct mlx4_port_config {
  117. struct list_head list;
  118. enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
  119. struct pci_dev *pdev;
  120. };
  121. int mlx4_check_port_params(struct mlx4_dev *dev,
  122. enum mlx4_port_type *port_type)
  123. {
  124. int i;
  125. for (i = 0; i < dev->caps.num_ports - 1; i++) {
  126. if (port_type[i] != port_type[i + 1]) {
  127. if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP)) {
  128. mlx4_err(dev, "Only same port types supported "
  129. "on this HCA, aborting.\n");
  130. return -EINVAL;
  131. }
  132. }
  133. }
  134. for (i = 0; i < dev->caps.num_ports; i++) {
  135. if (!(port_type[i] & dev->caps.supported_type[i+1])) {
  136. mlx4_err(dev, "Requested port type for port %d is not "
  137. "supported on this HCA\n", i + 1);
  138. return -EINVAL;
  139. }
  140. }
  141. return 0;
  142. }
  143. static void mlx4_set_port_mask(struct mlx4_dev *dev)
  144. {
  145. int i;
  146. for (i = 1; i <= dev->caps.num_ports; ++i)
  147. dev->caps.port_mask[i] = dev->caps.port_type[i];
  148. }
  149. static int mlx4_dev_cap(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
  150. {
  151. int err;
  152. int i;
  153. err = mlx4_QUERY_DEV_CAP(dev, dev_cap);
  154. if (err) {
  155. mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
  156. return err;
  157. }
  158. if (dev_cap->min_page_sz > PAGE_SIZE) {
  159. mlx4_err(dev, "HCA minimum page size of %d bigger than "
  160. "kernel PAGE_SIZE of %ld, aborting.\n",
  161. dev_cap->min_page_sz, PAGE_SIZE);
  162. return -ENODEV;
  163. }
  164. if (dev_cap->num_ports > MLX4_MAX_PORTS) {
  165. mlx4_err(dev, "HCA has %d ports, but we only support %d, "
  166. "aborting.\n",
  167. dev_cap->num_ports, MLX4_MAX_PORTS);
  168. return -ENODEV;
  169. }
  170. if (dev_cap->uar_size > pci_resource_len(dev->pdev, 2)) {
  171. mlx4_err(dev, "HCA reported UAR size of 0x%x bigger than "
  172. "PCI resource 2 size of 0x%llx, aborting.\n",
  173. dev_cap->uar_size,
  174. (unsigned long long) pci_resource_len(dev->pdev, 2));
  175. return -ENODEV;
  176. }
  177. dev->caps.num_ports = dev_cap->num_ports;
  178. dev->phys_caps.num_phys_eqs = MLX4_MAX_EQ_NUM;
  179. for (i = 1; i <= dev->caps.num_ports; ++i) {
  180. dev->caps.vl_cap[i] = dev_cap->max_vl[i];
  181. dev->caps.ib_mtu_cap[i] = dev_cap->ib_mtu[i];
  182. dev->phys_caps.gid_phys_table_len[i] = dev_cap->max_gids[i];
  183. dev->phys_caps.pkey_phys_table_len[i] = dev_cap->max_pkeys[i];
  184. /* set gid and pkey table operating lengths by default
  185. * to non-sriov values */
  186. dev->caps.gid_table_len[i] = dev_cap->max_gids[i];
  187. dev->caps.pkey_table_len[i] = dev_cap->max_pkeys[i];
  188. dev->caps.port_width_cap[i] = dev_cap->max_port_width[i];
  189. dev->caps.eth_mtu_cap[i] = dev_cap->eth_mtu[i];
  190. dev->caps.def_mac[i] = dev_cap->def_mac[i];
  191. dev->caps.supported_type[i] = dev_cap->supported_port_types[i];
  192. dev->caps.suggested_type[i] = dev_cap->suggested_type[i];
  193. dev->caps.default_sense[i] = dev_cap->default_sense[i];
  194. dev->caps.trans_type[i] = dev_cap->trans_type[i];
  195. dev->caps.vendor_oui[i] = dev_cap->vendor_oui[i];
  196. dev->caps.wavelength[i] = dev_cap->wavelength[i];
  197. dev->caps.trans_code[i] = dev_cap->trans_code[i];
  198. }
  199. dev->caps.uar_page_size = PAGE_SIZE;
  200. dev->caps.num_uars = dev_cap->uar_size / PAGE_SIZE;
  201. dev->caps.local_ca_ack_delay = dev_cap->local_ca_ack_delay;
  202. dev->caps.bf_reg_size = dev_cap->bf_reg_size;
  203. dev->caps.bf_regs_per_page = dev_cap->bf_regs_per_page;
  204. dev->caps.max_sq_sg = dev_cap->max_sq_sg;
  205. dev->caps.max_rq_sg = dev_cap->max_rq_sg;
  206. dev->caps.max_wqes = dev_cap->max_qp_sz;
  207. dev->caps.max_qp_init_rdma = dev_cap->max_requester_per_qp;
  208. dev->caps.max_srq_wqes = dev_cap->max_srq_sz;
  209. dev->caps.max_srq_sge = dev_cap->max_rq_sg - 1;
  210. dev->caps.reserved_srqs = dev_cap->reserved_srqs;
  211. dev->caps.max_sq_desc_sz = dev_cap->max_sq_desc_sz;
  212. dev->caps.max_rq_desc_sz = dev_cap->max_rq_desc_sz;
  213. /*
  214. * Subtract 1 from the limit because we need to allocate a
  215. * spare CQE so the HCA HW can tell the difference between an
  216. * empty CQ and a full CQ.
  217. */
  218. dev->caps.max_cqes = dev_cap->max_cq_sz - 1;
  219. dev->caps.reserved_cqs = dev_cap->reserved_cqs;
  220. dev->caps.reserved_eqs = dev_cap->reserved_eqs;
  221. dev->caps.reserved_mtts = dev_cap->reserved_mtts;
  222. dev->caps.reserved_mrws = dev_cap->reserved_mrws;
  223. /* The first 128 UARs are used for EQ doorbells */
  224. dev->caps.reserved_uars = max_t(int, 128, dev_cap->reserved_uars);
  225. dev->caps.reserved_pds = dev_cap->reserved_pds;
  226. dev->caps.reserved_xrcds = (dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC) ?
  227. dev_cap->reserved_xrcds : 0;
  228. dev->caps.max_xrcds = (dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC) ?
  229. dev_cap->max_xrcds : 0;
  230. dev->caps.mtt_entry_sz = dev_cap->mtt_entry_sz;
  231. dev->caps.max_msg_sz = dev_cap->max_msg_sz;
  232. dev->caps.page_size_cap = ~(u32) (dev_cap->min_page_sz - 1);
  233. dev->caps.flags = dev_cap->flags;
  234. dev->caps.flags2 = dev_cap->flags2;
  235. dev->caps.bmme_flags = dev_cap->bmme_flags;
  236. dev->caps.reserved_lkey = dev_cap->reserved_lkey;
  237. dev->caps.stat_rate_support = dev_cap->stat_rate_support;
  238. dev->caps.max_gso_sz = dev_cap->max_gso_sz;
  239. dev->caps.max_rss_tbl_sz = dev_cap->max_rss_tbl_sz;
  240. if (dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_FS_EN) {
  241. dev->caps.steering_mode = MLX4_STEERING_MODE_DEVICE_MANAGED;
  242. dev->caps.num_qp_per_mgm = dev_cap->fs_max_num_qp_per_entry;
  243. dev->caps.fs_log_max_ucast_qp_range_size =
  244. dev_cap->fs_log_max_ucast_qp_range_size;
  245. } else {
  246. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_UC_STEER &&
  247. dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER) {
  248. dev->caps.steering_mode = MLX4_STEERING_MODE_B0;
  249. } else {
  250. dev->caps.steering_mode = MLX4_STEERING_MODE_A0;
  251. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_UC_STEER ||
  252. dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER)
  253. mlx4_warn(dev, "Must have UC_STEER and MC_STEER flags "
  254. "set to use B0 steering. Falling back to A0 steering mode.\n");
  255. }
  256. dev->caps.num_qp_per_mgm = mlx4_get_qp_per_mgm(dev);
  257. }
  258. mlx4_dbg(dev, "Steering mode is: %s\n",
  259. mlx4_steering_mode_str(dev->caps.steering_mode));
  260. /* Sense port always allowed on supported devices for ConnectX1 and 2 */
  261. if (dev->pdev->device != 0x1003)
  262. dev->caps.flags |= MLX4_DEV_CAP_FLAG_SENSE_SUPPORT;
  263. dev->caps.log_num_macs = log_num_mac;
  264. dev->caps.log_num_vlans = MLX4_LOG_NUM_VLANS;
  265. dev->caps.log_num_prios = use_prio ? 3 : 0;
  266. for (i = 1; i <= dev->caps.num_ports; ++i) {
  267. dev->caps.port_type[i] = MLX4_PORT_TYPE_NONE;
  268. if (dev->caps.supported_type[i]) {
  269. /* if only ETH is supported - assign ETH */
  270. if (dev->caps.supported_type[i] == MLX4_PORT_TYPE_ETH)
  271. dev->caps.port_type[i] = MLX4_PORT_TYPE_ETH;
  272. /* if only IB is supported, assign IB */
  273. else if (dev->caps.supported_type[i] ==
  274. MLX4_PORT_TYPE_IB)
  275. dev->caps.port_type[i] = MLX4_PORT_TYPE_IB;
  276. else {
  277. /* if IB and ETH are supported, we set the port
  278. * type according to user selection of port type;
  279. * if user selected none, take the FW hint */
  280. if (port_type_array[i - 1] == MLX4_PORT_TYPE_NONE)
  281. dev->caps.port_type[i] = dev->caps.suggested_type[i] ?
  282. MLX4_PORT_TYPE_ETH : MLX4_PORT_TYPE_IB;
  283. else
  284. dev->caps.port_type[i] = port_type_array[i - 1];
  285. }
  286. }
  287. /*
  288. * Link sensing is allowed on the port if 3 conditions are true:
  289. * 1. Both protocols are supported on the port.
  290. * 2. Different types are supported on the port
  291. * 3. FW declared that it supports link sensing
  292. */
  293. mlx4_priv(dev)->sense.sense_allowed[i] =
  294. ((dev->caps.supported_type[i] == MLX4_PORT_TYPE_AUTO) &&
  295. (dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP) &&
  296. (dev->caps.flags & MLX4_DEV_CAP_FLAG_SENSE_SUPPORT));
  297. /*
  298. * If "default_sense" bit is set, we move the port to "AUTO" mode
  299. * and perform sense_port FW command to try and set the correct
  300. * port type from beginning
  301. */
  302. if (mlx4_priv(dev)->sense.sense_allowed[i] && dev->caps.default_sense[i]) {
  303. enum mlx4_port_type sensed_port = MLX4_PORT_TYPE_NONE;
  304. dev->caps.possible_type[i] = MLX4_PORT_TYPE_AUTO;
  305. mlx4_SENSE_PORT(dev, i, &sensed_port);
  306. if (sensed_port != MLX4_PORT_TYPE_NONE)
  307. dev->caps.port_type[i] = sensed_port;
  308. } else {
  309. dev->caps.possible_type[i] = dev->caps.port_type[i];
  310. }
  311. if (dev->caps.log_num_macs > dev_cap->log_max_macs[i]) {
  312. dev->caps.log_num_macs = dev_cap->log_max_macs[i];
  313. mlx4_warn(dev, "Requested number of MACs is too much "
  314. "for port %d, reducing to %d.\n",
  315. i, 1 << dev->caps.log_num_macs);
  316. }
  317. if (dev->caps.log_num_vlans > dev_cap->log_max_vlans[i]) {
  318. dev->caps.log_num_vlans = dev_cap->log_max_vlans[i];
  319. mlx4_warn(dev, "Requested number of VLANs is too much "
  320. "for port %d, reducing to %d.\n",
  321. i, 1 << dev->caps.log_num_vlans);
  322. }
  323. }
  324. dev->caps.max_counters = 1 << ilog2(dev_cap->max_counters);
  325. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] = dev_cap->reserved_qps;
  326. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] =
  327. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] =
  328. (1 << dev->caps.log_num_macs) *
  329. (1 << dev->caps.log_num_vlans) *
  330. (1 << dev->caps.log_num_prios) *
  331. dev->caps.num_ports;
  332. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH] = MLX4_NUM_FEXCH;
  333. dev->caps.reserved_qps = dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] +
  334. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] +
  335. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] +
  336. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH];
  337. dev->caps.sqp_demux = (mlx4_is_master(dev)) ? MLX4_MAX_NUM_SLAVES : 0;
  338. return 0;
  339. }
  340. /*The function checks if there are live vf, return the num of them*/
  341. static int mlx4_how_many_lives_vf(struct mlx4_dev *dev)
  342. {
  343. struct mlx4_priv *priv = mlx4_priv(dev);
  344. struct mlx4_slave_state *s_state;
  345. int i;
  346. int ret = 0;
  347. for (i = 1/*the ppf is 0*/; i < dev->num_slaves; ++i) {
  348. s_state = &priv->mfunc.master.slave_state[i];
  349. if (s_state->active && s_state->last_cmd !=
  350. MLX4_COMM_CMD_RESET) {
  351. mlx4_warn(dev, "%s: slave: %d is still active\n",
  352. __func__, i);
  353. ret++;
  354. }
  355. }
  356. return ret;
  357. }
  358. int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey)
  359. {
  360. u32 qk = MLX4_RESERVED_QKEY_BASE;
  361. if (qpn >= dev->caps.base_tunnel_sqpn + 8 * MLX4_MFUNC_MAX ||
  362. qpn < dev->caps.sqp_start)
  363. return -EINVAL;
  364. if (qpn >= dev->caps.base_tunnel_sqpn)
  365. /* tunnel qp */
  366. qk += qpn - dev->caps.base_tunnel_sqpn;
  367. else
  368. qk += qpn - dev->caps.sqp_start;
  369. *qkey = qk;
  370. return 0;
  371. }
  372. EXPORT_SYMBOL(mlx4_get_parav_qkey);
  373. int mlx4_is_slave_active(struct mlx4_dev *dev, int slave)
  374. {
  375. struct mlx4_priv *priv = mlx4_priv(dev);
  376. struct mlx4_slave_state *s_slave;
  377. if (!mlx4_is_master(dev))
  378. return 0;
  379. s_slave = &priv->mfunc.master.slave_state[slave];
  380. return !!s_slave->active;
  381. }
  382. EXPORT_SYMBOL(mlx4_is_slave_active);
  383. static int mlx4_slave_cap(struct mlx4_dev *dev)
  384. {
  385. int err;
  386. u32 page_size;
  387. struct mlx4_dev_cap dev_cap;
  388. struct mlx4_func_cap func_cap;
  389. struct mlx4_init_hca_param hca_param;
  390. int i;
  391. memset(&hca_param, 0, sizeof(hca_param));
  392. err = mlx4_QUERY_HCA(dev, &hca_param);
  393. if (err) {
  394. mlx4_err(dev, "QUERY_HCA command failed, aborting.\n");
  395. return err;
  396. }
  397. /*fail if the hca has an unknown capability */
  398. if ((hca_param.global_caps | HCA_GLOBAL_CAP_MASK) !=
  399. HCA_GLOBAL_CAP_MASK) {
  400. mlx4_err(dev, "Unknown hca global capabilities\n");
  401. return -ENOSYS;
  402. }
  403. mlx4_log_num_mgm_entry_size = hca_param.log_mc_entry_sz;
  404. memset(&dev_cap, 0, sizeof(dev_cap));
  405. dev->caps.max_qp_dest_rdma = 1 << hca_param.log_rd_per_qp;
  406. err = mlx4_dev_cap(dev, &dev_cap);
  407. if (err) {
  408. mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
  409. return err;
  410. }
  411. err = mlx4_QUERY_FW(dev);
  412. if (err)
  413. mlx4_err(dev, "QUERY_FW command failed: could not get FW version.\n");
  414. page_size = ~dev->caps.page_size_cap + 1;
  415. mlx4_warn(dev, "HCA minimum page size:%d\n", page_size);
  416. if (page_size > PAGE_SIZE) {
  417. mlx4_err(dev, "HCA minimum page size of %d bigger than "
  418. "kernel PAGE_SIZE of %ld, aborting.\n",
  419. page_size, PAGE_SIZE);
  420. return -ENODEV;
  421. }
  422. /* slave gets uar page size from QUERY_HCA fw command */
  423. dev->caps.uar_page_size = 1 << (hca_param.uar_page_sz + 12);
  424. /* TODO: relax this assumption */
  425. if (dev->caps.uar_page_size != PAGE_SIZE) {
  426. mlx4_err(dev, "UAR size:%d != kernel PAGE_SIZE of %ld\n",
  427. dev->caps.uar_page_size, PAGE_SIZE);
  428. return -ENODEV;
  429. }
  430. memset(&func_cap, 0, sizeof(func_cap));
  431. err = mlx4_QUERY_FUNC_CAP(dev, &func_cap);
  432. if (err) {
  433. mlx4_err(dev, "QUERY_FUNC_CAP command failed, aborting.\n");
  434. return err;
  435. }
  436. if ((func_cap.pf_context_behaviour | PF_CONTEXT_BEHAVIOUR_MASK) !=
  437. PF_CONTEXT_BEHAVIOUR_MASK) {
  438. mlx4_err(dev, "Unknown pf context behaviour\n");
  439. return -ENOSYS;
  440. }
  441. dev->caps.num_ports = func_cap.num_ports;
  442. dev->caps.num_qps = func_cap.qp_quota;
  443. dev->caps.num_srqs = func_cap.srq_quota;
  444. dev->caps.num_cqs = func_cap.cq_quota;
  445. dev->caps.num_eqs = func_cap.max_eq;
  446. dev->caps.reserved_eqs = func_cap.reserved_eq;
  447. dev->caps.num_mpts = func_cap.mpt_quota;
  448. dev->caps.num_mtts = func_cap.mtt_quota;
  449. dev->caps.num_pds = MLX4_NUM_PDS;
  450. dev->caps.num_mgms = 0;
  451. dev->caps.num_amgms = 0;
  452. if (dev->caps.num_ports > MLX4_MAX_PORTS) {
  453. mlx4_err(dev, "HCA has %d ports, but we only support %d, "
  454. "aborting.\n", dev->caps.num_ports, MLX4_MAX_PORTS);
  455. return -ENODEV;
  456. }
  457. for (i = 1; i <= dev->caps.num_ports; ++i) {
  458. dev->caps.port_mask[i] = dev->caps.port_type[i];
  459. if (mlx4_get_slave_pkey_gid_tbl_len(dev, i,
  460. &dev->caps.gid_table_len[i],
  461. &dev->caps.pkey_table_len[i]))
  462. return -ENODEV;
  463. }
  464. if (dev->caps.uar_page_size * (dev->caps.num_uars -
  465. dev->caps.reserved_uars) >
  466. pci_resource_len(dev->pdev, 2)) {
  467. mlx4_err(dev, "HCA reported UAR region size of 0x%x bigger than "
  468. "PCI resource 2 size of 0x%llx, aborting.\n",
  469. dev->caps.uar_page_size * dev->caps.num_uars,
  470. (unsigned long long) pci_resource_len(dev->pdev, 2));
  471. return -ENODEV;
  472. }
  473. /* Calculate our sqp_start */
  474. dev->caps.sqp_start = func_cap.base_proxy_qpn;
  475. dev->caps.base_tunnel_sqpn = func_cap.base_tunnel_qpn;
  476. return 0;
  477. }
  478. /*
  479. * Change the port configuration of the device.
  480. * Every user of this function must hold the port mutex.
  481. */
  482. int mlx4_change_port_types(struct mlx4_dev *dev,
  483. enum mlx4_port_type *port_types)
  484. {
  485. int err = 0;
  486. int change = 0;
  487. int port;
  488. for (port = 0; port < dev->caps.num_ports; port++) {
  489. /* Change the port type only if the new type is different
  490. * from the current, and not set to Auto */
  491. if (port_types[port] != dev->caps.port_type[port + 1])
  492. change = 1;
  493. }
  494. if (change) {
  495. mlx4_unregister_device(dev);
  496. for (port = 1; port <= dev->caps.num_ports; port++) {
  497. mlx4_CLOSE_PORT(dev, port);
  498. dev->caps.port_type[port] = port_types[port - 1];
  499. err = mlx4_SET_PORT(dev, port, -1);
  500. if (err) {
  501. mlx4_err(dev, "Failed to set port %d, "
  502. "aborting\n", port);
  503. goto out;
  504. }
  505. }
  506. mlx4_set_port_mask(dev);
  507. err = mlx4_register_device(dev);
  508. }
  509. out:
  510. return err;
  511. }
  512. static ssize_t show_port_type(struct device *dev,
  513. struct device_attribute *attr,
  514. char *buf)
  515. {
  516. struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
  517. port_attr);
  518. struct mlx4_dev *mdev = info->dev;
  519. char type[8];
  520. sprintf(type, "%s",
  521. (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_IB) ?
  522. "ib" : "eth");
  523. if (mdev->caps.possible_type[info->port] == MLX4_PORT_TYPE_AUTO)
  524. sprintf(buf, "auto (%s)\n", type);
  525. else
  526. sprintf(buf, "%s\n", type);
  527. return strlen(buf);
  528. }
  529. static ssize_t set_port_type(struct device *dev,
  530. struct device_attribute *attr,
  531. const char *buf, size_t count)
  532. {
  533. struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
  534. port_attr);
  535. struct mlx4_dev *mdev = info->dev;
  536. struct mlx4_priv *priv = mlx4_priv(mdev);
  537. enum mlx4_port_type types[MLX4_MAX_PORTS];
  538. enum mlx4_port_type new_types[MLX4_MAX_PORTS];
  539. int i;
  540. int err = 0;
  541. if (!strcmp(buf, "ib\n"))
  542. info->tmp_type = MLX4_PORT_TYPE_IB;
  543. else if (!strcmp(buf, "eth\n"))
  544. info->tmp_type = MLX4_PORT_TYPE_ETH;
  545. else if (!strcmp(buf, "auto\n"))
  546. info->tmp_type = MLX4_PORT_TYPE_AUTO;
  547. else {
  548. mlx4_err(mdev, "%s is not supported port type\n", buf);
  549. return -EINVAL;
  550. }
  551. mlx4_stop_sense(mdev);
  552. mutex_lock(&priv->port_mutex);
  553. /* Possible type is always the one that was delivered */
  554. mdev->caps.possible_type[info->port] = info->tmp_type;
  555. for (i = 0; i < mdev->caps.num_ports; i++) {
  556. types[i] = priv->port[i+1].tmp_type ? priv->port[i+1].tmp_type :
  557. mdev->caps.possible_type[i+1];
  558. if (types[i] == MLX4_PORT_TYPE_AUTO)
  559. types[i] = mdev->caps.port_type[i+1];
  560. }
  561. if (!(mdev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP) &&
  562. !(mdev->caps.flags & MLX4_DEV_CAP_FLAG_SENSE_SUPPORT)) {
  563. for (i = 1; i <= mdev->caps.num_ports; i++) {
  564. if (mdev->caps.possible_type[i] == MLX4_PORT_TYPE_AUTO) {
  565. mdev->caps.possible_type[i] = mdev->caps.port_type[i];
  566. err = -EINVAL;
  567. }
  568. }
  569. }
  570. if (err) {
  571. mlx4_err(mdev, "Auto sensing is not supported on this HCA. "
  572. "Set only 'eth' or 'ib' for both ports "
  573. "(should be the same)\n");
  574. goto out;
  575. }
  576. mlx4_do_sense_ports(mdev, new_types, types);
  577. err = mlx4_check_port_params(mdev, new_types);
  578. if (err)
  579. goto out;
  580. /* We are about to apply the changes after the configuration
  581. * was verified, no need to remember the temporary types
  582. * any more */
  583. for (i = 0; i < mdev->caps.num_ports; i++)
  584. priv->port[i + 1].tmp_type = 0;
  585. err = mlx4_change_port_types(mdev, new_types);
  586. out:
  587. mlx4_start_sense(mdev);
  588. mutex_unlock(&priv->port_mutex);
  589. return err ? err : count;
  590. }
  591. enum ibta_mtu {
  592. IB_MTU_256 = 1,
  593. IB_MTU_512 = 2,
  594. IB_MTU_1024 = 3,
  595. IB_MTU_2048 = 4,
  596. IB_MTU_4096 = 5
  597. };
  598. static inline int int_to_ibta_mtu(int mtu)
  599. {
  600. switch (mtu) {
  601. case 256: return IB_MTU_256;
  602. case 512: return IB_MTU_512;
  603. case 1024: return IB_MTU_1024;
  604. case 2048: return IB_MTU_2048;
  605. case 4096: return IB_MTU_4096;
  606. default: return -1;
  607. }
  608. }
  609. static inline int ibta_mtu_to_int(enum ibta_mtu mtu)
  610. {
  611. switch (mtu) {
  612. case IB_MTU_256: return 256;
  613. case IB_MTU_512: return 512;
  614. case IB_MTU_1024: return 1024;
  615. case IB_MTU_2048: return 2048;
  616. case IB_MTU_4096: return 4096;
  617. default: return -1;
  618. }
  619. }
  620. static ssize_t show_port_ib_mtu(struct device *dev,
  621. struct device_attribute *attr,
  622. char *buf)
  623. {
  624. struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
  625. port_mtu_attr);
  626. struct mlx4_dev *mdev = info->dev;
  627. if (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_ETH)
  628. mlx4_warn(mdev, "port level mtu is only used for IB ports\n");
  629. sprintf(buf, "%d\n",
  630. ibta_mtu_to_int(mdev->caps.port_ib_mtu[info->port]));
  631. return strlen(buf);
  632. }
  633. static ssize_t set_port_ib_mtu(struct device *dev,
  634. struct device_attribute *attr,
  635. const char *buf, size_t count)
  636. {
  637. struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
  638. port_mtu_attr);
  639. struct mlx4_dev *mdev = info->dev;
  640. struct mlx4_priv *priv = mlx4_priv(mdev);
  641. int err, port, mtu, ibta_mtu = -1;
  642. if (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_ETH) {
  643. mlx4_warn(mdev, "port level mtu is only used for IB ports\n");
  644. return -EINVAL;
  645. }
  646. err = sscanf(buf, "%d", &mtu);
  647. if (err > 0)
  648. ibta_mtu = int_to_ibta_mtu(mtu);
  649. if (err <= 0 || ibta_mtu < 0) {
  650. mlx4_err(mdev, "%s is invalid IBTA mtu\n", buf);
  651. return -EINVAL;
  652. }
  653. mdev->caps.port_ib_mtu[info->port] = ibta_mtu;
  654. mlx4_stop_sense(mdev);
  655. mutex_lock(&priv->port_mutex);
  656. mlx4_unregister_device(mdev);
  657. for (port = 1; port <= mdev->caps.num_ports; port++) {
  658. mlx4_CLOSE_PORT(mdev, port);
  659. err = mlx4_SET_PORT(mdev, port, -1);
  660. if (err) {
  661. mlx4_err(mdev, "Failed to set port %d, "
  662. "aborting\n", port);
  663. goto err_set_port;
  664. }
  665. }
  666. err = mlx4_register_device(mdev);
  667. err_set_port:
  668. mutex_unlock(&priv->port_mutex);
  669. mlx4_start_sense(mdev);
  670. return err ? err : count;
  671. }
  672. static int mlx4_load_fw(struct mlx4_dev *dev)
  673. {
  674. struct mlx4_priv *priv = mlx4_priv(dev);
  675. int err;
  676. priv->fw.fw_icm = mlx4_alloc_icm(dev, priv->fw.fw_pages,
  677. GFP_HIGHUSER | __GFP_NOWARN, 0);
  678. if (!priv->fw.fw_icm) {
  679. mlx4_err(dev, "Couldn't allocate FW area, aborting.\n");
  680. return -ENOMEM;
  681. }
  682. err = mlx4_MAP_FA(dev, priv->fw.fw_icm);
  683. if (err) {
  684. mlx4_err(dev, "MAP_FA command failed, aborting.\n");
  685. goto err_free;
  686. }
  687. err = mlx4_RUN_FW(dev);
  688. if (err) {
  689. mlx4_err(dev, "RUN_FW command failed, aborting.\n");
  690. goto err_unmap_fa;
  691. }
  692. return 0;
  693. err_unmap_fa:
  694. mlx4_UNMAP_FA(dev);
  695. err_free:
  696. mlx4_free_icm(dev, priv->fw.fw_icm, 0);
  697. return err;
  698. }
  699. static int mlx4_init_cmpt_table(struct mlx4_dev *dev, u64 cmpt_base,
  700. int cmpt_entry_sz)
  701. {
  702. struct mlx4_priv *priv = mlx4_priv(dev);
  703. int err;
  704. int num_eqs;
  705. err = mlx4_init_icm_table(dev, &priv->qp_table.cmpt_table,
  706. cmpt_base +
  707. ((u64) (MLX4_CMPT_TYPE_QP *
  708. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  709. cmpt_entry_sz, dev->caps.num_qps,
  710. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  711. 0, 0);
  712. if (err)
  713. goto err;
  714. err = mlx4_init_icm_table(dev, &priv->srq_table.cmpt_table,
  715. cmpt_base +
  716. ((u64) (MLX4_CMPT_TYPE_SRQ *
  717. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  718. cmpt_entry_sz, dev->caps.num_srqs,
  719. dev->caps.reserved_srqs, 0, 0);
  720. if (err)
  721. goto err_qp;
  722. err = mlx4_init_icm_table(dev, &priv->cq_table.cmpt_table,
  723. cmpt_base +
  724. ((u64) (MLX4_CMPT_TYPE_CQ *
  725. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  726. cmpt_entry_sz, dev->caps.num_cqs,
  727. dev->caps.reserved_cqs, 0, 0);
  728. if (err)
  729. goto err_srq;
  730. num_eqs = (mlx4_is_master(dev)) ? dev->phys_caps.num_phys_eqs :
  731. dev->caps.num_eqs;
  732. err = mlx4_init_icm_table(dev, &priv->eq_table.cmpt_table,
  733. cmpt_base +
  734. ((u64) (MLX4_CMPT_TYPE_EQ *
  735. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  736. cmpt_entry_sz, num_eqs, num_eqs, 0, 0);
  737. if (err)
  738. goto err_cq;
  739. return 0;
  740. err_cq:
  741. mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
  742. err_srq:
  743. mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
  744. err_qp:
  745. mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
  746. err:
  747. return err;
  748. }
  749. static int mlx4_init_icm(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap,
  750. struct mlx4_init_hca_param *init_hca, u64 icm_size)
  751. {
  752. struct mlx4_priv *priv = mlx4_priv(dev);
  753. u64 aux_pages;
  754. int num_eqs;
  755. int err;
  756. err = mlx4_SET_ICM_SIZE(dev, icm_size, &aux_pages);
  757. if (err) {
  758. mlx4_err(dev, "SET_ICM_SIZE command failed, aborting.\n");
  759. return err;
  760. }
  761. mlx4_dbg(dev, "%lld KB of HCA context requires %lld KB aux memory.\n",
  762. (unsigned long long) icm_size >> 10,
  763. (unsigned long long) aux_pages << 2);
  764. priv->fw.aux_icm = mlx4_alloc_icm(dev, aux_pages,
  765. GFP_HIGHUSER | __GFP_NOWARN, 0);
  766. if (!priv->fw.aux_icm) {
  767. mlx4_err(dev, "Couldn't allocate aux memory, aborting.\n");
  768. return -ENOMEM;
  769. }
  770. err = mlx4_MAP_ICM_AUX(dev, priv->fw.aux_icm);
  771. if (err) {
  772. mlx4_err(dev, "MAP_ICM_AUX command failed, aborting.\n");
  773. goto err_free_aux;
  774. }
  775. err = mlx4_init_cmpt_table(dev, init_hca->cmpt_base, dev_cap->cmpt_entry_sz);
  776. if (err) {
  777. mlx4_err(dev, "Failed to map cMPT context memory, aborting.\n");
  778. goto err_unmap_aux;
  779. }
  780. num_eqs = (mlx4_is_master(dev)) ? dev->phys_caps.num_phys_eqs :
  781. dev->caps.num_eqs;
  782. err = mlx4_init_icm_table(dev, &priv->eq_table.table,
  783. init_hca->eqc_base, dev_cap->eqc_entry_sz,
  784. num_eqs, num_eqs, 0, 0);
  785. if (err) {
  786. mlx4_err(dev, "Failed to map EQ context memory, aborting.\n");
  787. goto err_unmap_cmpt;
  788. }
  789. /*
  790. * Reserved MTT entries must be aligned up to a cacheline
  791. * boundary, since the FW will write to them, while the driver
  792. * writes to all other MTT entries. (The variable
  793. * dev->caps.mtt_entry_sz below is really the MTT segment
  794. * size, not the raw entry size)
  795. */
  796. dev->caps.reserved_mtts =
  797. ALIGN(dev->caps.reserved_mtts * dev->caps.mtt_entry_sz,
  798. dma_get_cache_alignment()) / dev->caps.mtt_entry_sz;
  799. err = mlx4_init_icm_table(dev, &priv->mr_table.mtt_table,
  800. init_hca->mtt_base,
  801. dev->caps.mtt_entry_sz,
  802. dev->caps.num_mtts,
  803. dev->caps.reserved_mtts, 1, 0);
  804. if (err) {
  805. mlx4_err(dev, "Failed to map MTT context memory, aborting.\n");
  806. goto err_unmap_eq;
  807. }
  808. err = mlx4_init_icm_table(dev, &priv->mr_table.dmpt_table,
  809. init_hca->dmpt_base,
  810. dev_cap->dmpt_entry_sz,
  811. dev->caps.num_mpts,
  812. dev->caps.reserved_mrws, 1, 1);
  813. if (err) {
  814. mlx4_err(dev, "Failed to map dMPT context memory, aborting.\n");
  815. goto err_unmap_mtt;
  816. }
  817. err = mlx4_init_icm_table(dev, &priv->qp_table.qp_table,
  818. init_hca->qpc_base,
  819. dev_cap->qpc_entry_sz,
  820. dev->caps.num_qps,
  821. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  822. 0, 0);
  823. if (err) {
  824. mlx4_err(dev, "Failed to map QP context memory, aborting.\n");
  825. goto err_unmap_dmpt;
  826. }
  827. err = mlx4_init_icm_table(dev, &priv->qp_table.auxc_table,
  828. init_hca->auxc_base,
  829. dev_cap->aux_entry_sz,
  830. dev->caps.num_qps,
  831. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  832. 0, 0);
  833. if (err) {
  834. mlx4_err(dev, "Failed to map AUXC context memory, aborting.\n");
  835. goto err_unmap_qp;
  836. }
  837. err = mlx4_init_icm_table(dev, &priv->qp_table.altc_table,
  838. init_hca->altc_base,
  839. dev_cap->altc_entry_sz,
  840. dev->caps.num_qps,
  841. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  842. 0, 0);
  843. if (err) {
  844. mlx4_err(dev, "Failed to map ALTC context memory, aborting.\n");
  845. goto err_unmap_auxc;
  846. }
  847. err = mlx4_init_icm_table(dev, &priv->qp_table.rdmarc_table,
  848. init_hca->rdmarc_base,
  849. dev_cap->rdmarc_entry_sz << priv->qp_table.rdmarc_shift,
  850. dev->caps.num_qps,
  851. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  852. 0, 0);
  853. if (err) {
  854. mlx4_err(dev, "Failed to map RDMARC context memory, aborting\n");
  855. goto err_unmap_altc;
  856. }
  857. err = mlx4_init_icm_table(dev, &priv->cq_table.table,
  858. init_hca->cqc_base,
  859. dev_cap->cqc_entry_sz,
  860. dev->caps.num_cqs,
  861. dev->caps.reserved_cqs, 0, 0);
  862. if (err) {
  863. mlx4_err(dev, "Failed to map CQ context memory, aborting.\n");
  864. goto err_unmap_rdmarc;
  865. }
  866. err = mlx4_init_icm_table(dev, &priv->srq_table.table,
  867. init_hca->srqc_base,
  868. dev_cap->srq_entry_sz,
  869. dev->caps.num_srqs,
  870. dev->caps.reserved_srqs, 0, 0);
  871. if (err) {
  872. mlx4_err(dev, "Failed to map SRQ context memory, aborting.\n");
  873. goto err_unmap_cq;
  874. }
  875. /*
  876. * For flow steering device managed mode it is required to use
  877. * mlx4_init_icm_table. For B0 steering mode it's not strictly
  878. * required, but for simplicity just map the whole multicast
  879. * group table now. The table isn't very big and it's a lot
  880. * easier than trying to track ref counts.
  881. */
  882. err = mlx4_init_icm_table(dev, &priv->mcg_table.table,
  883. init_hca->mc_base,
  884. mlx4_get_mgm_entry_size(dev),
  885. dev->caps.num_mgms + dev->caps.num_amgms,
  886. dev->caps.num_mgms + dev->caps.num_amgms,
  887. 0, 0);
  888. if (err) {
  889. mlx4_err(dev, "Failed to map MCG context memory, aborting.\n");
  890. goto err_unmap_srq;
  891. }
  892. return 0;
  893. err_unmap_srq:
  894. mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
  895. err_unmap_cq:
  896. mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
  897. err_unmap_rdmarc:
  898. mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
  899. err_unmap_altc:
  900. mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
  901. err_unmap_auxc:
  902. mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
  903. err_unmap_qp:
  904. mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
  905. err_unmap_dmpt:
  906. mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
  907. err_unmap_mtt:
  908. mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
  909. err_unmap_eq:
  910. mlx4_cleanup_icm_table(dev, &priv->eq_table.table);
  911. err_unmap_cmpt:
  912. mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
  913. mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
  914. mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
  915. mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
  916. err_unmap_aux:
  917. mlx4_UNMAP_ICM_AUX(dev);
  918. err_free_aux:
  919. mlx4_free_icm(dev, priv->fw.aux_icm, 0);
  920. return err;
  921. }
  922. static void mlx4_free_icms(struct mlx4_dev *dev)
  923. {
  924. struct mlx4_priv *priv = mlx4_priv(dev);
  925. mlx4_cleanup_icm_table(dev, &priv->mcg_table.table);
  926. mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
  927. mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
  928. mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
  929. mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
  930. mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
  931. mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
  932. mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
  933. mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
  934. mlx4_cleanup_icm_table(dev, &priv->eq_table.table);
  935. mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
  936. mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
  937. mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
  938. mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
  939. mlx4_UNMAP_ICM_AUX(dev);
  940. mlx4_free_icm(dev, priv->fw.aux_icm, 0);
  941. }
  942. static void mlx4_slave_exit(struct mlx4_dev *dev)
  943. {
  944. struct mlx4_priv *priv = mlx4_priv(dev);
  945. down(&priv->cmd.slave_sem);
  946. if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0, MLX4_COMM_TIME))
  947. mlx4_warn(dev, "Failed to close slave function.\n");
  948. up(&priv->cmd.slave_sem);
  949. }
  950. static int map_bf_area(struct mlx4_dev *dev)
  951. {
  952. struct mlx4_priv *priv = mlx4_priv(dev);
  953. resource_size_t bf_start;
  954. resource_size_t bf_len;
  955. int err = 0;
  956. if (!dev->caps.bf_reg_size)
  957. return -ENXIO;
  958. bf_start = pci_resource_start(dev->pdev, 2) +
  959. (dev->caps.num_uars << PAGE_SHIFT);
  960. bf_len = pci_resource_len(dev->pdev, 2) -
  961. (dev->caps.num_uars << PAGE_SHIFT);
  962. priv->bf_mapping = io_mapping_create_wc(bf_start, bf_len);
  963. if (!priv->bf_mapping)
  964. err = -ENOMEM;
  965. return err;
  966. }
  967. static void unmap_bf_area(struct mlx4_dev *dev)
  968. {
  969. if (mlx4_priv(dev)->bf_mapping)
  970. io_mapping_free(mlx4_priv(dev)->bf_mapping);
  971. }
  972. static void mlx4_close_hca(struct mlx4_dev *dev)
  973. {
  974. unmap_bf_area(dev);
  975. if (mlx4_is_slave(dev))
  976. mlx4_slave_exit(dev);
  977. else {
  978. mlx4_CLOSE_HCA(dev, 0);
  979. mlx4_free_icms(dev);
  980. mlx4_UNMAP_FA(dev);
  981. mlx4_free_icm(dev, mlx4_priv(dev)->fw.fw_icm, 0);
  982. }
  983. }
  984. static int mlx4_init_slave(struct mlx4_dev *dev)
  985. {
  986. struct mlx4_priv *priv = mlx4_priv(dev);
  987. u64 dma = (u64) priv->mfunc.vhcr_dma;
  988. int num_of_reset_retries = NUM_OF_RESET_RETRIES;
  989. int ret_from_reset = 0;
  990. u32 slave_read;
  991. u32 cmd_channel_ver;
  992. down(&priv->cmd.slave_sem);
  993. priv->cmd.max_cmds = 1;
  994. mlx4_warn(dev, "Sending reset\n");
  995. ret_from_reset = mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0,
  996. MLX4_COMM_TIME);
  997. /* if we are in the middle of flr the slave will try
  998. * NUM_OF_RESET_RETRIES times before leaving.*/
  999. if (ret_from_reset) {
  1000. if (MLX4_DELAY_RESET_SLAVE == ret_from_reset) {
  1001. msleep(SLEEP_TIME_IN_RESET);
  1002. while (ret_from_reset && num_of_reset_retries) {
  1003. mlx4_warn(dev, "slave is currently in the"
  1004. "middle of FLR. retrying..."
  1005. "(try num:%d)\n",
  1006. (NUM_OF_RESET_RETRIES -
  1007. num_of_reset_retries + 1));
  1008. ret_from_reset =
  1009. mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET,
  1010. 0, MLX4_COMM_TIME);
  1011. num_of_reset_retries = num_of_reset_retries - 1;
  1012. }
  1013. } else
  1014. goto err;
  1015. }
  1016. /* check the driver version - the slave I/F revision
  1017. * must match the master's */
  1018. slave_read = swab32(readl(&priv->mfunc.comm->slave_read));
  1019. cmd_channel_ver = mlx4_comm_get_version();
  1020. if (MLX4_COMM_GET_IF_REV(cmd_channel_ver) !=
  1021. MLX4_COMM_GET_IF_REV(slave_read)) {
  1022. mlx4_err(dev, "slave driver version is not supported"
  1023. " by the master\n");
  1024. goto err;
  1025. }
  1026. mlx4_warn(dev, "Sending vhcr0\n");
  1027. if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR0, dma >> 48,
  1028. MLX4_COMM_TIME))
  1029. goto err;
  1030. if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR1, dma >> 32,
  1031. MLX4_COMM_TIME))
  1032. goto err;
  1033. if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR2, dma >> 16,
  1034. MLX4_COMM_TIME))
  1035. goto err;
  1036. if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR_EN, dma, MLX4_COMM_TIME))
  1037. goto err;
  1038. up(&priv->cmd.slave_sem);
  1039. return 0;
  1040. err:
  1041. mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0, 0);
  1042. up(&priv->cmd.slave_sem);
  1043. return -EIO;
  1044. }
  1045. static void mlx4_parav_master_pf_caps(struct mlx4_dev *dev)
  1046. {
  1047. int i;
  1048. for (i = 1; i <= dev->caps.num_ports; i++) {
  1049. dev->caps.gid_table_len[i] = 1;
  1050. dev->caps.pkey_table_len[i] =
  1051. dev->phys_caps.pkey_phys_table_len[i] - 1;
  1052. }
  1053. }
  1054. static int mlx4_init_hca(struct mlx4_dev *dev)
  1055. {
  1056. struct mlx4_priv *priv = mlx4_priv(dev);
  1057. struct mlx4_adapter adapter;
  1058. struct mlx4_dev_cap dev_cap;
  1059. struct mlx4_mod_stat_cfg mlx4_cfg;
  1060. struct mlx4_profile profile;
  1061. struct mlx4_init_hca_param init_hca;
  1062. u64 icm_size;
  1063. int err;
  1064. if (!mlx4_is_slave(dev)) {
  1065. err = mlx4_QUERY_FW(dev);
  1066. if (err) {
  1067. if (err == -EACCES)
  1068. mlx4_info(dev, "non-primary physical function, skipping.\n");
  1069. else
  1070. mlx4_err(dev, "QUERY_FW command failed, aborting.\n");
  1071. return err;
  1072. }
  1073. err = mlx4_load_fw(dev);
  1074. if (err) {
  1075. mlx4_err(dev, "Failed to start FW, aborting.\n");
  1076. return err;
  1077. }
  1078. mlx4_cfg.log_pg_sz_m = 1;
  1079. mlx4_cfg.log_pg_sz = 0;
  1080. err = mlx4_MOD_STAT_CFG(dev, &mlx4_cfg);
  1081. if (err)
  1082. mlx4_warn(dev, "Failed to override log_pg_sz parameter\n");
  1083. err = mlx4_dev_cap(dev, &dev_cap);
  1084. if (err) {
  1085. mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
  1086. goto err_stop_fw;
  1087. }
  1088. if (mlx4_is_master(dev))
  1089. mlx4_parav_master_pf_caps(dev);
  1090. priv->fs_hash_mode = MLX4_FS_L2_HASH;
  1091. switch (priv->fs_hash_mode) {
  1092. case MLX4_FS_L2_HASH:
  1093. init_hca.fs_hash_enable_bits = 0;
  1094. break;
  1095. case MLX4_FS_L2_L3_L4_HASH:
  1096. /* Enable flow steering with
  1097. * udp unicast and tcp unicast
  1098. */
  1099. init_hca.fs_hash_enable_bits =
  1100. MLX4_FS_UDP_UC_EN | MLX4_FS_TCP_UC_EN;
  1101. break;
  1102. }
  1103. profile = default_profile;
  1104. if (dev->caps.steering_mode ==
  1105. MLX4_STEERING_MODE_DEVICE_MANAGED)
  1106. profile.num_mcg = MLX4_FS_NUM_MCG;
  1107. icm_size = mlx4_make_profile(dev, &profile, &dev_cap,
  1108. &init_hca);
  1109. if ((long long) icm_size < 0) {
  1110. err = icm_size;
  1111. goto err_stop_fw;
  1112. }
  1113. dev->caps.max_fmr_maps = (1 << (32 - ilog2(dev->caps.num_mpts))) - 1;
  1114. init_hca.log_uar_sz = ilog2(dev->caps.num_uars);
  1115. init_hca.uar_page_sz = PAGE_SHIFT - 12;
  1116. err = mlx4_init_icm(dev, &dev_cap, &init_hca, icm_size);
  1117. if (err)
  1118. goto err_stop_fw;
  1119. err = mlx4_INIT_HCA(dev, &init_hca);
  1120. if (err) {
  1121. mlx4_err(dev, "INIT_HCA command failed, aborting.\n");
  1122. goto err_free_icm;
  1123. }
  1124. } else {
  1125. err = mlx4_init_slave(dev);
  1126. if (err) {
  1127. mlx4_err(dev, "Failed to initialize slave\n");
  1128. return err;
  1129. }
  1130. err = mlx4_slave_cap(dev);
  1131. if (err) {
  1132. mlx4_err(dev, "Failed to obtain slave caps\n");
  1133. goto err_close;
  1134. }
  1135. }
  1136. if (map_bf_area(dev))
  1137. mlx4_dbg(dev, "Failed to map blue flame area\n");
  1138. /*Only the master set the ports, all the rest got it from it.*/
  1139. if (!mlx4_is_slave(dev))
  1140. mlx4_set_port_mask(dev);
  1141. err = mlx4_QUERY_ADAPTER(dev, &adapter);
  1142. if (err) {
  1143. mlx4_err(dev, "QUERY_ADAPTER command failed, aborting.\n");
  1144. goto unmap_bf;
  1145. }
  1146. priv->eq_table.inta_pin = adapter.inta_pin;
  1147. memcpy(dev->board_id, adapter.board_id, sizeof dev->board_id);
  1148. return 0;
  1149. unmap_bf:
  1150. unmap_bf_area(dev);
  1151. err_close:
  1152. mlx4_close_hca(dev);
  1153. err_free_icm:
  1154. if (!mlx4_is_slave(dev))
  1155. mlx4_free_icms(dev);
  1156. err_stop_fw:
  1157. if (!mlx4_is_slave(dev)) {
  1158. mlx4_UNMAP_FA(dev);
  1159. mlx4_free_icm(dev, priv->fw.fw_icm, 0);
  1160. }
  1161. return err;
  1162. }
  1163. static int mlx4_init_counters_table(struct mlx4_dev *dev)
  1164. {
  1165. struct mlx4_priv *priv = mlx4_priv(dev);
  1166. int nent;
  1167. if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
  1168. return -ENOENT;
  1169. nent = dev->caps.max_counters;
  1170. return mlx4_bitmap_init(&priv->counters_bitmap, nent, nent - 1, 0, 0);
  1171. }
  1172. static void mlx4_cleanup_counters_table(struct mlx4_dev *dev)
  1173. {
  1174. mlx4_bitmap_cleanup(&mlx4_priv(dev)->counters_bitmap);
  1175. }
  1176. int __mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx)
  1177. {
  1178. struct mlx4_priv *priv = mlx4_priv(dev);
  1179. if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
  1180. return -ENOENT;
  1181. *idx = mlx4_bitmap_alloc(&priv->counters_bitmap);
  1182. if (*idx == -1)
  1183. return -ENOMEM;
  1184. return 0;
  1185. }
  1186. int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx)
  1187. {
  1188. u64 out_param;
  1189. int err;
  1190. if (mlx4_is_mfunc(dev)) {
  1191. err = mlx4_cmd_imm(dev, 0, &out_param, RES_COUNTER,
  1192. RES_OP_RESERVE, MLX4_CMD_ALLOC_RES,
  1193. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  1194. if (!err)
  1195. *idx = get_param_l(&out_param);
  1196. return err;
  1197. }
  1198. return __mlx4_counter_alloc(dev, idx);
  1199. }
  1200. EXPORT_SYMBOL_GPL(mlx4_counter_alloc);
  1201. void __mlx4_counter_free(struct mlx4_dev *dev, u32 idx)
  1202. {
  1203. mlx4_bitmap_free(&mlx4_priv(dev)->counters_bitmap, idx);
  1204. return;
  1205. }
  1206. void mlx4_counter_free(struct mlx4_dev *dev, u32 idx)
  1207. {
  1208. u64 in_param;
  1209. if (mlx4_is_mfunc(dev)) {
  1210. set_param_l(&in_param, idx);
  1211. mlx4_cmd(dev, in_param, RES_COUNTER, RES_OP_RESERVE,
  1212. MLX4_CMD_FREE_RES, MLX4_CMD_TIME_CLASS_A,
  1213. MLX4_CMD_WRAPPED);
  1214. return;
  1215. }
  1216. __mlx4_counter_free(dev, idx);
  1217. }
  1218. EXPORT_SYMBOL_GPL(mlx4_counter_free);
  1219. static int mlx4_setup_hca(struct mlx4_dev *dev)
  1220. {
  1221. struct mlx4_priv *priv = mlx4_priv(dev);
  1222. int err;
  1223. int port;
  1224. __be32 ib_port_default_caps;
  1225. err = mlx4_init_uar_table(dev);
  1226. if (err) {
  1227. mlx4_err(dev, "Failed to initialize "
  1228. "user access region table, aborting.\n");
  1229. return err;
  1230. }
  1231. err = mlx4_uar_alloc(dev, &priv->driver_uar);
  1232. if (err) {
  1233. mlx4_err(dev, "Failed to allocate driver access region, "
  1234. "aborting.\n");
  1235. goto err_uar_table_free;
  1236. }
  1237. priv->kar = ioremap((phys_addr_t) priv->driver_uar.pfn << PAGE_SHIFT, PAGE_SIZE);
  1238. if (!priv->kar) {
  1239. mlx4_err(dev, "Couldn't map kernel access region, "
  1240. "aborting.\n");
  1241. err = -ENOMEM;
  1242. goto err_uar_free;
  1243. }
  1244. err = mlx4_init_pd_table(dev);
  1245. if (err) {
  1246. mlx4_err(dev, "Failed to initialize "
  1247. "protection domain table, aborting.\n");
  1248. goto err_kar_unmap;
  1249. }
  1250. err = mlx4_init_xrcd_table(dev);
  1251. if (err) {
  1252. mlx4_err(dev, "Failed to initialize "
  1253. "reliable connection domain table, aborting.\n");
  1254. goto err_pd_table_free;
  1255. }
  1256. err = mlx4_init_mr_table(dev);
  1257. if (err) {
  1258. mlx4_err(dev, "Failed to initialize "
  1259. "memory region table, aborting.\n");
  1260. goto err_xrcd_table_free;
  1261. }
  1262. err = mlx4_init_eq_table(dev);
  1263. if (err) {
  1264. mlx4_err(dev, "Failed to initialize "
  1265. "event queue table, aborting.\n");
  1266. goto err_mr_table_free;
  1267. }
  1268. err = mlx4_cmd_use_events(dev);
  1269. if (err) {
  1270. mlx4_err(dev, "Failed to switch to event-driven "
  1271. "firmware commands, aborting.\n");
  1272. goto err_eq_table_free;
  1273. }
  1274. err = mlx4_NOP(dev);
  1275. if (err) {
  1276. if (dev->flags & MLX4_FLAG_MSI_X) {
  1277. mlx4_warn(dev, "NOP command failed to generate MSI-X "
  1278. "interrupt IRQ %d).\n",
  1279. priv->eq_table.eq[dev->caps.num_comp_vectors].irq);
  1280. mlx4_warn(dev, "Trying again without MSI-X.\n");
  1281. } else {
  1282. mlx4_err(dev, "NOP command failed to generate interrupt "
  1283. "(IRQ %d), aborting.\n",
  1284. priv->eq_table.eq[dev->caps.num_comp_vectors].irq);
  1285. mlx4_err(dev, "BIOS or ACPI interrupt routing problem?\n");
  1286. }
  1287. goto err_cmd_poll;
  1288. }
  1289. mlx4_dbg(dev, "NOP command IRQ test passed\n");
  1290. err = mlx4_init_cq_table(dev);
  1291. if (err) {
  1292. mlx4_err(dev, "Failed to initialize "
  1293. "completion queue table, aborting.\n");
  1294. goto err_cmd_poll;
  1295. }
  1296. err = mlx4_init_srq_table(dev);
  1297. if (err) {
  1298. mlx4_err(dev, "Failed to initialize "
  1299. "shared receive queue table, aborting.\n");
  1300. goto err_cq_table_free;
  1301. }
  1302. err = mlx4_init_qp_table(dev);
  1303. if (err) {
  1304. mlx4_err(dev, "Failed to initialize "
  1305. "queue pair table, aborting.\n");
  1306. goto err_srq_table_free;
  1307. }
  1308. if (!mlx4_is_slave(dev)) {
  1309. err = mlx4_init_mcg_table(dev);
  1310. if (err) {
  1311. mlx4_err(dev, "Failed to initialize "
  1312. "multicast group table, aborting.\n");
  1313. goto err_qp_table_free;
  1314. }
  1315. }
  1316. err = mlx4_init_counters_table(dev);
  1317. if (err && err != -ENOENT) {
  1318. mlx4_err(dev, "Failed to initialize counters table, aborting.\n");
  1319. goto err_mcg_table_free;
  1320. }
  1321. if (!mlx4_is_slave(dev)) {
  1322. for (port = 1; port <= dev->caps.num_ports; port++) {
  1323. ib_port_default_caps = 0;
  1324. err = mlx4_get_port_ib_caps(dev, port,
  1325. &ib_port_default_caps);
  1326. if (err)
  1327. mlx4_warn(dev, "failed to get port %d default "
  1328. "ib capabilities (%d). Continuing "
  1329. "with caps = 0\n", port, err);
  1330. dev->caps.ib_port_def_cap[port] = ib_port_default_caps;
  1331. /* initialize per-slave default ib port capabilities */
  1332. if (mlx4_is_master(dev)) {
  1333. int i;
  1334. for (i = 0; i < dev->num_slaves; i++) {
  1335. if (i == mlx4_master_func_num(dev))
  1336. continue;
  1337. priv->mfunc.master.slave_state[i].ib_cap_mask[port] =
  1338. ib_port_default_caps;
  1339. }
  1340. }
  1341. if (mlx4_is_mfunc(dev))
  1342. dev->caps.port_ib_mtu[port] = IB_MTU_2048;
  1343. else
  1344. dev->caps.port_ib_mtu[port] = IB_MTU_4096;
  1345. err = mlx4_SET_PORT(dev, port, mlx4_is_master(dev) ?
  1346. dev->caps.pkey_table_len[port] : -1);
  1347. if (err) {
  1348. mlx4_err(dev, "Failed to set port %d, aborting\n",
  1349. port);
  1350. goto err_counters_table_free;
  1351. }
  1352. }
  1353. }
  1354. return 0;
  1355. err_counters_table_free:
  1356. mlx4_cleanup_counters_table(dev);
  1357. err_mcg_table_free:
  1358. mlx4_cleanup_mcg_table(dev);
  1359. err_qp_table_free:
  1360. mlx4_cleanup_qp_table(dev);
  1361. err_srq_table_free:
  1362. mlx4_cleanup_srq_table(dev);
  1363. err_cq_table_free:
  1364. mlx4_cleanup_cq_table(dev);
  1365. err_cmd_poll:
  1366. mlx4_cmd_use_polling(dev);
  1367. err_eq_table_free:
  1368. mlx4_cleanup_eq_table(dev);
  1369. err_mr_table_free:
  1370. mlx4_cleanup_mr_table(dev);
  1371. err_xrcd_table_free:
  1372. mlx4_cleanup_xrcd_table(dev);
  1373. err_pd_table_free:
  1374. mlx4_cleanup_pd_table(dev);
  1375. err_kar_unmap:
  1376. iounmap(priv->kar);
  1377. err_uar_free:
  1378. mlx4_uar_free(dev, &priv->driver_uar);
  1379. err_uar_table_free:
  1380. mlx4_cleanup_uar_table(dev);
  1381. return err;
  1382. }
  1383. static void mlx4_enable_msi_x(struct mlx4_dev *dev)
  1384. {
  1385. struct mlx4_priv *priv = mlx4_priv(dev);
  1386. struct msix_entry *entries;
  1387. int nreq = min_t(int, dev->caps.num_ports *
  1388. min_t(int, netif_get_num_default_rss_queues() + 1,
  1389. MAX_MSIX_P_PORT) + MSIX_LEGACY_SZ, MAX_MSIX);
  1390. int err;
  1391. int i;
  1392. if (msi_x) {
  1393. /* In multifunction mode each function gets 2 msi-X vectors
  1394. * one for data path completions anf the other for asynch events
  1395. * or command completions */
  1396. if (mlx4_is_mfunc(dev)) {
  1397. nreq = 2;
  1398. } else {
  1399. nreq = min_t(int, dev->caps.num_eqs -
  1400. dev->caps.reserved_eqs, nreq);
  1401. }
  1402. entries = kcalloc(nreq, sizeof *entries, GFP_KERNEL);
  1403. if (!entries)
  1404. goto no_msi;
  1405. for (i = 0; i < nreq; ++i)
  1406. entries[i].entry = i;
  1407. retry:
  1408. err = pci_enable_msix(dev->pdev, entries, nreq);
  1409. if (err) {
  1410. /* Try again if at least 2 vectors are available */
  1411. if (err > 1) {
  1412. mlx4_info(dev, "Requested %d vectors, "
  1413. "but only %d MSI-X vectors available, "
  1414. "trying again\n", nreq, err);
  1415. nreq = err;
  1416. goto retry;
  1417. }
  1418. kfree(entries);
  1419. goto no_msi;
  1420. }
  1421. if (nreq <
  1422. MSIX_LEGACY_SZ + dev->caps.num_ports * MIN_MSIX_P_PORT) {
  1423. /*Working in legacy mode , all EQ's shared*/
  1424. dev->caps.comp_pool = 0;
  1425. dev->caps.num_comp_vectors = nreq - 1;
  1426. } else {
  1427. dev->caps.comp_pool = nreq - MSIX_LEGACY_SZ;
  1428. dev->caps.num_comp_vectors = MSIX_LEGACY_SZ - 1;
  1429. }
  1430. for (i = 0; i < nreq; ++i)
  1431. priv->eq_table.eq[i].irq = entries[i].vector;
  1432. dev->flags |= MLX4_FLAG_MSI_X;
  1433. kfree(entries);
  1434. return;
  1435. }
  1436. no_msi:
  1437. dev->caps.num_comp_vectors = 1;
  1438. dev->caps.comp_pool = 0;
  1439. for (i = 0; i < 2; ++i)
  1440. priv->eq_table.eq[i].irq = dev->pdev->irq;
  1441. }
  1442. static int mlx4_init_port_info(struct mlx4_dev *dev, int port)
  1443. {
  1444. struct mlx4_port_info *info = &mlx4_priv(dev)->port[port];
  1445. int err = 0;
  1446. info->dev = dev;
  1447. info->port = port;
  1448. if (!mlx4_is_slave(dev)) {
  1449. INIT_RADIX_TREE(&info->mac_tree, GFP_KERNEL);
  1450. mlx4_init_mac_table(dev, &info->mac_table);
  1451. mlx4_init_vlan_table(dev, &info->vlan_table);
  1452. info->base_qpn =
  1453. dev->caps.reserved_qps_base[MLX4_QP_REGION_ETH_ADDR] +
  1454. (port - 1) * (1 << log_num_mac);
  1455. }
  1456. sprintf(info->dev_name, "mlx4_port%d", port);
  1457. info->port_attr.attr.name = info->dev_name;
  1458. if (mlx4_is_mfunc(dev))
  1459. info->port_attr.attr.mode = S_IRUGO;
  1460. else {
  1461. info->port_attr.attr.mode = S_IRUGO | S_IWUSR;
  1462. info->port_attr.store = set_port_type;
  1463. }
  1464. info->port_attr.show = show_port_type;
  1465. sysfs_attr_init(&info->port_attr.attr);
  1466. err = device_create_file(&dev->pdev->dev, &info->port_attr);
  1467. if (err) {
  1468. mlx4_err(dev, "Failed to create file for port %d\n", port);
  1469. info->port = -1;
  1470. }
  1471. sprintf(info->dev_mtu_name, "mlx4_port%d_mtu", port);
  1472. info->port_mtu_attr.attr.name = info->dev_mtu_name;
  1473. if (mlx4_is_mfunc(dev))
  1474. info->port_mtu_attr.attr.mode = S_IRUGO;
  1475. else {
  1476. info->port_mtu_attr.attr.mode = S_IRUGO | S_IWUSR;
  1477. info->port_mtu_attr.store = set_port_ib_mtu;
  1478. }
  1479. info->port_mtu_attr.show = show_port_ib_mtu;
  1480. sysfs_attr_init(&info->port_mtu_attr.attr);
  1481. err = device_create_file(&dev->pdev->dev, &info->port_mtu_attr);
  1482. if (err) {
  1483. mlx4_err(dev, "Failed to create mtu file for port %d\n", port);
  1484. device_remove_file(&info->dev->pdev->dev, &info->port_attr);
  1485. info->port = -1;
  1486. }
  1487. return err;
  1488. }
  1489. static void mlx4_cleanup_port_info(struct mlx4_port_info *info)
  1490. {
  1491. if (info->port < 0)
  1492. return;
  1493. device_remove_file(&info->dev->pdev->dev, &info->port_attr);
  1494. device_remove_file(&info->dev->pdev->dev, &info->port_mtu_attr);
  1495. }
  1496. static int mlx4_init_steering(struct mlx4_dev *dev)
  1497. {
  1498. struct mlx4_priv *priv = mlx4_priv(dev);
  1499. int num_entries = dev->caps.num_ports;
  1500. int i, j;
  1501. priv->steer = kzalloc(sizeof(struct mlx4_steer) * num_entries, GFP_KERNEL);
  1502. if (!priv->steer)
  1503. return -ENOMEM;
  1504. for (i = 0; i < num_entries; i++)
  1505. for (j = 0; j < MLX4_NUM_STEERS; j++) {
  1506. INIT_LIST_HEAD(&priv->steer[i].promisc_qps[j]);
  1507. INIT_LIST_HEAD(&priv->steer[i].steer_entries[j]);
  1508. }
  1509. return 0;
  1510. }
  1511. static void mlx4_clear_steering(struct mlx4_dev *dev)
  1512. {
  1513. struct mlx4_priv *priv = mlx4_priv(dev);
  1514. struct mlx4_steer_index *entry, *tmp_entry;
  1515. struct mlx4_promisc_qp *pqp, *tmp_pqp;
  1516. int num_entries = dev->caps.num_ports;
  1517. int i, j;
  1518. for (i = 0; i < num_entries; i++) {
  1519. for (j = 0; j < MLX4_NUM_STEERS; j++) {
  1520. list_for_each_entry_safe(pqp, tmp_pqp,
  1521. &priv->steer[i].promisc_qps[j],
  1522. list) {
  1523. list_del(&pqp->list);
  1524. kfree(pqp);
  1525. }
  1526. list_for_each_entry_safe(entry, tmp_entry,
  1527. &priv->steer[i].steer_entries[j],
  1528. list) {
  1529. list_del(&entry->list);
  1530. list_for_each_entry_safe(pqp, tmp_pqp,
  1531. &entry->duplicates,
  1532. list) {
  1533. list_del(&pqp->list);
  1534. kfree(pqp);
  1535. }
  1536. kfree(entry);
  1537. }
  1538. }
  1539. }
  1540. kfree(priv->steer);
  1541. }
  1542. static int extended_func_num(struct pci_dev *pdev)
  1543. {
  1544. return PCI_SLOT(pdev->devfn) * 8 + PCI_FUNC(pdev->devfn);
  1545. }
  1546. #define MLX4_OWNER_BASE 0x8069c
  1547. #define MLX4_OWNER_SIZE 4
  1548. static int mlx4_get_ownership(struct mlx4_dev *dev)
  1549. {
  1550. void __iomem *owner;
  1551. u32 ret;
  1552. if (pci_channel_offline(dev->pdev))
  1553. return -EIO;
  1554. owner = ioremap(pci_resource_start(dev->pdev, 0) + MLX4_OWNER_BASE,
  1555. MLX4_OWNER_SIZE);
  1556. if (!owner) {
  1557. mlx4_err(dev, "Failed to obtain ownership bit\n");
  1558. return -ENOMEM;
  1559. }
  1560. ret = readl(owner);
  1561. iounmap(owner);
  1562. return (int) !!ret;
  1563. }
  1564. static void mlx4_free_ownership(struct mlx4_dev *dev)
  1565. {
  1566. void __iomem *owner;
  1567. if (pci_channel_offline(dev->pdev))
  1568. return;
  1569. owner = ioremap(pci_resource_start(dev->pdev, 0) + MLX4_OWNER_BASE,
  1570. MLX4_OWNER_SIZE);
  1571. if (!owner) {
  1572. mlx4_err(dev, "Failed to obtain ownership bit\n");
  1573. return;
  1574. }
  1575. writel(0, owner);
  1576. msleep(1000);
  1577. iounmap(owner);
  1578. }
  1579. static int __mlx4_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
  1580. {
  1581. struct mlx4_priv *priv;
  1582. struct mlx4_dev *dev;
  1583. int err;
  1584. int port;
  1585. pr_info(DRV_NAME ": Initializing %s\n", pci_name(pdev));
  1586. err = pci_enable_device(pdev);
  1587. if (err) {
  1588. dev_err(&pdev->dev, "Cannot enable PCI device, "
  1589. "aborting.\n");
  1590. return err;
  1591. }
  1592. if (num_vfs > MLX4_MAX_NUM_VF) {
  1593. printk(KERN_ERR "There are more VF's (%d) than allowed(%d)\n",
  1594. num_vfs, MLX4_MAX_NUM_VF);
  1595. return -EINVAL;
  1596. }
  1597. /*
  1598. * Check for BARs.
  1599. */
  1600. if (((id == NULL) || !(id->driver_data & MLX4_VF)) &&
  1601. !(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  1602. dev_err(&pdev->dev, "Missing DCS, aborting."
  1603. "(id == 0X%p, id->driver_data: 0x%lx,"
  1604. " pci_resource_flags(pdev, 0):0x%lx)\n", id,
  1605. id ? id->driver_data : 0, pci_resource_flags(pdev, 0));
  1606. err = -ENODEV;
  1607. goto err_disable_pdev;
  1608. }
  1609. if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
  1610. dev_err(&pdev->dev, "Missing UAR, aborting.\n");
  1611. err = -ENODEV;
  1612. goto err_disable_pdev;
  1613. }
  1614. err = pci_request_regions(pdev, DRV_NAME);
  1615. if (err) {
  1616. dev_err(&pdev->dev, "Couldn't get PCI resources, aborting\n");
  1617. goto err_disable_pdev;
  1618. }
  1619. pci_set_master(pdev);
  1620. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
  1621. if (err) {
  1622. dev_warn(&pdev->dev, "Warning: couldn't set 64-bit PCI DMA mask.\n");
  1623. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  1624. if (err) {
  1625. dev_err(&pdev->dev, "Can't set PCI DMA mask, aborting.\n");
  1626. goto err_release_regions;
  1627. }
  1628. }
  1629. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  1630. if (err) {
  1631. dev_warn(&pdev->dev, "Warning: couldn't set 64-bit "
  1632. "consistent PCI DMA mask.\n");
  1633. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  1634. if (err) {
  1635. dev_err(&pdev->dev, "Can't set consistent PCI DMA mask, "
  1636. "aborting.\n");
  1637. goto err_release_regions;
  1638. }
  1639. }
  1640. /* Allow large DMA segments, up to the firmware limit of 1 GB */
  1641. dma_set_max_seg_size(&pdev->dev, 1024 * 1024 * 1024);
  1642. priv = kzalloc(sizeof *priv, GFP_KERNEL);
  1643. if (!priv) {
  1644. dev_err(&pdev->dev, "Device struct alloc failed, "
  1645. "aborting.\n");
  1646. err = -ENOMEM;
  1647. goto err_release_regions;
  1648. }
  1649. dev = &priv->dev;
  1650. dev->pdev = pdev;
  1651. INIT_LIST_HEAD(&priv->ctx_list);
  1652. spin_lock_init(&priv->ctx_lock);
  1653. mutex_init(&priv->port_mutex);
  1654. INIT_LIST_HEAD(&priv->pgdir_list);
  1655. mutex_init(&priv->pgdir_mutex);
  1656. INIT_LIST_HEAD(&priv->bf_list);
  1657. mutex_init(&priv->bf_mutex);
  1658. dev->rev_id = pdev->revision;
  1659. /* Detect if this device is a virtual function */
  1660. if (id && id->driver_data & MLX4_VF) {
  1661. /* When acting as pf, we normally skip vfs unless explicitly
  1662. * requested to probe them. */
  1663. if (num_vfs && extended_func_num(pdev) > probe_vf) {
  1664. mlx4_warn(dev, "Skipping virtual function:%d\n",
  1665. extended_func_num(pdev));
  1666. err = -ENODEV;
  1667. goto err_free_dev;
  1668. }
  1669. mlx4_warn(dev, "Detected virtual function - running in slave mode\n");
  1670. dev->flags |= MLX4_FLAG_SLAVE;
  1671. } else {
  1672. /* We reset the device and enable SRIOV only for physical
  1673. * devices. Try to claim ownership on the device;
  1674. * if already taken, skip -- do not allow multiple PFs */
  1675. err = mlx4_get_ownership(dev);
  1676. if (err) {
  1677. if (err < 0)
  1678. goto err_free_dev;
  1679. else {
  1680. mlx4_warn(dev, "Multiple PFs not yet supported."
  1681. " Skipping PF.\n");
  1682. err = -EINVAL;
  1683. goto err_free_dev;
  1684. }
  1685. }
  1686. if (num_vfs) {
  1687. mlx4_warn(dev, "Enabling sriov with:%d vfs\n", num_vfs);
  1688. err = pci_enable_sriov(pdev, num_vfs);
  1689. if (err) {
  1690. mlx4_err(dev, "Failed to enable sriov,"
  1691. "continuing without sriov enabled"
  1692. " (err = %d).\n", err);
  1693. err = 0;
  1694. } else {
  1695. mlx4_warn(dev, "Running in master mode\n");
  1696. dev->flags |= MLX4_FLAG_SRIOV |
  1697. MLX4_FLAG_MASTER;
  1698. dev->num_vfs = num_vfs;
  1699. }
  1700. }
  1701. /*
  1702. * Now reset the HCA before we touch the PCI capabilities or
  1703. * attempt a firmware command, since a boot ROM may have left
  1704. * the HCA in an undefined state.
  1705. */
  1706. err = mlx4_reset(dev);
  1707. if (err) {
  1708. mlx4_err(dev, "Failed to reset HCA, aborting.\n");
  1709. goto err_rel_own;
  1710. }
  1711. }
  1712. slave_start:
  1713. err = mlx4_cmd_init(dev);
  1714. if (err) {
  1715. mlx4_err(dev, "Failed to init command interface, aborting.\n");
  1716. goto err_sriov;
  1717. }
  1718. /* In slave functions, the communication channel must be initialized
  1719. * before posting commands. Also, init num_slaves before calling
  1720. * mlx4_init_hca */
  1721. if (mlx4_is_mfunc(dev)) {
  1722. if (mlx4_is_master(dev))
  1723. dev->num_slaves = MLX4_MAX_NUM_SLAVES;
  1724. else {
  1725. dev->num_slaves = 0;
  1726. if (mlx4_multi_func_init(dev)) {
  1727. mlx4_err(dev, "Failed to init slave mfunc"
  1728. " interface, aborting.\n");
  1729. goto err_cmd;
  1730. }
  1731. }
  1732. }
  1733. err = mlx4_init_hca(dev);
  1734. if (err) {
  1735. if (err == -EACCES) {
  1736. /* Not primary Physical function
  1737. * Running in slave mode */
  1738. mlx4_cmd_cleanup(dev);
  1739. dev->flags |= MLX4_FLAG_SLAVE;
  1740. dev->flags &= ~MLX4_FLAG_MASTER;
  1741. goto slave_start;
  1742. } else
  1743. goto err_mfunc;
  1744. }
  1745. /* In master functions, the communication channel must be initialized
  1746. * after obtaining its address from fw */
  1747. if (mlx4_is_master(dev)) {
  1748. if (mlx4_multi_func_init(dev)) {
  1749. mlx4_err(dev, "Failed to init master mfunc"
  1750. "interface, aborting.\n");
  1751. goto err_close;
  1752. }
  1753. }
  1754. err = mlx4_alloc_eq_table(dev);
  1755. if (err)
  1756. goto err_master_mfunc;
  1757. priv->msix_ctl.pool_bm = 0;
  1758. mutex_init(&priv->msix_ctl.pool_lock);
  1759. mlx4_enable_msi_x(dev);
  1760. if ((mlx4_is_mfunc(dev)) &&
  1761. !(dev->flags & MLX4_FLAG_MSI_X)) {
  1762. mlx4_err(dev, "INTx is not supported in multi-function mode."
  1763. " aborting.\n");
  1764. goto err_free_eq;
  1765. }
  1766. if (!mlx4_is_slave(dev)) {
  1767. err = mlx4_init_steering(dev);
  1768. if (err)
  1769. goto err_free_eq;
  1770. }
  1771. err = mlx4_setup_hca(dev);
  1772. if (err == -EBUSY && (dev->flags & MLX4_FLAG_MSI_X) &&
  1773. !mlx4_is_mfunc(dev)) {
  1774. dev->flags &= ~MLX4_FLAG_MSI_X;
  1775. dev->caps.num_comp_vectors = 1;
  1776. dev->caps.comp_pool = 0;
  1777. pci_disable_msix(pdev);
  1778. err = mlx4_setup_hca(dev);
  1779. }
  1780. if (err)
  1781. goto err_steer;
  1782. for (port = 1; port <= dev->caps.num_ports; port++) {
  1783. err = mlx4_init_port_info(dev, port);
  1784. if (err)
  1785. goto err_port;
  1786. }
  1787. err = mlx4_register_device(dev);
  1788. if (err)
  1789. goto err_port;
  1790. mlx4_sense_init(dev);
  1791. mlx4_start_sense(dev);
  1792. pci_set_drvdata(pdev, dev);
  1793. return 0;
  1794. err_port:
  1795. for (--port; port >= 1; --port)
  1796. mlx4_cleanup_port_info(&priv->port[port]);
  1797. mlx4_cleanup_counters_table(dev);
  1798. mlx4_cleanup_mcg_table(dev);
  1799. mlx4_cleanup_qp_table(dev);
  1800. mlx4_cleanup_srq_table(dev);
  1801. mlx4_cleanup_cq_table(dev);
  1802. mlx4_cmd_use_polling(dev);
  1803. mlx4_cleanup_eq_table(dev);
  1804. mlx4_cleanup_mr_table(dev);
  1805. mlx4_cleanup_xrcd_table(dev);
  1806. mlx4_cleanup_pd_table(dev);
  1807. mlx4_cleanup_uar_table(dev);
  1808. err_steer:
  1809. if (!mlx4_is_slave(dev))
  1810. mlx4_clear_steering(dev);
  1811. err_free_eq:
  1812. mlx4_free_eq_table(dev);
  1813. err_master_mfunc:
  1814. if (mlx4_is_master(dev))
  1815. mlx4_multi_func_cleanup(dev);
  1816. err_close:
  1817. if (dev->flags & MLX4_FLAG_MSI_X)
  1818. pci_disable_msix(pdev);
  1819. mlx4_close_hca(dev);
  1820. err_mfunc:
  1821. if (mlx4_is_slave(dev))
  1822. mlx4_multi_func_cleanup(dev);
  1823. err_cmd:
  1824. mlx4_cmd_cleanup(dev);
  1825. err_sriov:
  1826. if (dev->flags & MLX4_FLAG_SRIOV)
  1827. pci_disable_sriov(pdev);
  1828. err_rel_own:
  1829. if (!mlx4_is_slave(dev))
  1830. mlx4_free_ownership(dev);
  1831. err_free_dev:
  1832. kfree(priv);
  1833. err_release_regions:
  1834. pci_release_regions(pdev);
  1835. err_disable_pdev:
  1836. pci_disable_device(pdev);
  1837. pci_set_drvdata(pdev, NULL);
  1838. return err;
  1839. }
  1840. static int __devinit mlx4_init_one(struct pci_dev *pdev,
  1841. const struct pci_device_id *id)
  1842. {
  1843. printk_once(KERN_INFO "%s", mlx4_version);
  1844. return __mlx4_init_one(pdev, id);
  1845. }
  1846. static void mlx4_remove_one(struct pci_dev *pdev)
  1847. {
  1848. struct mlx4_dev *dev = pci_get_drvdata(pdev);
  1849. struct mlx4_priv *priv = mlx4_priv(dev);
  1850. int p;
  1851. if (dev) {
  1852. /* in SRIOV it is not allowed to unload the pf's
  1853. * driver while there are alive vf's */
  1854. if (mlx4_is_master(dev)) {
  1855. if (mlx4_how_many_lives_vf(dev))
  1856. printk(KERN_ERR "Removing PF when there are assigned VF's !!!\n");
  1857. }
  1858. mlx4_stop_sense(dev);
  1859. mlx4_unregister_device(dev);
  1860. for (p = 1; p <= dev->caps.num_ports; p++) {
  1861. mlx4_cleanup_port_info(&priv->port[p]);
  1862. mlx4_CLOSE_PORT(dev, p);
  1863. }
  1864. if (mlx4_is_master(dev))
  1865. mlx4_free_resource_tracker(dev,
  1866. RES_TR_FREE_SLAVES_ONLY);
  1867. mlx4_cleanup_counters_table(dev);
  1868. mlx4_cleanup_mcg_table(dev);
  1869. mlx4_cleanup_qp_table(dev);
  1870. mlx4_cleanup_srq_table(dev);
  1871. mlx4_cleanup_cq_table(dev);
  1872. mlx4_cmd_use_polling(dev);
  1873. mlx4_cleanup_eq_table(dev);
  1874. mlx4_cleanup_mr_table(dev);
  1875. mlx4_cleanup_xrcd_table(dev);
  1876. mlx4_cleanup_pd_table(dev);
  1877. if (mlx4_is_master(dev))
  1878. mlx4_free_resource_tracker(dev,
  1879. RES_TR_FREE_STRUCTS_ONLY);
  1880. iounmap(priv->kar);
  1881. mlx4_uar_free(dev, &priv->driver_uar);
  1882. mlx4_cleanup_uar_table(dev);
  1883. if (!mlx4_is_slave(dev))
  1884. mlx4_clear_steering(dev);
  1885. mlx4_free_eq_table(dev);
  1886. if (mlx4_is_master(dev))
  1887. mlx4_multi_func_cleanup(dev);
  1888. mlx4_close_hca(dev);
  1889. if (mlx4_is_slave(dev))
  1890. mlx4_multi_func_cleanup(dev);
  1891. mlx4_cmd_cleanup(dev);
  1892. if (dev->flags & MLX4_FLAG_MSI_X)
  1893. pci_disable_msix(pdev);
  1894. if (dev->flags & MLX4_FLAG_SRIOV) {
  1895. mlx4_warn(dev, "Disabling sriov\n");
  1896. pci_disable_sriov(pdev);
  1897. }
  1898. if (!mlx4_is_slave(dev))
  1899. mlx4_free_ownership(dev);
  1900. kfree(priv);
  1901. pci_release_regions(pdev);
  1902. pci_disable_device(pdev);
  1903. pci_set_drvdata(pdev, NULL);
  1904. }
  1905. }
  1906. int mlx4_restart_one(struct pci_dev *pdev)
  1907. {
  1908. mlx4_remove_one(pdev);
  1909. return __mlx4_init_one(pdev, NULL);
  1910. }
  1911. static DEFINE_PCI_DEVICE_TABLE(mlx4_pci_table) = {
  1912. /* MT25408 "Hermon" SDR */
  1913. { PCI_VDEVICE(MELLANOX, 0x6340), 0 },
  1914. /* MT25408 "Hermon" DDR */
  1915. { PCI_VDEVICE(MELLANOX, 0x634a), 0 },
  1916. /* MT25408 "Hermon" QDR */
  1917. { PCI_VDEVICE(MELLANOX, 0x6354), 0 },
  1918. /* MT25408 "Hermon" DDR PCIe gen2 */
  1919. { PCI_VDEVICE(MELLANOX, 0x6732), 0 },
  1920. /* MT25408 "Hermon" QDR PCIe gen2 */
  1921. { PCI_VDEVICE(MELLANOX, 0x673c), 0 },
  1922. /* MT25408 "Hermon" EN 10GigE */
  1923. { PCI_VDEVICE(MELLANOX, 0x6368), 0 },
  1924. /* MT25408 "Hermon" EN 10GigE PCIe gen2 */
  1925. { PCI_VDEVICE(MELLANOX, 0x6750), 0 },
  1926. /* MT25458 ConnectX EN 10GBASE-T 10GigE */
  1927. { PCI_VDEVICE(MELLANOX, 0x6372), 0 },
  1928. /* MT25458 ConnectX EN 10GBASE-T+Gen2 10GigE */
  1929. { PCI_VDEVICE(MELLANOX, 0x675a), 0 },
  1930. /* MT26468 ConnectX EN 10GigE PCIe gen2*/
  1931. { PCI_VDEVICE(MELLANOX, 0x6764), 0 },
  1932. /* MT26438 ConnectX EN 40GigE PCIe gen2 5GT/s */
  1933. { PCI_VDEVICE(MELLANOX, 0x6746), 0 },
  1934. /* MT26478 ConnectX2 40GigE PCIe gen2 */
  1935. { PCI_VDEVICE(MELLANOX, 0x676e), 0 },
  1936. /* MT25400 Family [ConnectX-2 Virtual Function] */
  1937. { PCI_VDEVICE(MELLANOX, 0x1002), MLX4_VF },
  1938. /* MT27500 Family [ConnectX-3] */
  1939. { PCI_VDEVICE(MELLANOX, 0x1003), 0 },
  1940. /* MT27500 Family [ConnectX-3 Virtual Function] */
  1941. { PCI_VDEVICE(MELLANOX, 0x1004), MLX4_VF },
  1942. { PCI_VDEVICE(MELLANOX, 0x1005), 0 }, /* MT27510 Family */
  1943. { PCI_VDEVICE(MELLANOX, 0x1006), 0 }, /* MT27511 Family */
  1944. { PCI_VDEVICE(MELLANOX, 0x1007), 0 }, /* MT27520 Family */
  1945. { PCI_VDEVICE(MELLANOX, 0x1008), 0 }, /* MT27521 Family */
  1946. { PCI_VDEVICE(MELLANOX, 0x1009), 0 }, /* MT27530 Family */
  1947. { PCI_VDEVICE(MELLANOX, 0x100a), 0 }, /* MT27531 Family */
  1948. { PCI_VDEVICE(MELLANOX, 0x100b), 0 }, /* MT27540 Family */
  1949. { PCI_VDEVICE(MELLANOX, 0x100c), 0 }, /* MT27541 Family */
  1950. { PCI_VDEVICE(MELLANOX, 0x100d), 0 }, /* MT27550 Family */
  1951. { PCI_VDEVICE(MELLANOX, 0x100e), 0 }, /* MT27551 Family */
  1952. { PCI_VDEVICE(MELLANOX, 0x100f), 0 }, /* MT27560 Family */
  1953. { PCI_VDEVICE(MELLANOX, 0x1010), 0 }, /* MT27561 Family */
  1954. { 0, }
  1955. };
  1956. MODULE_DEVICE_TABLE(pci, mlx4_pci_table);
  1957. static pci_ers_result_t mlx4_pci_err_detected(struct pci_dev *pdev,
  1958. pci_channel_state_t state)
  1959. {
  1960. mlx4_remove_one(pdev);
  1961. return state == pci_channel_io_perm_failure ?
  1962. PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_NEED_RESET;
  1963. }
  1964. static pci_ers_result_t mlx4_pci_slot_reset(struct pci_dev *pdev)
  1965. {
  1966. int ret = __mlx4_init_one(pdev, NULL);
  1967. return ret ? PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_RECOVERED;
  1968. }
  1969. static struct pci_error_handlers mlx4_err_handler = {
  1970. .error_detected = mlx4_pci_err_detected,
  1971. .slot_reset = mlx4_pci_slot_reset,
  1972. };
  1973. static struct pci_driver mlx4_driver = {
  1974. .name = DRV_NAME,
  1975. .id_table = mlx4_pci_table,
  1976. .probe = mlx4_init_one,
  1977. .remove = __devexit_p(mlx4_remove_one),
  1978. .err_handler = &mlx4_err_handler,
  1979. };
  1980. static int __init mlx4_verify_params(void)
  1981. {
  1982. if ((log_num_mac < 0) || (log_num_mac > 7)) {
  1983. pr_warning("mlx4_core: bad num_mac: %d\n", log_num_mac);
  1984. return -1;
  1985. }
  1986. if (log_num_vlan != 0)
  1987. pr_warning("mlx4_core: log_num_vlan - obsolete module param, using %d\n",
  1988. MLX4_LOG_NUM_VLANS);
  1989. if ((log_mtts_per_seg < 1) || (log_mtts_per_seg > 7)) {
  1990. pr_warning("mlx4_core: bad log_mtts_per_seg: %d\n", log_mtts_per_seg);
  1991. return -1;
  1992. }
  1993. /* Check if module param for ports type has legal combination */
  1994. if (port_type_array[0] == false && port_type_array[1] == true) {
  1995. printk(KERN_WARNING "Module parameter configuration ETH/IB is not supported. Switching to default configuration IB/IB\n");
  1996. port_type_array[0] = true;
  1997. }
  1998. return 0;
  1999. }
  2000. static int __init mlx4_init(void)
  2001. {
  2002. int ret;
  2003. if (mlx4_verify_params())
  2004. return -EINVAL;
  2005. mlx4_catas_init();
  2006. mlx4_wq = create_singlethread_workqueue("mlx4");
  2007. if (!mlx4_wq)
  2008. return -ENOMEM;
  2009. ret = pci_register_driver(&mlx4_driver);
  2010. return ret < 0 ? ret : 0;
  2011. }
  2012. static void __exit mlx4_cleanup(void)
  2013. {
  2014. pci_unregister_driver(&mlx4_driver);
  2015. destroy_workqueue(mlx4_wq);
  2016. }
  2017. module_init(mlx4_init);
  2018. module_exit(mlx4_cleanup);