intel-agp.c 81 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733
  1. /*
  2. * Intel AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/init.h>
  7. #include <linux/kernel.h>
  8. #include <linux/pagemap.h>
  9. #include <linux/agp_backend.h>
  10. #include <asm/smp.h>
  11. #include "agp.h"
  12. int intel_agp_enabled;
  13. EXPORT_SYMBOL(intel_agp_enabled);
  14. /*
  15. * If we have Intel graphics, we're not going to have anything other than
  16. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  17. * on the Intel IOMMU support (CONFIG_DMAR).
  18. * Only newer chipsets need to bother with this, of course.
  19. */
  20. #ifdef CONFIG_DMAR
  21. #define USE_PCI_DMA_API 1
  22. #endif
  23. #define PCI_DEVICE_ID_INTEL_E7221_HB 0x2588
  24. #define PCI_DEVICE_ID_INTEL_E7221_IG 0x258a
  25. #define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
  26. #define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
  27. #define PCI_DEVICE_ID_INTEL_82G35_HB 0x2980
  28. #define PCI_DEVICE_ID_INTEL_82G35_IG 0x2982
  29. #define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
  30. #define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
  31. #define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
  32. #define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
  33. #define PCI_DEVICE_ID_INTEL_82965GM_HB 0x2A00
  34. #define PCI_DEVICE_ID_INTEL_82965GM_IG 0x2A02
  35. #define PCI_DEVICE_ID_INTEL_82965GME_HB 0x2A10
  36. #define PCI_DEVICE_ID_INTEL_82965GME_IG 0x2A12
  37. #define PCI_DEVICE_ID_INTEL_82945GME_HB 0x27AC
  38. #define PCI_DEVICE_ID_INTEL_82945GME_IG 0x27AE
  39. #define PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB 0xA010
  40. #define PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG 0xA011
  41. #define PCI_DEVICE_ID_INTEL_PINEVIEW_HB 0xA000
  42. #define PCI_DEVICE_ID_INTEL_PINEVIEW_IG 0xA001
  43. #define PCI_DEVICE_ID_INTEL_G33_HB 0x29C0
  44. #define PCI_DEVICE_ID_INTEL_G33_IG 0x29C2
  45. #define PCI_DEVICE_ID_INTEL_Q35_HB 0x29B0
  46. #define PCI_DEVICE_ID_INTEL_Q35_IG 0x29B2
  47. #define PCI_DEVICE_ID_INTEL_Q33_HB 0x29D0
  48. #define PCI_DEVICE_ID_INTEL_Q33_IG 0x29D2
  49. #define PCI_DEVICE_ID_INTEL_B43_HB 0x2E40
  50. #define PCI_DEVICE_ID_INTEL_B43_IG 0x2E42
  51. #define PCI_DEVICE_ID_INTEL_GM45_HB 0x2A40
  52. #define PCI_DEVICE_ID_INTEL_GM45_IG 0x2A42
  53. #define PCI_DEVICE_ID_INTEL_EAGLELAKE_HB 0x2E00
  54. #define PCI_DEVICE_ID_INTEL_EAGLELAKE_IG 0x2E02
  55. #define PCI_DEVICE_ID_INTEL_Q45_HB 0x2E10
  56. #define PCI_DEVICE_ID_INTEL_Q45_IG 0x2E12
  57. #define PCI_DEVICE_ID_INTEL_G45_HB 0x2E20
  58. #define PCI_DEVICE_ID_INTEL_G45_IG 0x2E22
  59. #define PCI_DEVICE_ID_INTEL_G41_HB 0x2E30
  60. #define PCI_DEVICE_ID_INTEL_G41_IG 0x2E32
  61. #define PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB 0x0040
  62. #define PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG 0x0042
  63. #define PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB 0x0044
  64. #define PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB 0x0062
  65. #define PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB 0x006a
  66. #define PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG 0x0046
  67. #define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB 0x0100
  68. #define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_IG 0x0102
  69. #define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB 0x0104
  70. #define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_IG 0x0106
  71. /* cover 915 and 945 variants */
  72. #define IS_I915 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB || \
  73. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB || \
  74. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB || \
  75. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB || \
  76. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || \
  77. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB)
  78. #define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
  79. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82G35_HB || \
  80. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
  81. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
  82. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB || \
  83. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GME_HB)
  84. #define IS_G33 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G33_HB || \
  85. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q35_HB || \
  86. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q33_HB || \
  87. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB || \
  88. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_HB)
  89. #define IS_PINEVIEW (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB || \
  90. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_HB)
  91. #define IS_SNB (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB || \
  92. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB)
  93. #define IS_G4X (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_EAGLELAKE_HB || \
  94. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q45_HB || \
  95. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G45_HB || \
  96. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_GM45_HB || \
  97. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G41_HB || \
  98. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_B43_HB || \
  99. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB || \
  100. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB || \
  101. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB || \
  102. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB || \
  103. IS_SNB)
  104. extern int agp_memory_reserved;
  105. /* Intel 815 register */
  106. #define INTEL_815_APCONT 0x51
  107. #define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
  108. /* Intel i820 registers */
  109. #define INTEL_I820_RDCR 0x51
  110. #define INTEL_I820_ERRSTS 0xc8
  111. /* Intel i840 registers */
  112. #define INTEL_I840_MCHCFG 0x50
  113. #define INTEL_I840_ERRSTS 0xc8
  114. /* Intel i850 registers */
  115. #define INTEL_I850_MCHCFG 0x50
  116. #define INTEL_I850_ERRSTS 0xc8
  117. /* intel 915G registers */
  118. #define I915_GMADDR 0x18
  119. #define I915_MMADDR 0x10
  120. #define I915_PTEADDR 0x1C
  121. #define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
  122. #define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
  123. #define G33_GMCH_GMS_STOLEN_128M (0x8 << 4)
  124. #define G33_GMCH_GMS_STOLEN_256M (0x9 << 4)
  125. #define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
  126. #define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
  127. #define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
  128. #define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
  129. #define I915_IFPADDR 0x60
  130. /* Intel 965G registers */
  131. #define I965_MSAC 0x62
  132. #define I965_IFPADDR 0x70
  133. /* Intel 7505 registers */
  134. #define INTEL_I7505_APSIZE 0x74
  135. #define INTEL_I7505_NCAPID 0x60
  136. #define INTEL_I7505_NISTAT 0x6c
  137. #define INTEL_I7505_ATTBASE 0x78
  138. #define INTEL_I7505_ERRSTS 0x42
  139. #define INTEL_I7505_AGPCTRL 0x70
  140. #define INTEL_I7505_MCHCFG 0x50
  141. #define SNB_GMCH_CTRL 0x50
  142. #define SNB_GMCH_GMS_STOLEN_MASK 0xF8
  143. #define SNB_GMCH_GMS_STOLEN_32M (1 << 3)
  144. #define SNB_GMCH_GMS_STOLEN_64M (2 << 3)
  145. #define SNB_GMCH_GMS_STOLEN_96M (3 << 3)
  146. #define SNB_GMCH_GMS_STOLEN_128M (4 << 3)
  147. #define SNB_GMCH_GMS_STOLEN_160M (5 << 3)
  148. #define SNB_GMCH_GMS_STOLEN_192M (6 << 3)
  149. #define SNB_GMCH_GMS_STOLEN_224M (7 << 3)
  150. #define SNB_GMCH_GMS_STOLEN_256M (8 << 3)
  151. #define SNB_GMCH_GMS_STOLEN_288M (9 << 3)
  152. #define SNB_GMCH_GMS_STOLEN_320M (0xa << 3)
  153. #define SNB_GMCH_GMS_STOLEN_352M (0xb << 3)
  154. #define SNB_GMCH_GMS_STOLEN_384M (0xc << 3)
  155. #define SNB_GMCH_GMS_STOLEN_416M (0xd << 3)
  156. #define SNB_GMCH_GMS_STOLEN_448M (0xe << 3)
  157. #define SNB_GMCH_GMS_STOLEN_480M (0xf << 3)
  158. #define SNB_GMCH_GMS_STOLEN_512M (0x10 << 3)
  159. #define SNB_GTT_SIZE_0M (0 << 8)
  160. #define SNB_GTT_SIZE_1M (1 << 8)
  161. #define SNB_GTT_SIZE_2M (2 << 8)
  162. #define SNB_GTT_SIZE_MASK (3 << 8)
  163. static const struct aper_size_info_fixed intel_i810_sizes[] =
  164. {
  165. {64, 16384, 4},
  166. /* The 32M mode still requires a 64k gatt */
  167. {32, 8192, 4}
  168. };
  169. #define AGP_DCACHE_MEMORY 1
  170. #define AGP_PHYS_MEMORY 2
  171. #define INTEL_AGP_CACHED_MEMORY 3
  172. static struct gatt_mask intel_i810_masks[] =
  173. {
  174. {.mask = I810_PTE_VALID, .type = 0},
  175. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  176. {.mask = I810_PTE_VALID, .type = 0},
  177. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  178. .type = INTEL_AGP_CACHED_MEMORY}
  179. };
  180. static struct _intel_private {
  181. struct pci_dev *pcidev; /* device one */
  182. u8 __iomem *registers;
  183. u32 __iomem *gtt; /* I915G */
  184. int num_dcache_entries;
  185. /* gtt_entries is the number of gtt entries that are already mapped
  186. * to stolen memory. Stolen memory is larger than the memory mapped
  187. * through gtt_entries, as it includes some reserved space for the BIOS
  188. * popup and for the GTT.
  189. */
  190. int gtt_entries; /* i830+ */
  191. int gtt_total_size;
  192. union {
  193. void __iomem *i9xx_flush_page;
  194. void *i8xx_flush_page;
  195. };
  196. struct page *i8xx_page;
  197. struct resource ifp_resource;
  198. int resource_valid;
  199. } intel_private;
  200. #ifdef USE_PCI_DMA_API
  201. static int intel_agp_map_page(struct page *page, dma_addr_t *ret)
  202. {
  203. *ret = pci_map_page(intel_private.pcidev, page, 0,
  204. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  205. if (pci_dma_mapping_error(intel_private.pcidev, *ret))
  206. return -EINVAL;
  207. return 0;
  208. }
  209. static void intel_agp_unmap_page(struct page *page, dma_addr_t dma)
  210. {
  211. pci_unmap_page(intel_private.pcidev, dma,
  212. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  213. }
  214. static void intel_agp_free_sglist(struct agp_memory *mem)
  215. {
  216. struct sg_table st;
  217. st.sgl = mem->sg_list;
  218. st.orig_nents = st.nents = mem->page_count;
  219. sg_free_table(&st);
  220. mem->sg_list = NULL;
  221. mem->num_sg = 0;
  222. }
  223. static int intel_agp_map_memory(struct agp_memory *mem)
  224. {
  225. struct sg_table st;
  226. struct scatterlist *sg;
  227. int i;
  228. DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
  229. if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
  230. return -ENOMEM;
  231. mem->sg_list = sg = st.sgl;
  232. for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
  233. sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
  234. mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
  235. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  236. if (unlikely(!mem->num_sg)) {
  237. intel_agp_free_sglist(mem);
  238. return -ENOMEM;
  239. }
  240. return 0;
  241. }
  242. static void intel_agp_unmap_memory(struct agp_memory *mem)
  243. {
  244. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  245. pci_unmap_sg(intel_private.pcidev, mem->sg_list,
  246. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  247. intel_agp_free_sglist(mem);
  248. }
  249. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  250. off_t pg_start, int mask_type)
  251. {
  252. struct scatterlist *sg;
  253. int i, j;
  254. j = pg_start;
  255. WARN_ON(!mem->num_sg);
  256. if (mem->num_sg == mem->page_count) {
  257. for_each_sg(mem->sg_list, sg, mem->page_count, i) {
  258. writel(agp_bridge->driver->mask_memory(agp_bridge,
  259. sg_dma_address(sg), mask_type),
  260. intel_private.gtt+j);
  261. j++;
  262. }
  263. } else {
  264. /* sg may merge pages, but we have to separate
  265. * per-page addr for GTT */
  266. unsigned int len, m;
  267. for_each_sg(mem->sg_list, sg, mem->num_sg, i) {
  268. len = sg_dma_len(sg) / PAGE_SIZE;
  269. for (m = 0; m < len; m++) {
  270. writel(agp_bridge->driver->mask_memory(agp_bridge,
  271. sg_dma_address(sg) + m * PAGE_SIZE,
  272. mask_type),
  273. intel_private.gtt+j);
  274. j++;
  275. }
  276. }
  277. }
  278. readl(intel_private.gtt+j-1);
  279. }
  280. #else
  281. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  282. off_t pg_start, int mask_type)
  283. {
  284. int i, j;
  285. u32 cache_bits = 0;
  286. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB ||
  287. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB)
  288. {
  289. cache_bits = I830_PTE_SYSTEM_CACHED;
  290. }
  291. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  292. writel(agp_bridge->driver->mask_memory(agp_bridge,
  293. page_to_phys(mem->pages[i]), mask_type),
  294. intel_private.gtt+j);
  295. }
  296. readl(intel_private.gtt+j-1);
  297. }
  298. #endif
  299. static int intel_i810_fetch_size(void)
  300. {
  301. u32 smram_miscc;
  302. struct aper_size_info_fixed *values;
  303. pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
  304. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  305. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  306. dev_warn(&agp_bridge->dev->dev, "i810 is disabled\n");
  307. return 0;
  308. }
  309. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  310. agp_bridge->previous_size =
  311. agp_bridge->current_size = (void *) (values + 1);
  312. agp_bridge->aperture_size_idx = 1;
  313. return values[1].size;
  314. } else {
  315. agp_bridge->previous_size =
  316. agp_bridge->current_size = (void *) (values);
  317. agp_bridge->aperture_size_idx = 0;
  318. return values[0].size;
  319. }
  320. return 0;
  321. }
  322. static int intel_i810_configure(void)
  323. {
  324. struct aper_size_info_fixed *current_size;
  325. u32 temp;
  326. int i;
  327. current_size = A_SIZE_FIX(agp_bridge->current_size);
  328. if (!intel_private.registers) {
  329. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  330. temp &= 0xfff80000;
  331. intel_private.registers = ioremap(temp, 128 * 4096);
  332. if (!intel_private.registers) {
  333. dev_err(&intel_private.pcidev->dev,
  334. "can't remap memory\n");
  335. return -ENOMEM;
  336. }
  337. }
  338. if ((readl(intel_private.registers+I810_DRAM_CTL)
  339. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  340. /* This will need to be dynamically assigned */
  341. dev_info(&intel_private.pcidev->dev,
  342. "detected 4MB dedicated video ram\n");
  343. intel_private.num_dcache_entries = 1024;
  344. }
  345. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  346. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  347. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  348. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  349. if (agp_bridge->driver->needs_scratch_page) {
  350. for (i = 0; i < current_size->num_entries; i++) {
  351. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  352. }
  353. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
  354. }
  355. global_cache_flush();
  356. return 0;
  357. }
  358. static void intel_i810_cleanup(void)
  359. {
  360. writel(0, intel_private.registers+I810_PGETBL_CTL);
  361. readl(intel_private.registers); /* PCI Posting. */
  362. iounmap(intel_private.registers);
  363. }
  364. static void intel_i810_tlbflush(struct agp_memory *mem)
  365. {
  366. return;
  367. }
  368. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  369. {
  370. return;
  371. }
  372. /* Exists to support ARGB cursors */
  373. static struct page *i8xx_alloc_pages(void)
  374. {
  375. struct page *page;
  376. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  377. if (page == NULL)
  378. return NULL;
  379. if (set_pages_uc(page, 4) < 0) {
  380. set_pages_wb(page, 4);
  381. __free_pages(page, 2);
  382. return NULL;
  383. }
  384. get_page(page);
  385. atomic_inc(&agp_bridge->current_memory_agp);
  386. return page;
  387. }
  388. static void i8xx_destroy_pages(struct page *page)
  389. {
  390. if (page == NULL)
  391. return;
  392. set_pages_wb(page, 4);
  393. put_page(page);
  394. __free_pages(page, 2);
  395. atomic_dec(&agp_bridge->current_memory_agp);
  396. }
  397. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  398. int type)
  399. {
  400. if (type < AGP_USER_TYPES)
  401. return type;
  402. else if (type == AGP_USER_CACHED_MEMORY)
  403. return INTEL_AGP_CACHED_MEMORY;
  404. else
  405. return 0;
  406. }
  407. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  408. int type)
  409. {
  410. int i, j, num_entries;
  411. void *temp;
  412. int ret = -EINVAL;
  413. int mask_type;
  414. if (mem->page_count == 0)
  415. goto out;
  416. temp = agp_bridge->current_size;
  417. num_entries = A_SIZE_FIX(temp)->num_entries;
  418. if ((pg_start + mem->page_count) > num_entries)
  419. goto out_err;
  420. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  421. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  422. ret = -EBUSY;
  423. goto out_err;
  424. }
  425. }
  426. if (type != mem->type)
  427. goto out_err;
  428. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  429. switch (mask_type) {
  430. case AGP_DCACHE_MEMORY:
  431. if (!mem->is_flushed)
  432. global_cache_flush();
  433. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  434. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  435. intel_private.registers+I810_PTE_BASE+(i*4));
  436. }
  437. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  438. break;
  439. case AGP_PHYS_MEMORY:
  440. case AGP_NORMAL_MEMORY:
  441. if (!mem->is_flushed)
  442. global_cache_flush();
  443. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  444. writel(agp_bridge->driver->mask_memory(agp_bridge,
  445. page_to_phys(mem->pages[i]), mask_type),
  446. intel_private.registers+I810_PTE_BASE+(j*4));
  447. }
  448. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  449. break;
  450. default:
  451. goto out_err;
  452. }
  453. agp_bridge->driver->tlb_flush(mem);
  454. out:
  455. ret = 0;
  456. out_err:
  457. mem->is_flushed = true;
  458. return ret;
  459. }
  460. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  461. int type)
  462. {
  463. int i;
  464. if (mem->page_count == 0)
  465. return 0;
  466. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  467. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  468. }
  469. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  470. agp_bridge->driver->tlb_flush(mem);
  471. return 0;
  472. }
  473. /*
  474. * The i810/i830 requires a physical address to program its mouse
  475. * pointer into hardware.
  476. * However the Xserver still writes to it through the agp aperture.
  477. */
  478. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  479. {
  480. struct agp_memory *new;
  481. struct page *page;
  482. switch (pg_count) {
  483. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  484. break;
  485. case 4:
  486. /* kludge to get 4 physical pages for ARGB cursor */
  487. page = i8xx_alloc_pages();
  488. break;
  489. default:
  490. return NULL;
  491. }
  492. if (page == NULL)
  493. return NULL;
  494. new = agp_create_memory(pg_count);
  495. if (new == NULL)
  496. return NULL;
  497. new->pages[0] = page;
  498. if (pg_count == 4) {
  499. /* kludge to get 4 physical pages for ARGB cursor */
  500. new->pages[1] = new->pages[0] + 1;
  501. new->pages[2] = new->pages[1] + 1;
  502. new->pages[3] = new->pages[2] + 1;
  503. }
  504. new->page_count = pg_count;
  505. new->num_scratch_pages = pg_count;
  506. new->type = AGP_PHYS_MEMORY;
  507. new->physical = page_to_phys(new->pages[0]);
  508. return new;
  509. }
  510. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  511. {
  512. struct agp_memory *new;
  513. if (type == AGP_DCACHE_MEMORY) {
  514. if (pg_count != intel_private.num_dcache_entries)
  515. return NULL;
  516. new = agp_create_memory(1);
  517. if (new == NULL)
  518. return NULL;
  519. new->type = AGP_DCACHE_MEMORY;
  520. new->page_count = pg_count;
  521. new->num_scratch_pages = 0;
  522. agp_free_page_array(new);
  523. return new;
  524. }
  525. if (type == AGP_PHYS_MEMORY)
  526. return alloc_agpphysmem_i8xx(pg_count, type);
  527. return NULL;
  528. }
  529. static void intel_i810_free_by_type(struct agp_memory *curr)
  530. {
  531. agp_free_key(curr->key);
  532. if (curr->type == AGP_PHYS_MEMORY) {
  533. if (curr->page_count == 4)
  534. i8xx_destroy_pages(curr->pages[0]);
  535. else {
  536. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  537. AGP_PAGE_DESTROY_UNMAP);
  538. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  539. AGP_PAGE_DESTROY_FREE);
  540. }
  541. agp_free_page_array(curr);
  542. }
  543. kfree(curr);
  544. }
  545. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  546. dma_addr_t addr, int type)
  547. {
  548. /* Type checking must be done elsewhere */
  549. return addr | bridge->driver->masks[type].mask;
  550. }
  551. static struct aper_size_info_fixed intel_i830_sizes[] =
  552. {
  553. {128, 32768, 5},
  554. /* The 64M mode still requires a 128k gatt */
  555. {64, 16384, 5},
  556. {256, 65536, 6},
  557. {512, 131072, 7},
  558. };
  559. static void intel_i830_init_gtt_entries(void)
  560. {
  561. u16 gmch_ctrl;
  562. int gtt_entries = 0;
  563. u8 rdct;
  564. int local = 0;
  565. static const int ddt[4] = { 0, 16, 32, 64 };
  566. int size; /* reserved space (in kb) at the top of stolen memory */
  567. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  568. if (IS_I965) {
  569. u32 pgetbl_ctl;
  570. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  571. /* The 965 has a field telling us the size of the GTT,
  572. * which may be larger than what is necessary to map the
  573. * aperture.
  574. */
  575. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  576. case I965_PGETBL_SIZE_128KB:
  577. size = 128;
  578. break;
  579. case I965_PGETBL_SIZE_256KB:
  580. size = 256;
  581. break;
  582. case I965_PGETBL_SIZE_512KB:
  583. size = 512;
  584. break;
  585. case I965_PGETBL_SIZE_1MB:
  586. size = 1024;
  587. break;
  588. case I965_PGETBL_SIZE_2MB:
  589. size = 2048;
  590. break;
  591. case I965_PGETBL_SIZE_1_5MB:
  592. size = 1024 + 512;
  593. break;
  594. default:
  595. dev_info(&intel_private.pcidev->dev,
  596. "unknown page table size, assuming 512KB\n");
  597. size = 512;
  598. }
  599. size += 4; /* add in BIOS popup space */
  600. } else if (IS_G33 && !IS_PINEVIEW) {
  601. /* G33's GTT size defined in gmch_ctrl */
  602. switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
  603. case G33_PGETBL_SIZE_1M:
  604. size = 1024;
  605. break;
  606. case G33_PGETBL_SIZE_2M:
  607. size = 2048;
  608. break;
  609. default:
  610. dev_info(&agp_bridge->dev->dev,
  611. "unknown page table size 0x%x, assuming 512KB\n",
  612. (gmch_ctrl & G33_PGETBL_SIZE_MASK));
  613. size = 512;
  614. }
  615. size += 4;
  616. } else if (IS_G4X || IS_PINEVIEW) {
  617. /* On 4 series hardware, GTT stolen is separate from graphics
  618. * stolen, ignore it in stolen gtt entries counting. However,
  619. * 4KB of the stolen memory doesn't get mapped to the GTT.
  620. */
  621. size = 4;
  622. } else {
  623. /* On previous hardware, the GTT size was just what was
  624. * required to map the aperture.
  625. */
  626. size = agp_bridge->driver->fetch_size() + 4;
  627. }
  628. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  629. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  630. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  631. case I830_GMCH_GMS_STOLEN_512:
  632. gtt_entries = KB(512) - KB(size);
  633. break;
  634. case I830_GMCH_GMS_STOLEN_1024:
  635. gtt_entries = MB(1) - KB(size);
  636. break;
  637. case I830_GMCH_GMS_STOLEN_8192:
  638. gtt_entries = MB(8) - KB(size);
  639. break;
  640. case I830_GMCH_GMS_LOCAL:
  641. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  642. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  643. MB(ddt[I830_RDRAM_DDT(rdct)]);
  644. local = 1;
  645. break;
  646. default:
  647. gtt_entries = 0;
  648. break;
  649. }
  650. } else if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB ||
  651. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB) {
  652. /*
  653. * SandyBridge has new memory control reg at 0x50.w
  654. */
  655. u16 snb_gmch_ctl;
  656. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  657. switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
  658. case SNB_GMCH_GMS_STOLEN_32M:
  659. gtt_entries = MB(32) - KB(size);
  660. break;
  661. case SNB_GMCH_GMS_STOLEN_64M:
  662. gtt_entries = MB(64) - KB(size);
  663. break;
  664. case SNB_GMCH_GMS_STOLEN_96M:
  665. gtt_entries = MB(96) - KB(size);
  666. break;
  667. case SNB_GMCH_GMS_STOLEN_128M:
  668. gtt_entries = MB(128) - KB(size);
  669. break;
  670. case SNB_GMCH_GMS_STOLEN_160M:
  671. gtt_entries = MB(160) - KB(size);
  672. break;
  673. case SNB_GMCH_GMS_STOLEN_192M:
  674. gtt_entries = MB(192) - KB(size);
  675. break;
  676. case SNB_GMCH_GMS_STOLEN_224M:
  677. gtt_entries = MB(224) - KB(size);
  678. break;
  679. case SNB_GMCH_GMS_STOLEN_256M:
  680. gtt_entries = MB(256) - KB(size);
  681. break;
  682. case SNB_GMCH_GMS_STOLEN_288M:
  683. gtt_entries = MB(288) - KB(size);
  684. break;
  685. case SNB_GMCH_GMS_STOLEN_320M:
  686. gtt_entries = MB(320) - KB(size);
  687. break;
  688. case SNB_GMCH_GMS_STOLEN_352M:
  689. gtt_entries = MB(352) - KB(size);
  690. break;
  691. case SNB_GMCH_GMS_STOLEN_384M:
  692. gtt_entries = MB(384) - KB(size);
  693. break;
  694. case SNB_GMCH_GMS_STOLEN_416M:
  695. gtt_entries = MB(416) - KB(size);
  696. break;
  697. case SNB_GMCH_GMS_STOLEN_448M:
  698. gtt_entries = MB(448) - KB(size);
  699. break;
  700. case SNB_GMCH_GMS_STOLEN_480M:
  701. gtt_entries = MB(480) - KB(size);
  702. break;
  703. case SNB_GMCH_GMS_STOLEN_512M:
  704. gtt_entries = MB(512) - KB(size);
  705. break;
  706. }
  707. } else {
  708. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  709. case I855_GMCH_GMS_STOLEN_1M:
  710. gtt_entries = MB(1) - KB(size);
  711. break;
  712. case I855_GMCH_GMS_STOLEN_4M:
  713. gtt_entries = MB(4) - KB(size);
  714. break;
  715. case I855_GMCH_GMS_STOLEN_8M:
  716. gtt_entries = MB(8) - KB(size);
  717. break;
  718. case I855_GMCH_GMS_STOLEN_16M:
  719. gtt_entries = MB(16) - KB(size);
  720. break;
  721. case I855_GMCH_GMS_STOLEN_32M:
  722. gtt_entries = MB(32) - KB(size);
  723. break;
  724. case I915_GMCH_GMS_STOLEN_48M:
  725. /* Check it's really I915G */
  726. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  727. gtt_entries = MB(48) - KB(size);
  728. else
  729. gtt_entries = 0;
  730. break;
  731. case I915_GMCH_GMS_STOLEN_64M:
  732. /* Check it's really I915G */
  733. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  734. gtt_entries = MB(64) - KB(size);
  735. else
  736. gtt_entries = 0;
  737. break;
  738. case G33_GMCH_GMS_STOLEN_128M:
  739. if (IS_G33 || IS_I965 || IS_G4X)
  740. gtt_entries = MB(128) - KB(size);
  741. else
  742. gtt_entries = 0;
  743. break;
  744. case G33_GMCH_GMS_STOLEN_256M:
  745. if (IS_G33 || IS_I965 || IS_G4X)
  746. gtt_entries = MB(256) - KB(size);
  747. else
  748. gtt_entries = 0;
  749. break;
  750. case INTEL_GMCH_GMS_STOLEN_96M:
  751. if (IS_I965 || IS_G4X)
  752. gtt_entries = MB(96) - KB(size);
  753. else
  754. gtt_entries = 0;
  755. break;
  756. case INTEL_GMCH_GMS_STOLEN_160M:
  757. if (IS_I965 || IS_G4X)
  758. gtt_entries = MB(160) - KB(size);
  759. else
  760. gtt_entries = 0;
  761. break;
  762. case INTEL_GMCH_GMS_STOLEN_224M:
  763. if (IS_I965 || IS_G4X)
  764. gtt_entries = MB(224) - KB(size);
  765. else
  766. gtt_entries = 0;
  767. break;
  768. case INTEL_GMCH_GMS_STOLEN_352M:
  769. if (IS_I965 || IS_G4X)
  770. gtt_entries = MB(352) - KB(size);
  771. else
  772. gtt_entries = 0;
  773. break;
  774. default:
  775. gtt_entries = 0;
  776. break;
  777. }
  778. }
  779. if (gtt_entries > 0) {
  780. dev_info(&agp_bridge->dev->dev, "detected %dK %s memory\n",
  781. gtt_entries / KB(1), local ? "local" : "stolen");
  782. gtt_entries /= KB(4);
  783. } else {
  784. dev_info(&agp_bridge->dev->dev,
  785. "no pre-allocated video memory detected\n");
  786. gtt_entries = 0;
  787. }
  788. intel_private.gtt_entries = gtt_entries;
  789. }
  790. static void intel_i830_fini_flush(void)
  791. {
  792. kunmap(intel_private.i8xx_page);
  793. intel_private.i8xx_flush_page = NULL;
  794. unmap_page_from_agp(intel_private.i8xx_page);
  795. __free_page(intel_private.i8xx_page);
  796. intel_private.i8xx_page = NULL;
  797. }
  798. static void intel_i830_setup_flush(void)
  799. {
  800. /* return if we've already set the flush mechanism up */
  801. if (intel_private.i8xx_page)
  802. return;
  803. intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
  804. if (!intel_private.i8xx_page)
  805. return;
  806. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  807. if (!intel_private.i8xx_flush_page)
  808. intel_i830_fini_flush();
  809. }
  810. /* The chipset_flush interface needs to get data that has already been
  811. * flushed out of the CPU all the way out to main memory, because the GPU
  812. * doesn't snoop those buffers.
  813. *
  814. * The 8xx series doesn't have the same lovely interface for flushing the
  815. * chipset write buffers that the later chips do. According to the 865
  816. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  817. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  818. * that it'll push whatever was in there out. It appears to work.
  819. */
  820. static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
  821. {
  822. unsigned int *pg = intel_private.i8xx_flush_page;
  823. memset(pg, 0, 1024);
  824. if (cpu_has_clflush)
  825. clflush_cache_range(pg, 1024);
  826. else if (wbinvd_on_all_cpus() != 0)
  827. printk(KERN_ERR "Timed out waiting for cache flush.\n");
  828. }
  829. /* The intel i830 automatically initializes the agp aperture during POST.
  830. * Use the memory already set aside for in the GTT.
  831. */
  832. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  833. {
  834. int page_order;
  835. struct aper_size_info_fixed *size;
  836. int num_entries;
  837. u32 temp;
  838. size = agp_bridge->current_size;
  839. page_order = size->page_order;
  840. num_entries = size->num_entries;
  841. agp_bridge->gatt_table_real = NULL;
  842. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  843. temp &= 0xfff80000;
  844. intel_private.registers = ioremap(temp, 128 * 4096);
  845. if (!intel_private.registers)
  846. return -ENOMEM;
  847. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  848. global_cache_flush(); /* FIXME: ?? */
  849. /* we have to call this as early as possible after the MMIO base address is known */
  850. intel_i830_init_gtt_entries();
  851. agp_bridge->gatt_table = NULL;
  852. agp_bridge->gatt_bus_addr = temp;
  853. return 0;
  854. }
  855. /* Return the gatt table to a sane state. Use the top of stolen
  856. * memory for the GTT.
  857. */
  858. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  859. {
  860. return 0;
  861. }
  862. static int intel_i830_fetch_size(void)
  863. {
  864. u16 gmch_ctrl;
  865. struct aper_size_info_fixed *values;
  866. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  867. if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  868. agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  869. /* 855GM/852GM/865G has 128MB aperture size */
  870. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  871. agp_bridge->aperture_size_idx = 0;
  872. return values[0].size;
  873. }
  874. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  875. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  876. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  877. agp_bridge->aperture_size_idx = 0;
  878. return values[0].size;
  879. } else {
  880. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
  881. agp_bridge->aperture_size_idx = 1;
  882. return values[1].size;
  883. }
  884. return 0;
  885. }
  886. static int intel_i830_configure(void)
  887. {
  888. struct aper_size_info_fixed *current_size;
  889. u32 temp;
  890. u16 gmch_ctrl;
  891. int i;
  892. current_size = A_SIZE_FIX(agp_bridge->current_size);
  893. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  894. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  895. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  896. gmch_ctrl |= I830_GMCH_ENABLED;
  897. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  898. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  899. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  900. if (agp_bridge->driver->needs_scratch_page) {
  901. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  902. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  903. }
  904. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI Posting. */
  905. }
  906. global_cache_flush();
  907. intel_i830_setup_flush();
  908. return 0;
  909. }
  910. static void intel_i830_cleanup(void)
  911. {
  912. iounmap(intel_private.registers);
  913. }
  914. static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
  915. int type)
  916. {
  917. int i, j, num_entries;
  918. void *temp;
  919. int ret = -EINVAL;
  920. int mask_type;
  921. if (mem->page_count == 0)
  922. goto out;
  923. temp = agp_bridge->current_size;
  924. num_entries = A_SIZE_FIX(temp)->num_entries;
  925. if (pg_start < intel_private.gtt_entries) {
  926. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  927. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  928. pg_start, intel_private.gtt_entries);
  929. dev_info(&intel_private.pcidev->dev,
  930. "trying to insert into local/stolen memory\n");
  931. goto out_err;
  932. }
  933. if ((pg_start + mem->page_count) > num_entries)
  934. goto out_err;
  935. /* The i830 can't check the GTT for entries since its read only,
  936. * depend on the caller to make the correct offset decisions.
  937. */
  938. if (type != mem->type)
  939. goto out_err;
  940. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  941. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  942. mask_type != INTEL_AGP_CACHED_MEMORY)
  943. goto out_err;
  944. if (!mem->is_flushed)
  945. global_cache_flush();
  946. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  947. writel(agp_bridge->driver->mask_memory(agp_bridge,
  948. page_to_phys(mem->pages[i]), mask_type),
  949. intel_private.registers+I810_PTE_BASE+(j*4));
  950. }
  951. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  952. agp_bridge->driver->tlb_flush(mem);
  953. out:
  954. ret = 0;
  955. out_err:
  956. mem->is_flushed = true;
  957. return ret;
  958. }
  959. static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
  960. int type)
  961. {
  962. int i;
  963. if (mem->page_count == 0)
  964. return 0;
  965. if (pg_start < intel_private.gtt_entries) {
  966. dev_info(&intel_private.pcidev->dev,
  967. "trying to disable local/stolen memory\n");
  968. return -EINVAL;
  969. }
  970. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  971. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  972. }
  973. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  974. agp_bridge->driver->tlb_flush(mem);
  975. return 0;
  976. }
  977. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
  978. {
  979. if (type == AGP_PHYS_MEMORY)
  980. return alloc_agpphysmem_i8xx(pg_count, type);
  981. /* always return NULL for other allocation types for now */
  982. return NULL;
  983. }
  984. static int intel_alloc_chipset_flush_resource(void)
  985. {
  986. int ret;
  987. ret = pci_bus_alloc_resource(agp_bridge->dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  988. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  989. pcibios_align_resource, agp_bridge->dev);
  990. return ret;
  991. }
  992. static void intel_i915_setup_chipset_flush(void)
  993. {
  994. int ret;
  995. u32 temp;
  996. pci_read_config_dword(agp_bridge->dev, I915_IFPADDR, &temp);
  997. if (!(temp & 0x1)) {
  998. intel_alloc_chipset_flush_resource();
  999. intel_private.resource_valid = 1;
  1000. pci_write_config_dword(agp_bridge->dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  1001. } else {
  1002. temp &= ~1;
  1003. intel_private.resource_valid = 1;
  1004. intel_private.ifp_resource.start = temp;
  1005. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  1006. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  1007. /* some BIOSes reserve this area in a pnp some don't */
  1008. if (ret)
  1009. intel_private.resource_valid = 0;
  1010. }
  1011. }
  1012. static void intel_i965_g33_setup_chipset_flush(void)
  1013. {
  1014. u32 temp_hi, temp_lo;
  1015. int ret;
  1016. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR + 4, &temp_hi);
  1017. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR, &temp_lo);
  1018. if (!(temp_lo & 0x1)) {
  1019. intel_alloc_chipset_flush_resource();
  1020. intel_private.resource_valid = 1;
  1021. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR + 4,
  1022. upper_32_bits(intel_private.ifp_resource.start));
  1023. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  1024. } else {
  1025. u64 l64;
  1026. temp_lo &= ~0x1;
  1027. l64 = ((u64)temp_hi << 32) | temp_lo;
  1028. intel_private.resource_valid = 1;
  1029. intel_private.ifp_resource.start = l64;
  1030. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  1031. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  1032. /* some BIOSes reserve this area in a pnp some don't */
  1033. if (ret)
  1034. intel_private.resource_valid = 0;
  1035. }
  1036. }
  1037. static void intel_i9xx_setup_flush(void)
  1038. {
  1039. /* return if already configured */
  1040. if (intel_private.ifp_resource.start)
  1041. return;
  1042. if (IS_SNB)
  1043. return;
  1044. /* setup a resource for this object */
  1045. intel_private.ifp_resource.name = "Intel Flush Page";
  1046. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  1047. /* Setup chipset flush for 915 */
  1048. if (IS_I965 || IS_G33 || IS_G4X) {
  1049. intel_i965_g33_setup_chipset_flush();
  1050. } else {
  1051. intel_i915_setup_chipset_flush();
  1052. }
  1053. if (intel_private.ifp_resource.start) {
  1054. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  1055. if (!intel_private.i9xx_flush_page)
  1056. dev_info(&intel_private.pcidev->dev, "can't ioremap flush page - no chipset flushing");
  1057. }
  1058. }
  1059. static int intel_i915_configure(void)
  1060. {
  1061. struct aper_size_info_fixed *current_size;
  1062. u32 temp;
  1063. u16 gmch_ctrl;
  1064. int i;
  1065. current_size = A_SIZE_FIX(agp_bridge->current_size);
  1066. pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
  1067. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1068. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  1069. gmch_ctrl |= I830_GMCH_ENABLED;
  1070. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  1071. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  1072. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  1073. if (agp_bridge->driver->needs_scratch_page) {
  1074. for (i = intel_private.gtt_entries; i < intel_private.gtt_total_size; i++) {
  1075. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  1076. }
  1077. readl(intel_private.gtt+i-1); /* PCI Posting. */
  1078. }
  1079. global_cache_flush();
  1080. intel_i9xx_setup_flush();
  1081. return 0;
  1082. }
  1083. static void intel_i915_cleanup(void)
  1084. {
  1085. if (intel_private.i9xx_flush_page)
  1086. iounmap(intel_private.i9xx_flush_page);
  1087. if (intel_private.resource_valid)
  1088. release_resource(&intel_private.ifp_resource);
  1089. intel_private.ifp_resource.start = 0;
  1090. intel_private.resource_valid = 0;
  1091. iounmap(intel_private.gtt);
  1092. iounmap(intel_private.registers);
  1093. }
  1094. static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
  1095. {
  1096. if (intel_private.i9xx_flush_page)
  1097. writel(1, intel_private.i9xx_flush_page);
  1098. }
  1099. static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
  1100. int type)
  1101. {
  1102. int num_entries;
  1103. void *temp;
  1104. int ret = -EINVAL;
  1105. int mask_type;
  1106. if (mem->page_count == 0)
  1107. goto out;
  1108. temp = agp_bridge->current_size;
  1109. num_entries = A_SIZE_FIX(temp)->num_entries;
  1110. if (pg_start < intel_private.gtt_entries) {
  1111. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  1112. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  1113. pg_start, intel_private.gtt_entries);
  1114. dev_info(&intel_private.pcidev->dev,
  1115. "trying to insert into local/stolen memory\n");
  1116. goto out_err;
  1117. }
  1118. if ((pg_start + mem->page_count) > num_entries)
  1119. goto out_err;
  1120. /* The i915 can't check the GTT for entries since it's read only;
  1121. * depend on the caller to make the correct offset decisions.
  1122. */
  1123. if (type != mem->type)
  1124. goto out_err;
  1125. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  1126. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  1127. mask_type != INTEL_AGP_CACHED_MEMORY)
  1128. goto out_err;
  1129. if (!mem->is_flushed)
  1130. global_cache_flush();
  1131. intel_agp_insert_sg_entries(mem, pg_start, mask_type);
  1132. agp_bridge->driver->tlb_flush(mem);
  1133. out:
  1134. ret = 0;
  1135. out_err:
  1136. mem->is_flushed = true;
  1137. return ret;
  1138. }
  1139. static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
  1140. int type)
  1141. {
  1142. int i;
  1143. if (mem->page_count == 0)
  1144. return 0;
  1145. if (pg_start < intel_private.gtt_entries) {
  1146. dev_info(&intel_private.pcidev->dev,
  1147. "trying to disable local/stolen memory\n");
  1148. return -EINVAL;
  1149. }
  1150. for (i = pg_start; i < (mem->page_count + pg_start); i++)
  1151. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  1152. readl(intel_private.gtt+i-1);
  1153. agp_bridge->driver->tlb_flush(mem);
  1154. return 0;
  1155. }
  1156. /* Return the aperture size by just checking the resource length. The effect
  1157. * described in the spec of the MSAC registers is just changing of the
  1158. * resource size.
  1159. */
  1160. static int intel_i9xx_fetch_size(void)
  1161. {
  1162. int num_sizes = ARRAY_SIZE(intel_i830_sizes);
  1163. int aper_size; /* size in megabytes */
  1164. int i;
  1165. aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
  1166. for (i = 0; i < num_sizes; i++) {
  1167. if (aper_size == intel_i830_sizes[i].size) {
  1168. agp_bridge->current_size = intel_i830_sizes + i;
  1169. agp_bridge->previous_size = agp_bridge->current_size;
  1170. return aper_size;
  1171. }
  1172. }
  1173. return 0;
  1174. }
  1175. /* The intel i915 automatically initializes the agp aperture during POST.
  1176. * Use the memory already set aside for in the GTT.
  1177. */
  1178. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  1179. {
  1180. int page_order;
  1181. struct aper_size_info_fixed *size;
  1182. int num_entries;
  1183. u32 temp, temp2;
  1184. int gtt_map_size = 256 * 1024;
  1185. size = agp_bridge->current_size;
  1186. page_order = size->page_order;
  1187. num_entries = size->num_entries;
  1188. agp_bridge->gatt_table_real = NULL;
  1189. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1190. pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
  1191. if (IS_G33)
  1192. gtt_map_size = 1024 * 1024; /* 1M on G33 */
  1193. intel_private.gtt = ioremap(temp2, gtt_map_size);
  1194. if (!intel_private.gtt)
  1195. return -ENOMEM;
  1196. intel_private.gtt_total_size = gtt_map_size / 4;
  1197. temp &= 0xfff80000;
  1198. intel_private.registers = ioremap(temp, 128 * 4096);
  1199. if (!intel_private.registers) {
  1200. iounmap(intel_private.gtt);
  1201. return -ENOMEM;
  1202. }
  1203. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1204. global_cache_flush(); /* FIXME: ? */
  1205. /* we have to call this as early as possible after the MMIO base address is known */
  1206. intel_i830_init_gtt_entries();
  1207. agp_bridge->gatt_table = NULL;
  1208. agp_bridge->gatt_bus_addr = temp;
  1209. return 0;
  1210. }
  1211. /*
  1212. * The i965 supports 36-bit physical addresses, but to keep
  1213. * the format of the GTT the same, the bits that don't fit
  1214. * in a 32-bit word are shifted down to bits 4..7.
  1215. *
  1216. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  1217. * is always zero on 32-bit architectures, so no need to make
  1218. * this conditional.
  1219. */
  1220. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  1221. dma_addr_t addr, int type)
  1222. {
  1223. /* Shift high bits down */
  1224. addr |= (addr >> 28) & 0xf0;
  1225. /* Type checking must be done elsewhere */
  1226. return addr | bridge->driver->masks[type].mask;
  1227. }
  1228. static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
  1229. {
  1230. u16 snb_gmch_ctl;
  1231. switch (agp_bridge->dev->device) {
  1232. case PCI_DEVICE_ID_INTEL_GM45_HB:
  1233. case PCI_DEVICE_ID_INTEL_EAGLELAKE_HB:
  1234. case PCI_DEVICE_ID_INTEL_Q45_HB:
  1235. case PCI_DEVICE_ID_INTEL_G45_HB:
  1236. case PCI_DEVICE_ID_INTEL_G41_HB:
  1237. case PCI_DEVICE_ID_INTEL_B43_HB:
  1238. case PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB:
  1239. case PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB:
  1240. case PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB:
  1241. case PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB:
  1242. *gtt_offset = *gtt_size = MB(2);
  1243. break;
  1244. case PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB:
  1245. case PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB:
  1246. *gtt_offset = MB(2);
  1247. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  1248. switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
  1249. default:
  1250. case SNB_GTT_SIZE_0M:
  1251. printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
  1252. *gtt_size = MB(0);
  1253. break;
  1254. case SNB_GTT_SIZE_1M:
  1255. *gtt_size = MB(1);
  1256. break;
  1257. case SNB_GTT_SIZE_2M:
  1258. *gtt_size = MB(2);
  1259. break;
  1260. }
  1261. break;
  1262. default:
  1263. *gtt_offset = *gtt_size = KB(512);
  1264. }
  1265. }
  1266. /* The intel i965 automatically initializes the agp aperture during POST.
  1267. * Use the memory already set aside for in the GTT.
  1268. */
  1269. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  1270. {
  1271. int page_order;
  1272. struct aper_size_info_fixed *size;
  1273. int num_entries;
  1274. u32 temp;
  1275. int gtt_offset, gtt_size;
  1276. size = agp_bridge->current_size;
  1277. page_order = size->page_order;
  1278. num_entries = size->num_entries;
  1279. agp_bridge->gatt_table_real = NULL;
  1280. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1281. temp &= 0xfff00000;
  1282. intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
  1283. intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
  1284. if (!intel_private.gtt)
  1285. return -ENOMEM;
  1286. intel_private.gtt_total_size = gtt_size / 4;
  1287. intel_private.registers = ioremap(temp, 128 * 4096);
  1288. if (!intel_private.registers) {
  1289. iounmap(intel_private.gtt);
  1290. return -ENOMEM;
  1291. }
  1292. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1293. global_cache_flush(); /* FIXME: ? */
  1294. /* we have to call this as early as possible after the MMIO base address is known */
  1295. intel_i830_init_gtt_entries();
  1296. agp_bridge->gatt_table = NULL;
  1297. agp_bridge->gatt_bus_addr = temp;
  1298. return 0;
  1299. }
  1300. static int intel_fetch_size(void)
  1301. {
  1302. int i;
  1303. u16 temp;
  1304. struct aper_size_info_16 *values;
  1305. pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
  1306. values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
  1307. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1308. if (temp == values[i].size_value) {
  1309. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
  1310. agp_bridge->aperture_size_idx = i;
  1311. return values[i].size;
  1312. }
  1313. }
  1314. return 0;
  1315. }
  1316. static int __intel_8xx_fetch_size(u8 temp)
  1317. {
  1318. int i;
  1319. struct aper_size_info_8 *values;
  1320. values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
  1321. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1322. if (temp == values[i].size_value) {
  1323. agp_bridge->previous_size =
  1324. agp_bridge->current_size = (void *) (values + i);
  1325. agp_bridge->aperture_size_idx = i;
  1326. return values[i].size;
  1327. }
  1328. }
  1329. return 0;
  1330. }
  1331. static int intel_8xx_fetch_size(void)
  1332. {
  1333. u8 temp;
  1334. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1335. return __intel_8xx_fetch_size(temp);
  1336. }
  1337. static int intel_815_fetch_size(void)
  1338. {
  1339. u8 temp;
  1340. /* Intel 815 chipsets have a _weird_ APSIZE register with only
  1341. * one non-reserved bit, so mask the others out ... */
  1342. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1343. temp &= (1 << 3);
  1344. return __intel_8xx_fetch_size(temp);
  1345. }
  1346. static void intel_tlbflush(struct agp_memory *mem)
  1347. {
  1348. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
  1349. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1350. }
  1351. static void intel_8xx_tlbflush(struct agp_memory *mem)
  1352. {
  1353. u32 temp;
  1354. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1355. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
  1356. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1357. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
  1358. }
  1359. static void intel_cleanup(void)
  1360. {
  1361. u16 temp;
  1362. struct aper_size_info_16 *previous_size;
  1363. previous_size = A_SIZE_16(agp_bridge->previous_size);
  1364. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1365. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1366. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1367. }
  1368. static void intel_8xx_cleanup(void)
  1369. {
  1370. u16 temp;
  1371. struct aper_size_info_8 *previous_size;
  1372. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1373. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1374. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1375. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1376. }
  1377. static int intel_configure(void)
  1378. {
  1379. u32 temp;
  1380. u16 temp2;
  1381. struct aper_size_info_16 *current_size;
  1382. current_size = A_SIZE_16(agp_bridge->current_size);
  1383. /* aperture size */
  1384. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1385. /* address to map to */
  1386. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1387. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1388. /* attbase - aperture base */
  1389. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1390. /* agpctrl */
  1391. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1392. /* paccfg/nbxcfg */
  1393. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1394. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
  1395. (temp2 & ~(1 << 10)) | (1 << 9));
  1396. /* clear any possible error conditions */
  1397. pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
  1398. return 0;
  1399. }
  1400. static int intel_815_configure(void)
  1401. {
  1402. u32 temp, addr;
  1403. u8 temp2;
  1404. struct aper_size_info_8 *current_size;
  1405. /* attbase - aperture base */
  1406. /* the Intel 815 chipset spec. says that bits 29-31 in the
  1407. * ATTBASE register are reserved -> try not to write them */
  1408. if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
  1409. dev_emerg(&agp_bridge->dev->dev, "gatt bus addr too high");
  1410. return -EINVAL;
  1411. }
  1412. current_size = A_SIZE_8(agp_bridge->current_size);
  1413. /* aperture size */
  1414. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1415. current_size->size_value);
  1416. /* address to map to */
  1417. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1418. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1419. pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
  1420. addr &= INTEL_815_ATTBASE_MASK;
  1421. addr |= agp_bridge->gatt_bus_addr;
  1422. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
  1423. /* agpctrl */
  1424. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1425. /* apcont */
  1426. pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
  1427. pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
  1428. /* clear any possible error conditions */
  1429. /* Oddness : this chipset seems to have no ERRSTS register ! */
  1430. return 0;
  1431. }
  1432. static void intel_820_tlbflush(struct agp_memory *mem)
  1433. {
  1434. return;
  1435. }
  1436. static void intel_820_cleanup(void)
  1437. {
  1438. u8 temp;
  1439. struct aper_size_info_8 *previous_size;
  1440. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1441. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
  1442. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
  1443. temp & ~(1 << 1));
  1444. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1445. previous_size->size_value);
  1446. }
  1447. static int intel_820_configure(void)
  1448. {
  1449. u32 temp;
  1450. u8 temp2;
  1451. struct aper_size_info_8 *current_size;
  1452. current_size = A_SIZE_8(agp_bridge->current_size);
  1453. /* aperture size */
  1454. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1455. /* address to map to */
  1456. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1457. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1458. /* attbase - aperture base */
  1459. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1460. /* agpctrl */
  1461. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1462. /* global enable aperture access */
  1463. /* This flag is not accessed through MCHCFG register as in */
  1464. /* i850 chipset. */
  1465. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
  1466. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
  1467. /* clear any possible AGP-related error conditions */
  1468. pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
  1469. return 0;
  1470. }
  1471. static int intel_840_configure(void)
  1472. {
  1473. u32 temp;
  1474. u16 temp2;
  1475. struct aper_size_info_8 *current_size;
  1476. current_size = A_SIZE_8(agp_bridge->current_size);
  1477. /* aperture size */
  1478. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1479. /* address to map to */
  1480. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1481. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1482. /* attbase - aperture base */
  1483. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1484. /* agpctrl */
  1485. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1486. /* mcgcfg */
  1487. pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
  1488. pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
  1489. /* clear any possible error conditions */
  1490. pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
  1491. return 0;
  1492. }
  1493. static int intel_845_configure(void)
  1494. {
  1495. u32 temp;
  1496. u8 temp2;
  1497. struct aper_size_info_8 *current_size;
  1498. current_size = A_SIZE_8(agp_bridge->current_size);
  1499. /* aperture size */
  1500. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1501. if (agp_bridge->apbase_config != 0) {
  1502. pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
  1503. agp_bridge->apbase_config);
  1504. } else {
  1505. /* address to map to */
  1506. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1507. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1508. agp_bridge->apbase_config = temp;
  1509. }
  1510. /* attbase - aperture base */
  1511. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1512. /* agpctrl */
  1513. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1514. /* agpm */
  1515. pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
  1516. pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
  1517. /* clear any possible error conditions */
  1518. pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
  1519. intel_i830_setup_flush();
  1520. return 0;
  1521. }
  1522. static int intel_850_configure(void)
  1523. {
  1524. u32 temp;
  1525. u16 temp2;
  1526. struct aper_size_info_8 *current_size;
  1527. current_size = A_SIZE_8(agp_bridge->current_size);
  1528. /* aperture size */
  1529. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1530. /* address to map to */
  1531. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1532. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1533. /* attbase - aperture base */
  1534. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1535. /* agpctrl */
  1536. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1537. /* mcgcfg */
  1538. pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
  1539. pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
  1540. /* clear any possible AGP-related error conditions */
  1541. pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
  1542. return 0;
  1543. }
  1544. static int intel_860_configure(void)
  1545. {
  1546. u32 temp;
  1547. u16 temp2;
  1548. struct aper_size_info_8 *current_size;
  1549. current_size = A_SIZE_8(agp_bridge->current_size);
  1550. /* aperture size */
  1551. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1552. /* address to map to */
  1553. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1554. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1555. /* attbase - aperture base */
  1556. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1557. /* agpctrl */
  1558. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1559. /* mcgcfg */
  1560. pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
  1561. pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
  1562. /* clear any possible AGP-related error conditions */
  1563. pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
  1564. return 0;
  1565. }
  1566. static int intel_830mp_configure(void)
  1567. {
  1568. u32 temp;
  1569. u16 temp2;
  1570. struct aper_size_info_8 *current_size;
  1571. current_size = A_SIZE_8(agp_bridge->current_size);
  1572. /* aperture size */
  1573. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1574. /* address to map to */
  1575. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1576. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1577. /* attbase - aperture base */
  1578. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1579. /* agpctrl */
  1580. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1581. /* gmch */
  1582. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1583. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
  1584. /* clear any possible AGP-related error conditions */
  1585. pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
  1586. return 0;
  1587. }
  1588. static int intel_7505_configure(void)
  1589. {
  1590. u32 temp;
  1591. u16 temp2;
  1592. struct aper_size_info_8 *current_size;
  1593. current_size = A_SIZE_8(agp_bridge->current_size);
  1594. /* aperture size */
  1595. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1596. /* address to map to */
  1597. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1598. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1599. /* attbase - aperture base */
  1600. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1601. /* agpctrl */
  1602. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1603. /* mchcfg */
  1604. pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
  1605. pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
  1606. return 0;
  1607. }
  1608. /* Setup function */
  1609. static const struct gatt_mask intel_generic_masks[] =
  1610. {
  1611. {.mask = 0x00000017, .type = 0}
  1612. };
  1613. static const struct aper_size_info_8 intel_815_sizes[2] =
  1614. {
  1615. {64, 16384, 4, 0},
  1616. {32, 8192, 3, 8},
  1617. };
  1618. static const struct aper_size_info_8 intel_8xx_sizes[7] =
  1619. {
  1620. {256, 65536, 6, 0},
  1621. {128, 32768, 5, 32},
  1622. {64, 16384, 4, 48},
  1623. {32, 8192, 3, 56},
  1624. {16, 4096, 2, 60},
  1625. {8, 2048, 1, 62},
  1626. {4, 1024, 0, 63}
  1627. };
  1628. static const struct aper_size_info_16 intel_generic_sizes[7] =
  1629. {
  1630. {256, 65536, 6, 0},
  1631. {128, 32768, 5, 32},
  1632. {64, 16384, 4, 48},
  1633. {32, 8192, 3, 56},
  1634. {16, 4096, 2, 60},
  1635. {8, 2048, 1, 62},
  1636. {4, 1024, 0, 63}
  1637. };
  1638. static const struct aper_size_info_8 intel_830mp_sizes[4] =
  1639. {
  1640. {256, 65536, 6, 0},
  1641. {128, 32768, 5, 32},
  1642. {64, 16384, 4, 48},
  1643. {32, 8192, 3, 56}
  1644. };
  1645. static const struct agp_bridge_driver intel_generic_driver = {
  1646. .owner = THIS_MODULE,
  1647. .aperture_sizes = intel_generic_sizes,
  1648. .size_type = U16_APER_SIZE,
  1649. .num_aperture_sizes = 7,
  1650. .configure = intel_configure,
  1651. .fetch_size = intel_fetch_size,
  1652. .cleanup = intel_cleanup,
  1653. .tlb_flush = intel_tlbflush,
  1654. .mask_memory = agp_generic_mask_memory,
  1655. .masks = intel_generic_masks,
  1656. .agp_enable = agp_generic_enable,
  1657. .cache_flush = global_cache_flush,
  1658. .create_gatt_table = agp_generic_create_gatt_table,
  1659. .free_gatt_table = agp_generic_free_gatt_table,
  1660. .insert_memory = agp_generic_insert_memory,
  1661. .remove_memory = agp_generic_remove_memory,
  1662. .alloc_by_type = agp_generic_alloc_by_type,
  1663. .free_by_type = agp_generic_free_by_type,
  1664. .agp_alloc_page = agp_generic_alloc_page,
  1665. .agp_alloc_pages = agp_generic_alloc_pages,
  1666. .agp_destroy_page = agp_generic_destroy_page,
  1667. .agp_destroy_pages = agp_generic_destroy_pages,
  1668. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1669. };
  1670. static const struct agp_bridge_driver intel_810_driver = {
  1671. .owner = THIS_MODULE,
  1672. .aperture_sizes = intel_i810_sizes,
  1673. .size_type = FIXED_APER_SIZE,
  1674. .num_aperture_sizes = 2,
  1675. .needs_scratch_page = true,
  1676. .configure = intel_i810_configure,
  1677. .fetch_size = intel_i810_fetch_size,
  1678. .cleanup = intel_i810_cleanup,
  1679. .tlb_flush = intel_i810_tlbflush,
  1680. .mask_memory = intel_i810_mask_memory,
  1681. .masks = intel_i810_masks,
  1682. .agp_enable = intel_i810_agp_enable,
  1683. .cache_flush = global_cache_flush,
  1684. .create_gatt_table = agp_generic_create_gatt_table,
  1685. .free_gatt_table = agp_generic_free_gatt_table,
  1686. .insert_memory = intel_i810_insert_entries,
  1687. .remove_memory = intel_i810_remove_entries,
  1688. .alloc_by_type = intel_i810_alloc_by_type,
  1689. .free_by_type = intel_i810_free_by_type,
  1690. .agp_alloc_page = agp_generic_alloc_page,
  1691. .agp_alloc_pages = agp_generic_alloc_pages,
  1692. .agp_destroy_page = agp_generic_destroy_page,
  1693. .agp_destroy_pages = agp_generic_destroy_pages,
  1694. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1695. };
  1696. static const struct agp_bridge_driver intel_815_driver = {
  1697. .owner = THIS_MODULE,
  1698. .aperture_sizes = intel_815_sizes,
  1699. .size_type = U8_APER_SIZE,
  1700. .num_aperture_sizes = 2,
  1701. .configure = intel_815_configure,
  1702. .fetch_size = intel_815_fetch_size,
  1703. .cleanup = intel_8xx_cleanup,
  1704. .tlb_flush = intel_8xx_tlbflush,
  1705. .mask_memory = agp_generic_mask_memory,
  1706. .masks = intel_generic_masks,
  1707. .agp_enable = agp_generic_enable,
  1708. .cache_flush = global_cache_flush,
  1709. .create_gatt_table = agp_generic_create_gatt_table,
  1710. .free_gatt_table = agp_generic_free_gatt_table,
  1711. .insert_memory = agp_generic_insert_memory,
  1712. .remove_memory = agp_generic_remove_memory,
  1713. .alloc_by_type = agp_generic_alloc_by_type,
  1714. .free_by_type = agp_generic_free_by_type,
  1715. .agp_alloc_page = agp_generic_alloc_page,
  1716. .agp_alloc_pages = agp_generic_alloc_pages,
  1717. .agp_destroy_page = agp_generic_destroy_page,
  1718. .agp_destroy_pages = agp_generic_destroy_pages,
  1719. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1720. };
  1721. static const struct agp_bridge_driver intel_830_driver = {
  1722. .owner = THIS_MODULE,
  1723. .aperture_sizes = intel_i830_sizes,
  1724. .size_type = FIXED_APER_SIZE,
  1725. .num_aperture_sizes = 4,
  1726. .needs_scratch_page = true,
  1727. .configure = intel_i830_configure,
  1728. .fetch_size = intel_i830_fetch_size,
  1729. .cleanup = intel_i830_cleanup,
  1730. .tlb_flush = intel_i810_tlbflush,
  1731. .mask_memory = intel_i810_mask_memory,
  1732. .masks = intel_i810_masks,
  1733. .agp_enable = intel_i810_agp_enable,
  1734. .cache_flush = global_cache_flush,
  1735. .create_gatt_table = intel_i830_create_gatt_table,
  1736. .free_gatt_table = intel_i830_free_gatt_table,
  1737. .insert_memory = intel_i830_insert_entries,
  1738. .remove_memory = intel_i830_remove_entries,
  1739. .alloc_by_type = intel_i830_alloc_by_type,
  1740. .free_by_type = intel_i810_free_by_type,
  1741. .agp_alloc_page = agp_generic_alloc_page,
  1742. .agp_alloc_pages = agp_generic_alloc_pages,
  1743. .agp_destroy_page = agp_generic_destroy_page,
  1744. .agp_destroy_pages = agp_generic_destroy_pages,
  1745. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1746. .chipset_flush = intel_i830_chipset_flush,
  1747. };
  1748. static const struct agp_bridge_driver intel_820_driver = {
  1749. .owner = THIS_MODULE,
  1750. .aperture_sizes = intel_8xx_sizes,
  1751. .size_type = U8_APER_SIZE,
  1752. .num_aperture_sizes = 7,
  1753. .configure = intel_820_configure,
  1754. .fetch_size = intel_8xx_fetch_size,
  1755. .cleanup = intel_820_cleanup,
  1756. .tlb_flush = intel_820_tlbflush,
  1757. .mask_memory = agp_generic_mask_memory,
  1758. .masks = intel_generic_masks,
  1759. .agp_enable = agp_generic_enable,
  1760. .cache_flush = global_cache_flush,
  1761. .create_gatt_table = agp_generic_create_gatt_table,
  1762. .free_gatt_table = agp_generic_free_gatt_table,
  1763. .insert_memory = agp_generic_insert_memory,
  1764. .remove_memory = agp_generic_remove_memory,
  1765. .alloc_by_type = agp_generic_alloc_by_type,
  1766. .free_by_type = agp_generic_free_by_type,
  1767. .agp_alloc_page = agp_generic_alloc_page,
  1768. .agp_alloc_pages = agp_generic_alloc_pages,
  1769. .agp_destroy_page = agp_generic_destroy_page,
  1770. .agp_destroy_pages = agp_generic_destroy_pages,
  1771. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1772. };
  1773. static const struct agp_bridge_driver intel_830mp_driver = {
  1774. .owner = THIS_MODULE,
  1775. .aperture_sizes = intel_830mp_sizes,
  1776. .size_type = U8_APER_SIZE,
  1777. .num_aperture_sizes = 4,
  1778. .configure = intel_830mp_configure,
  1779. .fetch_size = intel_8xx_fetch_size,
  1780. .cleanup = intel_8xx_cleanup,
  1781. .tlb_flush = intel_8xx_tlbflush,
  1782. .mask_memory = agp_generic_mask_memory,
  1783. .masks = intel_generic_masks,
  1784. .agp_enable = agp_generic_enable,
  1785. .cache_flush = global_cache_flush,
  1786. .create_gatt_table = agp_generic_create_gatt_table,
  1787. .free_gatt_table = agp_generic_free_gatt_table,
  1788. .insert_memory = agp_generic_insert_memory,
  1789. .remove_memory = agp_generic_remove_memory,
  1790. .alloc_by_type = agp_generic_alloc_by_type,
  1791. .free_by_type = agp_generic_free_by_type,
  1792. .agp_alloc_page = agp_generic_alloc_page,
  1793. .agp_alloc_pages = agp_generic_alloc_pages,
  1794. .agp_destroy_page = agp_generic_destroy_page,
  1795. .agp_destroy_pages = agp_generic_destroy_pages,
  1796. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1797. };
  1798. static const struct agp_bridge_driver intel_840_driver = {
  1799. .owner = THIS_MODULE,
  1800. .aperture_sizes = intel_8xx_sizes,
  1801. .size_type = U8_APER_SIZE,
  1802. .num_aperture_sizes = 7,
  1803. .configure = intel_840_configure,
  1804. .fetch_size = intel_8xx_fetch_size,
  1805. .cleanup = intel_8xx_cleanup,
  1806. .tlb_flush = intel_8xx_tlbflush,
  1807. .mask_memory = agp_generic_mask_memory,
  1808. .masks = intel_generic_masks,
  1809. .agp_enable = agp_generic_enable,
  1810. .cache_flush = global_cache_flush,
  1811. .create_gatt_table = agp_generic_create_gatt_table,
  1812. .free_gatt_table = agp_generic_free_gatt_table,
  1813. .insert_memory = agp_generic_insert_memory,
  1814. .remove_memory = agp_generic_remove_memory,
  1815. .alloc_by_type = agp_generic_alloc_by_type,
  1816. .free_by_type = agp_generic_free_by_type,
  1817. .agp_alloc_page = agp_generic_alloc_page,
  1818. .agp_alloc_pages = agp_generic_alloc_pages,
  1819. .agp_destroy_page = agp_generic_destroy_page,
  1820. .agp_destroy_pages = agp_generic_destroy_pages,
  1821. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1822. };
  1823. static const struct agp_bridge_driver intel_845_driver = {
  1824. .owner = THIS_MODULE,
  1825. .aperture_sizes = intel_8xx_sizes,
  1826. .size_type = U8_APER_SIZE,
  1827. .num_aperture_sizes = 7,
  1828. .configure = intel_845_configure,
  1829. .fetch_size = intel_8xx_fetch_size,
  1830. .cleanup = intel_8xx_cleanup,
  1831. .tlb_flush = intel_8xx_tlbflush,
  1832. .mask_memory = agp_generic_mask_memory,
  1833. .masks = intel_generic_masks,
  1834. .agp_enable = agp_generic_enable,
  1835. .cache_flush = global_cache_flush,
  1836. .create_gatt_table = agp_generic_create_gatt_table,
  1837. .free_gatt_table = agp_generic_free_gatt_table,
  1838. .insert_memory = agp_generic_insert_memory,
  1839. .remove_memory = agp_generic_remove_memory,
  1840. .alloc_by_type = agp_generic_alloc_by_type,
  1841. .free_by_type = agp_generic_free_by_type,
  1842. .agp_alloc_page = agp_generic_alloc_page,
  1843. .agp_alloc_pages = agp_generic_alloc_pages,
  1844. .agp_destroy_page = agp_generic_destroy_page,
  1845. .agp_destroy_pages = agp_generic_destroy_pages,
  1846. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1847. .chipset_flush = intel_i830_chipset_flush,
  1848. };
  1849. static const struct agp_bridge_driver intel_850_driver = {
  1850. .owner = THIS_MODULE,
  1851. .aperture_sizes = intel_8xx_sizes,
  1852. .size_type = U8_APER_SIZE,
  1853. .num_aperture_sizes = 7,
  1854. .configure = intel_850_configure,
  1855. .fetch_size = intel_8xx_fetch_size,
  1856. .cleanup = intel_8xx_cleanup,
  1857. .tlb_flush = intel_8xx_tlbflush,
  1858. .mask_memory = agp_generic_mask_memory,
  1859. .masks = intel_generic_masks,
  1860. .agp_enable = agp_generic_enable,
  1861. .cache_flush = global_cache_flush,
  1862. .create_gatt_table = agp_generic_create_gatt_table,
  1863. .free_gatt_table = agp_generic_free_gatt_table,
  1864. .insert_memory = agp_generic_insert_memory,
  1865. .remove_memory = agp_generic_remove_memory,
  1866. .alloc_by_type = agp_generic_alloc_by_type,
  1867. .free_by_type = agp_generic_free_by_type,
  1868. .agp_alloc_page = agp_generic_alloc_page,
  1869. .agp_alloc_pages = agp_generic_alloc_pages,
  1870. .agp_destroy_page = agp_generic_destroy_page,
  1871. .agp_destroy_pages = agp_generic_destroy_pages,
  1872. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1873. };
  1874. static const struct agp_bridge_driver intel_860_driver = {
  1875. .owner = THIS_MODULE,
  1876. .aperture_sizes = intel_8xx_sizes,
  1877. .size_type = U8_APER_SIZE,
  1878. .num_aperture_sizes = 7,
  1879. .configure = intel_860_configure,
  1880. .fetch_size = intel_8xx_fetch_size,
  1881. .cleanup = intel_8xx_cleanup,
  1882. .tlb_flush = intel_8xx_tlbflush,
  1883. .mask_memory = agp_generic_mask_memory,
  1884. .masks = intel_generic_masks,
  1885. .agp_enable = agp_generic_enable,
  1886. .cache_flush = global_cache_flush,
  1887. .create_gatt_table = agp_generic_create_gatt_table,
  1888. .free_gatt_table = agp_generic_free_gatt_table,
  1889. .insert_memory = agp_generic_insert_memory,
  1890. .remove_memory = agp_generic_remove_memory,
  1891. .alloc_by_type = agp_generic_alloc_by_type,
  1892. .free_by_type = agp_generic_free_by_type,
  1893. .agp_alloc_page = agp_generic_alloc_page,
  1894. .agp_alloc_pages = agp_generic_alloc_pages,
  1895. .agp_destroy_page = agp_generic_destroy_page,
  1896. .agp_destroy_pages = agp_generic_destroy_pages,
  1897. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1898. };
  1899. static const struct agp_bridge_driver intel_915_driver = {
  1900. .owner = THIS_MODULE,
  1901. .aperture_sizes = intel_i830_sizes,
  1902. .size_type = FIXED_APER_SIZE,
  1903. .num_aperture_sizes = 4,
  1904. .needs_scratch_page = true,
  1905. .configure = intel_i915_configure,
  1906. .fetch_size = intel_i9xx_fetch_size,
  1907. .cleanup = intel_i915_cleanup,
  1908. .tlb_flush = intel_i810_tlbflush,
  1909. .mask_memory = intel_i810_mask_memory,
  1910. .masks = intel_i810_masks,
  1911. .agp_enable = intel_i810_agp_enable,
  1912. .cache_flush = global_cache_flush,
  1913. .create_gatt_table = intel_i915_create_gatt_table,
  1914. .free_gatt_table = intel_i830_free_gatt_table,
  1915. .insert_memory = intel_i915_insert_entries,
  1916. .remove_memory = intel_i915_remove_entries,
  1917. .alloc_by_type = intel_i830_alloc_by_type,
  1918. .free_by_type = intel_i810_free_by_type,
  1919. .agp_alloc_page = agp_generic_alloc_page,
  1920. .agp_alloc_pages = agp_generic_alloc_pages,
  1921. .agp_destroy_page = agp_generic_destroy_page,
  1922. .agp_destroy_pages = agp_generic_destroy_pages,
  1923. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1924. .chipset_flush = intel_i915_chipset_flush,
  1925. #ifdef USE_PCI_DMA_API
  1926. .agp_map_page = intel_agp_map_page,
  1927. .agp_unmap_page = intel_agp_unmap_page,
  1928. .agp_map_memory = intel_agp_map_memory,
  1929. .agp_unmap_memory = intel_agp_unmap_memory,
  1930. #endif
  1931. };
  1932. static const struct agp_bridge_driver intel_i965_driver = {
  1933. .owner = THIS_MODULE,
  1934. .aperture_sizes = intel_i830_sizes,
  1935. .size_type = FIXED_APER_SIZE,
  1936. .num_aperture_sizes = 4,
  1937. .needs_scratch_page = true,
  1938. .configure = intel_i915_configure,
  1939. .fetch_size = intel_i9xx_fetch_size,
  1940. .cleanup = intel_i915_cleanup,
  1941. .tlb_flush = intel_i810_tlbflush,
  1942. .mask_memory = intel_i965_mask_memory,
  1943. .masks = intel_i810_masks,
  1944. .agp_enable = intel_i810_agp_enable,
  1945. .cache_flush = global_cache_flush,
  1946. .create_gatt_table = intel_i965_create_gatt_table,
  1947. .free_gatt_table = intel_i830_free_gatt_table,
  1948. .insert_memory = intel_i915_insert_entries,
  1949. .remove_memory = intel_i915_remove_entries,
  1950. .alloc_by_type = intel_i830_alloc_by_type,
  1951. .free_by_type = intel_i810_free_by_type,
  1952. .agp_alloc_page = agp_generic_alloc_page,
  1953. .agp_alloc_pages = agp_generic_alloc_pages,
  1954. .agp_destroy_page = agp_generic_destroy_page,
  1955. .agp_destroy_pages = agp_generic_destroy_pages,
  1956. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1957. .chipset_flush = intel_i915_chipset_flush,
  1958. #ifdef USE_PCI_DMA_API
  1959. .agp_map_page = intel_agp_map_page,
  1960. .agp_unmap_page = intel_agp_unmap_page,
  1961. .agp_map_memory = intel_agp_map_memory,
  1962. .agp_unmap_memory = intel_agp_unmap_memory,
  1963. #endif
  1964. };
  1965. static const struct agp_bridge_driver intel_7505_driver = {
  1966. .owner = THIS_MODULE,
  1967. .aperture_sizes = intel_8xx_sizes,
  1968. .size_type = U8_APER_SIZE,
  1969. .num_aperture_sizes = 7,
  1970. .configure = intel_7505_configure,
  1971. .fetch_size = intel_8xx_fetch_size,
  1972. .cleanup = intel_8xx_cleanup,
  1973. .tlb_flush = intel_8xx_tlbflush,
  1974. .mask_memory = agp_generic_mask_memory,
  1975. .masks = intel_generic_masks,
  1976. .agp_enable = agp_generic_enable,
  1977. .cache_flush = global_cache_flush,
  1978. .create_gatt_table = agp_generic_create_gatt_table,
  1979. .free_gatt_table = agp_generic_free_gatt_table,
  1980. .insert_memory = agp_generic_insert_memory,
  1981. .remove_memory = agp_generic_remove_memory,
  1982. .alloc_by_type = agp_generic_alloc_by_type,
  1983. .free_by_type = agp_generic_free_by_type,
  1984. .agp_alloc_page = agp_generic_alloc_page,
  1985. .agp_alloc_pages = agp_generic_alloc_pages,
  1986. .agp_destroy_page = agp_generic_destroy_page,
  1987. .agp_destroy_pages = agp_generic_destroy_pages,
  1988. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1989. };
  1990. static const struct agp_bridge_driver intel_g33_driver = {
  1991. .owner = THIS_MODULE,
  1992. .aperture_sizes = intel_i830_sizes,
  1993. .size_type = FIXED_APER_SIZE,
  1994. .num_aperture_sizes = 4,
  1995. .needs_scratch_page = true,
  1996. .configure = intel_i915_configure,
  1997. .fetch_size = intel_i9xx_fetch_size,
  1998. .cleanup = intel_i915_cleanup,
  1999. .tlb_flush = intel_i810_tlbflush,
  2000. .mask_memory = intel_i965_mask_memory,
  2001. .masks = intel_i810_masks,
  2002. .agp_enable = intel_i810_agp_enable,
  2003. .cache_flush = global_cache_flush,
  2004. .create_gatt_table = intel_i915_create_gatt_table,
  2005. .free_gatt_table = intel_i830_free_gatt_table,
  2006. .insert_memory = intel_i915_insert_entries,
  2007. .remove_memory = intel_i915_remove_entries,
  2008. .alloc_by_type = intel_i830_alloc_by_type,
  2009. .free_by_type = intel_i810_free_by_type,
  2010. .agp_alloc_page = agp_generic_alloc_page,
  2011. .agp_alloc_pages = agp_generic_alloc_pages,
  2012. .agp_destroy_page = agp_generic_destroy_page,
  2013. .agp_destroy_pages = agp_generic_destroy_pages,
  2014. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  2015. .chipset_flush = intel_i915_chipset_flush,
  2016. #ifdef USE_PCI_DMA_API
  2017. .agp_map_page = intel_agp_map_page,
  2018. .agp_unmap_page = intel_agp_unmap_page,
  2019. .agp_map_memory = intel_agp_map_memory,
  2020. .agp_unmap_memory = intel_agp_unmap_memory,
  2021. #endif
  2022. };
  2023. static int find_gmch(u16 device)
  2024. {
  2025. struct pci_dev *gmch_device;
  2026. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  2027. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  2028. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  2029. device, gmch_device);
  2030. }
  2031. if (!gmch_device)
  2032. return 0;
  2033. intel_private.pcidev = gmch_device;
  2034. return 1;
  2035. }
  2036. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  2037. * driver and gmch_driver must be non-null, and find_gmch will determine
  2038. * which one should be used if a gmch_chip_id is present.
  2039. */
  2040. static const struct intel_driver_description {
  2041. unsigned int chip_id;
  2042. unsigned int gmch_chip_id;
  2043. unsigned int multi_gmch_chip; /* if we have more gfx chip type on this HB. */
  2044. char *name;
  2045. const struct agp_bridge_driver *driver;
  2046. const struct agp_bridge_driver *gmch_driver;
  2047. } intel_agp_chipsets[] = {
  2048. { PCI_DEVICE_ID_INTEL_82443LX_0, 0, 0, "440LX", &intel_generic_driver, NULL },
  2049. { PCI_DEVICE_ID_INTEL_82443BX_0, 0, 0, "440BX", &intel_generic_driver, NULL },
  2050. { PCI_DEVICE_ID_INTEL_82443GX_0, 0, 0, "440GX", &intel_generic_driver, NULL },
  2051. { PCI_DEVICE_ID_INTEL_82810_MC1, PCI_DEVICE_ID_INTEL_82810_IG1, 0, "i810",
  2052. NULL, &intel_810_driver },
  2053. { PCI_DEVICE_ID_INTEL_82810_MC3, PCI_DEVICE_ID_INTEL_82810_IG3, 0, "i810",
  2054. NULL, &intel_810_driver },
  2055. { PCI_DEVICE_ID_INTEL_82810E_MC, PCI_DEVICE_ID_INTEL_82810E_IG, 0, "i810",
  2056. NULL, &intel_810_driver },
  2057. { PCI_DEVICE_ID_INTEL_82815_MC, PCI_DEVICE_ID_INTEL_82815_CGC, 0, "i815",
  2058. &intel_815_driver, &intel_810_driver },
  2059. { PCI_DEVICE_ID_INTEL_82820_HB, 0, 0, "i820", &intel_820_driver, NULL },
  2060. { PCI_DEVICE_ID_INTEL_82820_UP_HB, 0, 0, "i820", &intel_820_driver, NULL },
  2061. { PCI_DEVICE_ID_INTEL_82830_HB, PCI_DEVICE_ID_INTEL_82830_CGC, 0, "830M",
  2062. &intel_830mp_driver, &intel_830_driver },
  2063. { PCI_DEVICE_ID_INTEL_82840_HB, 0, 0, "i840", &intel_840_driver, NULL },
  2064. { PCI_DEVICE_ID_INTEL_82845_HB, 0, 0, "845G", &intel_845_driver, NULL },
  2065. { PCI_DEVICE_ID_INTEL_82845G_HB, PCI_DEVICE_ID_INTEL_82845G_IG, 0, "830M",
  2066. &intel_845_driver, &intel_830_driver },
  2067. { PCI_DEVICE_ID_INTEL_82850_HB, 0, 0, "i850", &intel_850_driver, NULL },
  2068. { PCI_DEVICE_ID_INTEL_82854_HB, PCI_DEVICE_ID_INTEL_82854_IG, 0, "854",
  2069. &intel_845_driver, &intel_830_driver },
  2070. { PCI_DEVICE_ID_INTEL_82855PM_HB, 0, 0, "855PM", &intel_845_driver, NULL },
  2071. { PCI_DEVICE_ID_INTEL_82855GM_HB, PCI_DEVICE_ID_INTEL_82855GM_IG, 0, "855GM",
  2072. &intel_845_driver, &intel_830_driver },
  2073. { PCI_DEVICE_ID_INTEL_82860_HB, 0, 0, "i860", &intel_860_driver, NULL },
  2074. { PCI_DEVICE_ID_INTEL_82865_HB, PCI_DEVICE_ID_INTEL_82865_IG, 0, "865",
  2075. &intel_845_driver, &intel_830_driver },
  2076. { PCI_DEVICE_ID_INTEL_82875_HB, 0, 0, "i875", &intel_845_driver, NULL },
  2077. { PCI_DEVICE_ID_INTEL_E7221_HB, PCI_DEVICE_ID_INTEL_E7221_IG, 0, "E7221 (i915)",
  2078. NULL, &intel_915_driver },
  2079. { PCI_DEVICE_ID_INTEL_82915G_HB, PCI_DEVICE_ID_INTEL_82915G_IG, 0, "915G",
  2080. NULL, &intel_915_driver },
  2081. { PCI_DEVICE_ID_INTEL_82915GM_HB, PCI_DEVICE_ID_INTEL_82915GM_IG, 0, "915GM",
  2082. NULL, &intel_915_driver },
  2083. { PCI_DEVICE_ID_INTEL_82945G_HB, PCI_DEVICE_ID_INTEL_82945G_IG, 0, "945G",
  2084. NULL, &intel_915_driver },
  2085. { PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GM_IG, 0, "945GM",
  2086. NULL, &intel_915_driver },
  2087. { PCI_DEVICE_ID_INTEL_82945GME_HB, PCI_DEVICE_ID_INTEL_82945GME_IG, 0, "945GME",
  2088. NULL, &intel_915_driver },
  2089. { PCI_DEVICE_ID_INTEL_82946GZ_HB, PCI_DEVICE_ID_INTEL_82946GZ_IG, 0, "946GZ",
  2090. NULL, &intel_i965_driver },
  2091. { PCI_DEVICE_ID_INTEL_82G35_HB, PCI_DEVICE_ID_INTEL_82G35_IG, 0, "G35",
  2092. NULL, &intel_i965_driver },
  2093. { PCI_DEVICE_ID_INTEL_82965Q_HB, PCI_DEVICE_ID_INTEL_82965Q_IG, 0, "965Q",
  2094. NULL, &intel_i965_driver },
  2095. { PCI_DEVICE_ID_INTEL_82965G_HB, PCI_DEVICE_ID_INTEL_82965G_IG, 0, "965G",
  2096. NULL, &intel_i965_driver },
  2097. { PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GM_IG, 0, "965GM",
  2098. NULL, &intel_i965_driver },
  2099. { PCI_DEVICE_ID_INTEL_82965GME_HB, PCI_DEVICE_ID_INTEL_82965GME_IG, 0, "965GME/GLE",
  2100. NULL, &intel_i965_driver },
  2101. { PCI_DEVICE_ID_INTEL_7505_0, 0, 0, "E7505", &intel_7505_driver, NULL },
  2102. { PCI_DEVICE_ID_INTEL_7205_0, 0, 0, "E7205", &intel_7505_driver, NULL },
  2103. { PCI_DEVICE_ID_INTEL_G33_HB, PCI_DEVICE_ID_INTEL_G33_IG, 0, "G33",
  2104. NULL, &intel_g33_driver },
  2105. { PCI_DEVICE_ID_INTEL_Q35_HB, PCI_DEVICE_ID_INTEL_Q35_IG, 0, "Q35",
  2106. NULL, &intel_g33_driver },
  2107. { PCI_DEVICE_ID_INTEL_Q33_HB, PCI_DEVICE_ID_INTEL_Q33_IG, 0, "Q33",
  2108. NULL, &intel_g33_driver },
  2109. { PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB, PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, 0, "GMA3150",
  2110. NULL, &intel_g33_driver },
  2111. { PCI_DEVICE_ID_INTEL_PINEVIEW_HB, PCI_DEVICE_ID_INTEL_PINEVIEW_IG, 0, "GMA3150",
  2112. NULL, &intel_g33_driver },
  2113. { PCI_DEVICE_ID_INTEL_GM45_HB, PCI_DEVICE_ID_INTEL_GM45_IG, 0,
  2114. "GM45", NULL, &intel_i965_driver },
  2115. { PCI_DEVICE_ID_INTEL_EAGLELAKE_HB, PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, 0,
  2116. "Eaglelake", NULL, &intel_i965_driver },
  2117. { PCI_DEVICE_ID_INTEL_Q45_HB, PCI_DEVICE_ID_INTEL_Q45_IG, 0,
  2118. "Q45/Q43", NULL, &intel_i965_driver },
  2119. { PCI_DEVICE_ID_INTEL_G45_HB, PCI_DEVICE_ID_INTEL_G45_IG, 0,
  2120. "G45/G43", NULL, &intel_i965_driver },
  2121. { PCI_DEVICE_ID_INTEL_B43_HB, PCI_DEVICE_ID_INTEL_B43_IG, 0,
  2122. "B43", NULL, &intel_i965_driver },
  2123. { PCI_DEVICE_ID_INTEL_G41_HB, PCI_DEVICE_ID_INTEL_G41_IG, 0,
  2124. "G41", NULL, &intel_i965_driver },
  2125. { PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG, 0,
  2126. "HD Graphics", NULL, &intel_i965_driver },
  2127. { PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG, 0,
  2128. "HD Graphics", NULL, &intel_i965_driver },
  2129. { PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG, 0,
  2130. "HD Graphics", NULL, &intel_i965_driver },
  2131. { PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG, 0,
  2132. "HD Graphics", NULL, &intel_i965_driver },
  2133. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB, PCI_DEVICE_ID_INTEL_SANDYBRIDGE_IG, 0,
  2134. "Sandybridge", NULL, &intel_i965_driver },
  2135. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB, PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_IG, 0,
  2136. "Sandybridge", NULL, &intel_i965_driver },
  2137. { 0, 0, 0, NULL, NULL, NULL }
  2138. };
  2139. static int __devinit agp_intel_probe(struct pci_dev *pdev,
  2140. const struct pci_device_id *ent)
  2141. {
  2142. struct agp_bridge_data *bridge;
  2143. u8 cap_ptr = 0;
  2144. struct resource *r;
  2145. int i, err;
  2146. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  2147. bridge = agp_alloc_bridge();
  2148. if (!bridge)
  2149. return -ENOMEM;
  2150. for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
  2151. /* In case that multiple models of gfx chip may
  2152. stand on same host bridge type, this can be
  2153. sure we detect the right IGD. */
  2154. if (pdev->device == intel_agp_chipsets[i].chip_id) {
  2155. if ((intel_agp_chipsets[i].gmch_chip_id != 0) &&
  2156. find_gmch(intel_agp_chipsets[i].gmch_chip_id)) {
  2157. bridge->driver =
  2158. intel_agp_chipsets[i].gmch_driver;
  2159. break;
  2160. } else if (intel_agp_chipsets[i].multi_gmch_chip) {
  2161. continue;
  2162. } else {
  2163. bridge->driver = intel_agp_chipsets[i].driver;
  2164. break;
  2165. }
  2166. }
  2167. }
  2168. if (intel_agp_chipsets[i].name == NULL) {
  2169. if (cap_ptr)
  2170. dev_warn(&pdev->dev, "unsupported Intel chipset [%04x/%04x]\n",
  2171. pdev->vendor, pdev->device);
  2172. agp_put_bridge(bridge);
  2173. return -ENODEV;
  2174. }
  2175. if (bridge->driver == NULL) {
  2176. /* bridge has no AGP and no IGD detected */
  2177. if (cap_ptr)
  2178. dev_warn(&pdev->dev, "can't find bridge device (chip_id: %04x)\n",
  2179. intel_agp_chipsets[i].gmch_chip_id);
  2180. agp_put_bridge(bridge);
  2181. return -ENODEV;
  2182. }
  2183. bridge->dev = pdev;
  2184. bridge->capndx = cap_ptr;
  2185. bridge->dev_private_data = &intel_private;
  2186. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_agp_chipsets[i].name);
  2187. /*
  2188. * The following fixes the case where the BIOS has "forgotten" to
  2189. * provide an address range for the GART.
  2190. * 20030610 - hamish@zot.org
  2191. */
  2192. r = &pdev->resource[0];
  2193. if (!r->start && r->end) {
  2194. if (pci_assign_resource(pdev, 0)) {
  2195. dev_err(&pdev->dev, "can't assign resource 0\n");
  2196. agp_put_bridge(bridge);
  2197. return -ENODEV;
  2198. }
  2199. }
  2200. /*
  2201. * If the device has not been properly setup, the following will catch
  2202. * the problem and should stop the system from crashing.
  2203. * 20030610 - hamish@zot.org
  2204. */
  2205. if (pci_enable_device(pdev)) {
  2206. dev_err(&pdev->dev, "can't enable PCI device\n");
  2207. agp_put_bridge(bridge);
  2208. return -ENODEV;
  2209. }
  2210. /* Fill in the mode register */
  2211. if (cap_ptr) {
  2212. pci_read_config_dword(pdev,
  2213. bridge->capndx+PCI_AGP_STATUS,
  2214. &bridge->mode);
  2215. }
  2216. if (bridge->driver->mask_memory == intel_i965_mask_memory) {
  2217. if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(36)))
  2218. dev_err(&intel_private.pcidev->dev,
  2219. "set gfx device dma mask 36bit failed!\n");
  2220. else
  2221. pci_set_consistent_dma_mask(intel_private.pcidev,
  2222. DMA_BIT_MASK(36));
  2223. }
  2224. pci_set_drvdata(pdev, bridge);
  2225. err = agp_add_bridge(bridge);
  2226. if (!err)
  2227. intel_agp_enabled = 1;
  2228. return err;
  2229. }
  2230. static void __devexit agp_intel_remove(struct pci_dev *pdev)
  2231. {
  2232. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  2233. agp_remove_bridge(bridge);
  2234. if (intel_private.pcidev)
  2235. pci_dev_put(intel_private.pcidev);
  2236. agp_put_bridge(bridge);
  2237. }
  2238. #ifdef CONFIG_PM
  2239. static int agp_intel_resume(struct pci_dev *pdev)
  2240. {
  2241. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  2242. int ret_val;
  2243. if (bridge->driver == &intel_generic_driver)
  2244. intel_configure();
  2245. else if (bridge->driver == &intel_850_driver)
  2246. intel_850_configure();
  2247. else if (bridge->driver == &intel_845_driver)
  2248. intel_845_configure();
  2249. else if (bridge->driver == &intel_830mp_driver)
  2250. intel_830mp_configure();
  2251. else if (bridge->driver == &intel_915_driver)
  2252. intel_i915_configure();
  2253. else if (bridge->driver == &intel_830_driver)
  2254. intel_i830_configure();
  2255. else if (bridge->driver == &intel_810_driver)
  2256. intel_i810_configure();
  2257. else if (bridge->driver == &intel_i965_driver)
  2258. intel_i915_configure();
  2259. ret_val = agp_rebind_memory();
  2260. if (ret_val != 0)
  2261. return ret_val;
  2262. return 0;
  2263. }
  2264. #endif
  2265. static struct pci_device_id agp_intel_pci_table[] = {
  2266. #define ID(x) \
  2267. { \
  2268. .class = (PCI_CLASS_BRIDGE_HOST << 8), \
  2269. .class_mask = ~0, \
  2270. .vendor = PCI_VENDOR_ID_INTEL, \
  2271. .device = x, \
  2272. .subvendor = PCI_ANY_ID, \
  2273. .subdevice = PCI_ANY_ID, \
  2274. }
  2275. ID(PCI_DEVICE_ID_INTEL_82443LX_0),
  2276. ID(PCI_DEVICE_ID_INTEL_82443BX_0),
  2277. ID(PCI_DEVICE_ID_INTEL_82443GX_0),
  2278. ID(PCI_DEVICE_ID_INTEL_82810_MC1),
  2279. ID(PCI_DEVICE_ID_INTEL_82810_MC3),
  2280. ID(PCI_DEVICE_ID_INTEL_82810E_MC),
  2281. ID(PCI_DEVICE_ID_INTEL_82815_MC),
  2282. ID(PCI_DEVICE_ID_INTEL_82820_HB),
  2283. ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
  2284. ID(PCI_DEVICE_ID_INTEL_82830_HB),
  2285. ID(PCI_DEVICE_ID_INTEL_82840_HB),
  2286. ID(PCI_DEVICE_ID_INTEL_82845_HB),
  2287. ID(PCI_DEVICE_ID_INTEL_82845G_HB),
  2288. ID(PCI_DEVICE_ID_INTEL_82850_HB),
  2289. ID(PCI_DEVICE_ID_INTEL_82854_HB),
  2290. ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
  2291. ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
  2292. ID(PCI_DEVICE_ID_INTEL_82860_HB),
  2293. ID(PCI_DEVICE_ID_INTEL_82865_HB),
  2294. ID(PCI_DEVICE_ID_INTEL_82875_HB),
  2295. ID(PCI_DEVICE_ID_INTEL_7505_0),
  2296. ID(PCI_DEVICE_ID_INTEL_7205_0),
  2297. ID(PCI_DEVICE_ID_INTEL_E7221_HB),
  2298. ID(PCI_DEVICE_ID_INTEL_82915G_HB),
  2299. ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
  2300. ID(PCI_DEVICE_ID_INTEL_82945G_HB),
  2301. ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
  2302. ID(PCI_DEVICE_ID_INTEL_82945GME_HB),
  2303. ID(PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB),
  2304. ID(PCI_DEVICE_ID_INTEL_PINEVIEW_HB),
  2305. ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
  2306. ID(PCI_DEVICE_ID_INTEL_82G35_HB),
  2307. ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
  2308. ID(PCI_DEVICE_ID_INTEL_82965G_HB),
  2309. ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
  2310. ID(PCI_DEVICE_ID_INTEL_82965GME_HB),
  2311. ID(PCI_DEVICE_ID_INTEL_G33_HB),
  2312. ID(PCI_DEVICE_ID_INTEL_Q35_HB),
  2313. ID(PCI_DEVICE_ID_INTEL_Q33_HB),
  2314. ID(PCI_DEVICE_ID_INTEL_GM45_HB),
  2315. ID(PCI_DEVICE_ID_INTEL_EAGLELAKE_HB),
  2316. ID(PCI_DEVICE_ID_INTEL_Q45_HB),
  2317. ID(PCI_DEVICE_ID_INTEL_G45_HB),
  2318. ID(PCI_DEVICE_ID_INTEL_G41_HB),
  2319. ID(PCI_DEVICE_ID_INTEL_B43_HB),
  2320. ID(PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB),
  2321. ID(PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB),
  2322. ID(PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB),
  2323. ID(PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB),
  2324. ID(PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB),
  2325. ID(PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB),
  2326. { }
  2327. };
  2328. MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
  2329. static struct pci_driver agp_intel_pci_driver = {
  2330. .name = "agpgart-intel",
  2331. .id_table = agp_intel_pci_table,
  2332. .probe = agp_intel_probe,
  2333. .remove = __devexit_p(agp_intel_remove),
  2334. #ifdef CONFIG_PM
  2335. .resume = agp_intel_resume,
  2336. #endif
  2337. };
  2338. static int __init agp_intel_init(void)
  2339. {
  2340. if (agp_off)
  2341. return -EINVAL;
  2342. return pci_register_driver(&agp_intel_pci_driver);
  2343. }
  2344. static void __exit agp_intel_cleanup(void)
  2345. {
  2346. pci_unregister_driver(&agp_intel_pci_driver);
  2347. }
  2348. module_init(agp_intel_init);
  2349. module_exit(agp_intel_cleanup);
  2350. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  2351. MODULE_LICENSE("GPL and additional rights");