pxa168.c 2.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596
  1. /*
  2. * linux/arch/arm/mach-mmp/pxa168.c
  3. *
  4. * Code specific to PXA168
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/kernel.h>
  12. #include <linux/init.h>
  13. #include <linux/list.h>
  14. #include <linux/io.h>
  15. #include <linux/clk.h>
  16. #include <asm/mach/time.h>
  17. #include <mach/addr-map.h>
  18. #include <mach/cputype.h>
  19. #include <mach/regs-apbc.h>
  20. #include <mach/irqs.h>
  21. #include <mach/gpio.h>
  22. #include <mach/dma.h>
  23. #include <mach/devices.h>
  24. #include "common.h"
  25. #include "clock.h"
  26. #define APMASK(i) (GPIO_REGS_VIRT + BANK_OFF(i) + 0x09c)
  27. static void __init pxa168_init_gpio(void)
  28. {
  29. int i;
  30. /* enable GPIO clock */
  31. __raw_writel(APBC_APBCLK | APBC_FNCLK, APBC_PXA168_GPIO);
  32. /* unmask GPIO edge detection for all 4 banks - APMASKx */
  33. for (i = 0; i < 4; i++)
  34. __raw_writel(0xffffffff, APMASK(i));
  35. pxa_init_gpio(IRQ_PXA168_GPIOX, 0, 127, NULL);
  36. }
  37. void __init pxa168_init_irq(void)
  38. {
  39. icu_init_irq();
  40. pxa168_init_gpio();
  41. }
  42. /* APB peripheral clocks */
  43. static APBC_CLK(uart1, PXA168_UART1, 1, 14745600);
  44. static APBC_CLK(uart2, PXA168_UART2, 1, 14745600);
  45. /* device and clock bindings */
  46. static struct clk_lookup pxa168_clkregs[] = {
  47. INIT_CLKREG(&clk_uart1, "pxa2xx-uart.0", NULL),
  48. INIT_CLKREG(&clk_uart2, "pxa2xx-uart.1", NULL),
  49. };
  50. static int __init pxa168_init(void)
  51. {
  52. if (cpu_is_pxa168()) {
  53. pxa_init_dma(IRQ_PXA168_DMA_INT0, 32);
  54. clks_register(ARRAY_AND_SIZE(pxa168_clkregs));
  55. }
  56. return 0;
  57. }
  58. postcore_initcall(pxa168_init);
  59. /* system timer - clock enabled, 3.25MHz */
  60. #define TIMER_CLK_RST (APBC_APBCLK | APBC_FNCLK | APBC_FNCLKSEL(3))
  61. static void __init pxa168_timer_init(void)
  62. {
  63. /* this is early, we have to initialize the CCU registers by
  64. * ourselves instead of using clk_* API. Clock rate is defined
  65. * by APBC_TIMERS_CLK_RST (3.25MHz) and enabled free-running
  66. */
  67. __raw_writel(APBC_APBCLK | APBC_RST, APBC_PXA168_TIMERS);
  68. /* 3.25MHz, bus/functional clock enabled, release reset */
  69. __raw_writel(TIMER_CLK_RST, APBC_PXA168_TIMERS);
  70. timer_init(IRQ_PXA168_TIMER1);
  71. }
  72. struct sys_timer pxa168_timer = {
  73. .init = pxa168_timer_init,
  74. };
  75. /* on-chip devices */
  76. PXA168_DEVICE(uart1, "pxa2xx-uart", 0, UART1, 0xd4017000, 0x30, 21, 22);
  77. PXA168_DEVICE(uart2, "pxa2xx-uart", 1, UART2, 0xd4018000, 0x30, 23, 24);