qlcnic_83xx_hw.c 83 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic.h"
  8. #include <linux/if_vlan.h>
  9. #include <linux/ipv6.h>
  10. #include <linux/ethtool.h>
  11. #include <linux/interrupt.h>
  12. #define QLCNIC_MAX_TX_QUEUES 1
  13. #define RSS_HASHTYPE_IP_TCP 0x3
  14. /* status descriptor mailbox data
  15. * @phy_addr_{low|high}: physical address of buffer
  16. * @sds_ring_size: buffer size
  17. * @intrpt_id: interrupt id
  18. * @intrpt_val: source of interrupt
  19. */
  20. struct qlcnic_sds_mbx {
  21. u32 phy_addr_low;
  22. u32 phy_addr_high;
  23. u32 rsvd1[4];
  24. #if defined(__LITTLE_ENDIAN)
  25. u16 sds_ring_size;
  26. u16 rsvd2;
  27. u16 rsvd3[2];
  28. u16 intrpt_id;
  29. u8 intrpt_val;
  30. u8 rsvd4;
  31. #elif defined(__BIG_ENDIAN)
  32. u16 rsvd2;
  33. u16 sds_ring_size;
  34. u16 rsvd3[2];
  35. u8 rsvd4;
  36. u8 intrpt_val;
  37. u16 intrpt_id;
  38. #endif
  39. u32 rsvd5;
  40. } __packed;
  41. /* receive descriptor buffer data
  42. * phy_addr_reg_{low|high}: physical address of regular buffer
  43. * phy_addr_jmb_{low|high}: physical address of jumbo buffer
  44. * reg_ring_sz: size of regular buffer
  45. * reg_ring_len: no. of entries in regular buffer
  46. * jmb_ring_len: no. of entries in jumbo buffer
  47. * jmb_ring_sz: size of jumbo buffer
  48. */
  49. struct qlcnic_rds_mbx {
  50. u32 phy_addr_reg_low;
  51. u32 phy_addr_reg_high;
  52. u32 phy_addr_jmb_low;
  53. u32 phy_addr_jmb_high;
  54. #if defined(__LITTLE_ENDIAN)
  55. u16 reg_ring_sz;
  56. u16 reg_ring_len;
  57. u16 jmb_ring_sz;
  58. u16 jmb_ring_len;
  59. #elif defined(__BIG_ENDIAN)
  60. u16 reg_ring_len;
  61. u16 reg_ring_sz;
  62. u16 jmb_ring_len;
  63. u16 jmb_ring_sz;
  64. #endif
  65. } __packed;
  66. /* host producers for regular and jumbo rings */
  67. struct __host_producer_mbx {
  68. u32 reg_buf;
  69. u32 jmb_buf;
  70. } __packed;
  71. /* Receive context mailbox data outbox registers
  72. * @state: state of the context
  73. * @vport_id: virtual port id
  74. * @context_id: receive context id
  75. * @num_pci_func: number of pci functions of the port
  76. * @phy_port: physical port id
  77. */
  78. struct qlcnic_rcv_mbx_out {
  79. #if defined(__LITTLE_ENDIAN)
  80. u8 rcv_num;
  81. u8 sts_num;
  82. u16 ctx_id;
  83. u8 state;
  84. u8 num_pci_func;
  85. u8 phy_port;
  86. u8 vport_id;
  87. #elif defined(__BIG_ENDIAN)
  88. u16 ctx_id;
  89. u8 sts_num;
  90. u8 rcv_num;
  91. u8 vport_id;
  92. u8 phy_port;
  93. u8 num_pci_func;
  94. u8 state;
  95. #endif
  96. u32 host_csmr[QLCNIC_MAX_RING_SETS];
  97. struct __host_producer_mbx host_prod[QLCNIC_MAX_RING_SETS];
  98. } __packed;
  99. struct qlcnic_add_rings_mbx_out {
  100. #if defined(__LITTLE_ENDIAN)
  101. u8 rcv_num;
  102. u8 sts_num;
  103. u16 ctx_id;
  104. #elif defined(__BIG_ENDIAN)
  105. u16 ctx_id;
  106. u8 sts_num;
  107. u8 rcv_num;
  108. #endif
  109. u32 host_csmr[QLCNIC_MAX_RING_SETS];
  110. struct __host_producer_mbx host_prod[QLCNIC_MAX_RING_SETS];
  111. } __packed;
  112. /* Transmit context mailbox inbox registers
  113. * @phys_addr_{low|high}: DMA address of the transmit buffer
  114. * @cnsmr_index_{low|high}: host consumer index
  115. * @size: legth of transmit buffer ring
  116. * @intr_id: interrput id
  117. * @src: src of interrupt
  118. */
  119. struct qlcnic_tx_mbx {
  120. u32 phys_addr_low;
  121. u32 phys_addr_high;
  122. u32 cnsmr_index_low;
  123. u32 cnsmr_index_high;
  124. #if defined(__LITTLE_ENDIAN)
  125. u16 size;
  126. u16 intr_id;
  127. u8 src;
  128. u8 rsvd[3];
  129. #elif defined(__BIG_ENDIAN)
  130. u16 intr_id;
  131. u16 size;
  132. u8 rsvd[3];
  133. u8 src;
  134. #endif
  135. } __packed;
  136. /* Transmit context mailbox outbox registers
  137. * @host_prod: host producer index
  138. * @ctx_id: transmit context id
  139. * @state: state of the transmit context
  140. */
  141. struct qlcnic_tx_mbx_out {
  142. u32 host_prod;
  143. #if defined(__LITTLE_ENDIAN)
  144. u16 ctx_id;
  145. u8 state;
  146. u8 rsvd;
  147. #elif defined(__BIG_ENDIAN)
  148. u8 rsvd;
  149. u8 state;
  150. u16 ctx_id;
  151. #endif
  152. } __packed;
  153. static const struct qlcnic_mailbox_metadata qlcnic_83xx_mbx_tbl[] = {
  154. {QLCNIC_CMD_CONFIGURE_IP_ADDR, 6, 1},
  155. {QLCNIC_CMD_CONFIG_INTRPT, 18, 34},
  156. {QLCNIC_CMD_CREATE_RX_CTX, 136, 27},
  157. {QLCNIC_CMD_DESTROY_RX_CTX, 2, 1},
  158. {QLCNIC_CMD_CREATE_TX_CTX, 54, 18},
  159. {QLCNIC_CMD_DESTROY_TX_CTX, 2, 1},
  160. {QLCNIC_CMD_CONFIGURE_MAC_LEARNING, 2, 1},
  161. {QLCNIC_CMD_INTRPT_TEST, 22, 12},
  162. {QLCNIC_CMD_SET_MTU, 3, 1},
  163. {QLCNIC_CMD_READ_PHY, 4, 2},
  164. {QLCNIC_CMD_WRITE_PHY, 5, 1},
  165. {QLCNIC_CMD_READ_HW_REG, 4, 1},
  166. {QLCNIC_CMD_GET_FLOW_CTL, 4, 2},
  167. {QLCNIC_CMD_SET_FLOW_CTL, 4, 1},
  168. {QLCNIC_CMD_READ_MAX_MTU, 4, 2},
  169. {QLCNIC_CMD_READ_MAX_LRO, 4, 2},
  170. {QLCNIC_CMD_MAC_ADDRESS, 4, 3},
  171. {QLCNIC_CMD_GET_PCI_INFO, 1, 66},
  172. {QLCNIC_CMD_GET_NIC_INFO, 2, 19},
  173. {QLCNIC_CMD_SET_NIC_INFO, 32, 1},
  174. {QLCNIC_CMD_GET_ESWITCH_CAPABILITY, 4, 3},
  175. {QLCNIC_CMD_TOGGLE_ESWITCH, 4, 1},
  176. {QLCNIC_CMD_GET_ESWITCH_STATUS, 4, 3},
  177. {QLCNIC_CMD_SET_PORTMIRRORING, 4, 1},
  178. {QLCNIC_CMD_CONFIGURE_ESWITCH, 4, 1},
  179. {QLCNIC_CMD_GET_ESWITCH_PORT_CONFIG, 4, 3},
  180. {QLCNIC_CMD_GET_ESWITCH_STATS, 5, 1},
  181. {QLCNIC_CMD_CONFIG_PORT, 4, 1},
  182. {QLCNIC_CMD_TEMP_SIZE, 1, 4},
  183. {QLCNIC_CMD_GET_TEMP_HDR, 5, 5},
  184. {QLCNIC_CMD_GET_LINK_EVENT, 2, 1},
  185. {QLCNIC_CMD_CONFIG_MAC_VLAN, 4, 3},
  186. {QLCNIC_CMD_CONFIG_INTR_COAL, 6, 1},
  187. {QLCNIC_CMD_CONFIGURE_RSS, 14, 1},
  188. {QLCNIC_CMD_CONFIGURE_LED, 2, 1},
  189. {QLCNIC_CMD_CONFIGURE_MAC_RX_MODE, 2, 1},
  190. {QLCNIC_CMD_CONFIGURE_HW_LRO, 2, 1},
  191. {QLCNIC_CMD_GET_STATISTICS, 2, 80},
  192. {QLCNIC_CMD_SET_PORT_CONFIG, 2, 1},
  193. {QLCNIC_CMD_GET_PORT_CONFIG, 2, 2},
  194. {QLCNIC_CMD_GET_LINK_STATUS, 2, 4},
  195. {QLCNIC_CMD_IDC_ACK, 5, 1},
  196. {QLCNIC_CMD_INIT_NIC_FUNC, 2, 1},
  197. {QLCNIC_CMD_STOP_NIC_FUNC, 2, 1},
  198. {QLCNIC_CMD_SET_LED_CONFIG, 5, 1},
  199. {QLCNIC_CMD_GET_LED_CONFIG, 1, 5},
  200. {QLCNIC_CMD_ADD_RCV_RINGS, 130, 26},
  201. };
  202. static const u32 qlcnic_83xx_ext_reg_tbl[] = {
  203. 0x38CC, /* Global Reset */
  204. 0x38F0, /* Wildcard */
  205. 0x38FC, /* Informant */
  206. 0x3038, /* Host MBX ctrl */
  207. 0x303C, /* FW MBX ctrl */
  208. 0x355C, /* BOOT LOADER ADDRESS REG */
  209. 0x3560, /* BOOT LOADER SIZE REG */
  210. 0x3564, /* FW IMAGE ADDR REG */
  211. 0x1000, /* MBX intr enable */
  212. 0x1200, /* Default Intr mask */
  213. 0x1204, /* Default Interrupt ID */
  214. 0x3780, /* QLC_83XX_IDC_MAJ_VERSION */
  215. 0x3784, /* QLC_83XX_IDC_DEV_STATE */
  216. 0x3788, /* QLC_83XX_IDC_DRV_PRESENCE */
  217. 0x378C, /* QLC_83XX_IDC_DRV_ACK */
  218. 0x3790, /* QLC_83XX_IDC_CTRL */
  219. 0x3794, /* QLC_83XX_IDC_DRV_AUDIT */
  220. 0x3798, /* QLC_83XX_IDC_MIN_VERSION */
  221. 0x379C, /* QLC_83XX_RECOVER_DRV_LOCK */
  222. 0x37A0, /* QLC_83XX_IDC_PF_0 */
  223. 0x37A4, /* QLC_83XX_IDC_PF_1 */
  224. 0x37A8, /* QLC_83XX_IDC_PF_2 */
  225. 0x37AC, /* QLC_83XX_IDC_PF_3 */
  226. 0x37B0, /* QLC_83XX_IDC_PF_4 */
  227. 0x37B4, /* QLC_83XX_IDC_PF_5 */
  228. 0x37B8, /* QLC_83XX_IDC_PF_6 */
  229. 0x37BC, /* QLC_83XX_IDC_PF_7 */
  230. 0x37C0, /* QLC_83XX_IDC_PF_8 */
  231. 0x37C4, /* QLC_83XX_IDC_PF_9 */
  232. 0x37C8, /* QLC_83XX_IDC_PF_10 */
  233. 0x37CC, /* QLC_83XX_IDC_PF_11 */
  234. 0x37D0, /* QLC_83XX_IDC_PF_12 */
  235. 0x37D4, /* QLC_83XX_IDC_PF_13 */
  236. 0x37D8, /* QLC_83XX_IDC_PF_14 */
  237. 0x37DC, /* QLC_83XX_IDC_PF_15 */
  238. 0x37E0, /* QLC_83XX_IDC_DEV_PARTITION_INFO_1 */
  239. 0x37E4, /* QLC_83XX_IDC_DEV_PARTITION_INFO_2 */
  240. 0x37F0, /* QLC_83XX_DRV_OP_MODE */
  241. 0x37F4, /* QLC_83XX_VNIC_STATE */
  242. 0x3868, /* QLC_83XX_DRV_LOCK */
  243. 0x386C, /* QLC_83XX_DRV_UNLOCK */
  244. 0x3504, /* QLC_83XX_DRV_LOCK_ID */
  245. 0x34A4, /* QLC_83XX_ASIC_TEMP */
  246. };
  247. static const u32 qlcnic_83xx_reg_tbl[] = {
  248. 0x34A8, /* PEG_HALT_STAT1 */
  249. 0x34AC, /* PEG_HALT_STAT2 */
  250. 0x34B0, /* FW_HEARTBEAT */
  251. 0x3500, /* FLASH LOCK_ID */
  252. 0x3528, /* FW_CAPABILITIES */
  253. 0x3538, /* Driver active, DRV_REG0 */
  254. 0x3540, /* Device state, DRV_REG1 */
  255. 0x3544, /* Driver state, DRV_REG2 */
  256. 0x3548, /* Driver scratch, DRV_REG3 */
  257. 0x354C, /* Device partiton info, DRV_REG4 */
  258. 0x3524, /* Driver IDC ver, DRV_REG5 */
  259. 0x3550, /* FW_VER_MAJOR */
  260. 0x3554, /* FW_VER_MINOR */
  261. 0x3558, /* FW_VER_SUB */
  262. 0x359C, /* NPAR STATE */
  263. 0x35FC, /* FW_IMG_VALID */
  264. 0x3650, /* CMD_PEG_STATE */
  265. 0x373C, /* RCV_PEG_STATE */
  266. 0x37B4, /* ASIC TEMP */
  267. 0x356C, /* FW API */
  268. 0x3570, /* DRV OP MODE */
  269. 0x3850, /* FLASH LOCK */
  270. 0x3854, /* FLASH UNLOCK */
  271. };
  272. static struct qlcnic_hardware_ops qlcnic_83xx_hw_ops = {
  273. .read_crb = qlcnic_83xx_read_crb,
  274. .write_crb = qlcnic_83xx_write_crb,
  275. .read_reg = qlcnic_83xx_rd_reg_indirect,
  276. .write_reg = qlcnic_83xx_wrt_reg_indirect,
  277. .get_mac_address = qlcnic_83xx_get_mac_address,
  278. .setup_intr = qlcnic_83xx_setup_intr,
  279. .alloc_mbx_args = qlcnic_83xx_alloc_mbx_args,
  280. .mbx_cmd = qlcnic_83xx_mbx_op,
  281. .get_func_no = qlcnic_83xx_get_func_no,
  282. .api_lock = qlcnic_83xx_cam_lock,
  283. .api_unlock = qlcnic_83xx_cam_unlock,
  284. .add_sysfs = qlcnic_83xx_add_sysfs,
  285. .remove_sysfs = qlcnic_83xx_remove_sysfs,
  286. .process_lb_rcv_ring_diag = qlcnic_83xx_process_rcv_ring_diag,
  287. .create_rx_ctx = qlcnic_83xx_create_rx_ctx,
  288. .create_tx_ctx = qlcnic_83xx_create_tx_ctx,
  289. .setup_link_event = qlcnic_83xx_setup_link_event,
  290. .get_nic_info = qlcnic_83xx_get_nic_info,
  291. .get_pci_info = qlcnic_83xx_get_pci_info,
  292. .set_nic_info = qlcnic_83xx_set_nic_info,
  293. .change_macvlan = qlcnic_83xx_sre_macaddr_change,
  294. .napi_enable = qlcnic_83xx_napi_enable,
  295. .napi_disable = qlcnic_83xx_napi_disable,
  296. .config_intr_coal = qlcnic_83xx_config_intr_coal,
  297. .config_rss = qlcnic_83xx_config_rss,
  298. .config_hw_lro = qlcnic_83xx_config_hw_lro,
  299. .config_promisc_mode = qlcnic_83xx_nic_set_promisc,
  300. .change_l2_filter = qlcnic_83xx_change_l2_filter,
  301. .get_board_info = qlcnic_83xx_get_port_info,
  302. };
  303. static struct qlcnic_nic_template qlcnic_83xx_ops = {
  304. .config_bridged_mode = qlcnic_config_bridged_mode,
  305. .config_led = qlcnic_config_led,
  306. .request_reset = qlcnic_83xx_idc_request_reset,
  307. .cancel_idc_work = qlcnic_83xx_idc_exit,
  308. .napi_add = qlcnic_83xx_napi_add,
  309. .napi_del = qlcnic_83xx_napi_del,
  310. .config_ipaddr = qlcnic_83xx_config_ipaddr,
  311. .clear_legacy_intr = qlcnic_83xx_clear_legacy_intr,
  312. };
  313. void qlcnic_83xx_register_map(struct qlcnic_hardware_context *ahw)
  314. {
  315. ahw->hw_ops = &qlcnic_83xx_hw_ops;
  316. ahw->reg_tbl = (u32 *)qlcnic_83xx_reg_tbl;
  317. ahw->ext_reg_tbl = (u32 *)qlcnic_83xx_ext_reg_tbl;
  318. }
  319. int qlcnic_83xx_get_fw_version(struct qlcnic_adapter *adapter)
  320. {
  321. u32 fw_major, fw_minor, fw_build;
  322. struct pci_dev *pdev = adapter->pdev;
  323. fw_major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
  324. fw_minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
  325. fw_build = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
  326. adapter->fw_version = QLCNIC_VERSION_CODE(fw_major, fw_minor, fw_build);
  327. dev_info(&pdev->dev, "Driver v%s, firmware version %d.%d.%d\n",
  328. QLCNIC_LINUX_VERSIONID, fw_major, fw_minor, fw_build);
  329. return adapter->fw_version;
  330. }
  331. static int __qlcnic_set_win_base(struct qlcnic_adapter *adapter, u32 addr)
  332. {
  333. void __iomem *base;
  334. u32 val;
  335. base = adapter->ahw->pci_base0 +
  336. QLC_83XX_CRB_WIN_FUNC(adapter->ahw->pci_func);
  337. writel(addr, base);
  338. val = readl(base);
  339. if (val != addr)
  340. return -EIO;
  341. return 0;
  342. }
  343. int qlcnic_83xx_rd_reg_indirect(struct qlcnic_adapter *adapter, ulong addr)
  344. {
  345. int ret;
  346. struct qlcnic_hardware_context *ahw = adapter->ahw;
  347. ret = __qlcnic_set_win_base(adapter, (u32) addr);
  348. if (!ret) {
  349. return QLCRDX(ahw, QLCNIC_WILDCARD);
  350. } else {
  351. dev_err(&adapter->pdev->dev,
  352. "%s failed, addr = 0x%x\n", __func__, (int)addr);
  353. return -EIO;
  354. }
  355. }
  356. int qlcnic_83xx_wrt_reg_indirect(struct qlcnic_adapter *adapter, ulong addr,
  357. u32 data)
  358. {
  359. int err;
  360. struct qlcnic_hardware_context *ahw = adapter->ahw;
  361. err = __qlcnic_set_win_base(adapter, (u32) addr);
  362. if (!err) {
  363. QLCWRX(ahw, QLCNIC_WILDCARD, data);
  364. return 0;
  365. } else {
  366. dev_err(&adapter->pdev->dev,
  367. "%s failed, addr = 0x%x data = 0x%x\n",
  368. __func__, (int)addr, data);
  369. return err;
  370. }
  371. }
  372. int qlcnic_83xx_setup_intr(struct qlcnic_adapter *adapter, u8 num_intr)
  373. {
  374. int err, i, num_msix;
  375. struct qlcnic_hardware_context *ahw = adapter->ahw;
  376. if (!num_intr)
  377. num_intr = QLCNIC_DEF_NUM_STS_DESC_RINGS;
  378. num_msix = rounddown_pow_of_two(min_t(int, num_online_cpus(),
  379. num_intr));
  380. /* account for AEN interrupt MSI-X based interrupts */
  381. num_msix += 1;
  382. num_msix += adapter->max_drv_tx_rings;
  383. err = qlcnic_enable_msix(adapter, num_msix);
  384. if (err == -ENOMEM)
  385. return err;
  386. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  387. num_msix = adapter->ahw->num_msix;
  388. else
  389. num_msix = 1;
  390. /* setup interrupt mapping table for fw */
  391. ahw->intr_tbl = vzalloc(num_msix *
  392. sizeof(struct qlcnic_intrpt_config));
  393. if (!ahw->intr_tbl)
  394. return -ENOMEM;
  395. if (!(adapter->flags & QLCNIC_MSIX_ENABLED)) {
  396. /* MSI-X enablement failed, use legacy interrupt */
  397. adapter->tgt_status_reg = ahw->pci_base0 + QLC_83XX_INTX_PTR;
  398. adapter->tgt_mask_reg = ahw->pci_base0 + QLC_83XX_INTX_MASK;
  399. adapter->isr_int_vec = ahw->pci_base0 + QLC_83XX_INTX_TRGR;
  400. adapter->msix_entries[0].vector = adapter->pdev->irq;
  401. dev_info(&adapter->pdev->dev, "using legacy interrupt\n");
  402. }
  403. for (i = 0; i < num_msix; i++) {
  404. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  405. ahw->intr_tbl[i].type = QLCNIC_INTRPT_MSIX;
  406. else
  407. ahw->intr_tbl[i].type = QLCNIC_INTRPT_INTX;
  408. ahw->intr_tbl[i].id = i;
  409. ahw->intr_tbl[i].src = 0;
  410. }
  411. return 0;
  412. }
  413. inline void qlcnic_83xx_clear_legacy_intr_mask(struct qlcnic_adapter *adapter)
  414. {
  415. writel(0, adapter->tgt_mask_reg);
  416. }
  417. /* Enable MSI-x and INT-x interrupts */
  418. void qlcnic_83xx_enable_intr(struct qlcnic_adapter *adapter,
  419. struct qlcnic_host_sds_ring *sds_ring)
  420. {
  421. writel(0, sds_ring->crb_intr_mask);
  422. }
  423. /* Disable MSI-x and INT-x interrupts */
  424. void qlcnic_83xx_disable_intr(struct qlcnic_adapter *adapter,
  425. struct qlcnic_host_sds_ring *sds_ring)
  426. {
  427. writel(1, sds_ring->crb_intr_mask);
  428. }
  429. inline void qlcnic_83xx_enable_legacy_msix_mbx_intr(struct qlcnic_adapter
  430. *adapter)
  431. {
  432. u32 mask;
  433. /* Mailbox in MSI-x mode and Legacy Interrupt share the same
  434. * source register. We could be here before contexts are created
  435. * and sds_ring->crb_intr_mask has not been initialized, calculate
  436. * BAR offset for Interrupt Source Register
  437. */
  438. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  439. writel(0, adapter->ahw->pci_base0 + mask);
  440. }
  441. inline void qlcnic_83xx_disable_mbx_intr(struct qlcnic_adapter *adapter)
  442. {
  443. u32 mask;
  444. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  445. writel(1, adapter->ahw->pci_base0 + mask);
  446. }
  447. static inline void qlcnic_83xx_get_mbx_data(struct qlcnic_adapter *adapter,
  448. struct qlcnic_cmd_args *cmd)
  449. {
  450. int i;
  451. for (i = 0; i < cmd->rsp.num; i++)
  452. cmd->rsp.arg[i] = readl(QLCNIC_MBX_FW(adapter->ahw, i));
  453. }
  454. irqreturn_t qlcnic_83xx_clear_legacy_intr(struct qlcnic_adapter *adapter)
  455. {
  456. u32 intr_val;
  457. struct qlcnic_hardware_context *ahw = adapter->ahw;
  458. int retries = 0;
  459. intr_val = readl(adapter->tgt_status_reg);
  460. if (!QLC_83XX_VALID_INTX_BIT31(intr_val))
  461. return IRQ_NONE;
  462. if (QLC_83XX_INTX_FUNC(intr_val) != adapter->ahw->pci_func) {
  463. adapter->stats.spurious_intr++;
  464. return IRQ_NONE;
  465. }
  466. /* The barrier is required to ensure writes to the registers */
  467. wmb();
  468. /* clear the interrupt trigger control register */
  469. writel(0, adapter->isr_int_vec);
  470. intr_val = readl(adapter->isr_int_vec);
  471. do {
  472. intr_val = readl(adapter->tgt_status_reg);
  473. if (QLC_83XX_INTX_FUNC(intr_val) != ahw->pci_func)
  474. break;
  475. retries++;
  476. } while (QLC_83XX_VALID_INTX_BIT30(intr_val) &&
  477. (retries < QLC_83XX_LEGACY_INTX_MAX_RETRY));
  478. return IRQ_HANDLED;
  479. }
  480. static void qlcnic_83xx_poll_process_aen(struct qlcnic_adapter *adapter)
  481. {
  482. u32 resp, event;
  483. unsigned long flags;
  484. spin_lock_irqsave(&adapter->ahw->mbx_lock, flags);
  485. resp = QLCRDX(adapter->ahw, QLCNIC_FW_MBX_CTRL);
  486. if (!(resp & QLCNIC_SET_OWNER))
  487. goto out;
  488. event = readl(QLCNIC_MBX_FW(adapter->ahw, 0));
  489. if (event & QLCNIC_MBX_ASYNC_EVENT)
  490. qlcnic_83xx_process_aen(adapter);
  491. out:
  492. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  493. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  494. }
  495. irqreturn_t qlcnic_83xx_intr(int irq, void *data)
  496. {
  497. struct qlcnic_adapter *adapter = data;
  498. struct qlcnic_host_sds_ring *sds_ring;
  499. struct qlcnic_hardware_context *ahw = adapter->ahw;
  500. if (qlcnic_83xx_clear_legacy_intr(adapter) == IRQ_NONE)
  501. return IRQ_NONE;
  502. qlcnic_83xx_poll_process_aen(adapter);
  503. if (ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  504. ahw->diag_cnt++;
  505. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  506. return IRQ_HANDLED;
  507. }
  508. if (!test_bit(__QLCNIC_DEV_UP, &adapter->state)) {
  509. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  510. } else {
  511. sds_ring = &adapter->recv_ctx->sds_rings[0];
  512. napi_schedule(&sds_ring->napi);
  513. }
  514. return IRQ_HANDLED;
  515. }
  516. irqreturn_t qlcnic_83xx_tmp_intr(int irq, void *data)
  517. {
  518. struct qlcnic_host_sds_ring *sds_ring = data;
  519. struct qlcnic_adapter *adapter = sds_ring->adapter;
  520. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  521. goto done;
  522. if (adapter->nic_ops->clear_legacy_intr(adapter) == IRQ_NONE)
  523. return IRQ_NONE;
  524. done:
  525. adapter->ahw->diag_cnt++;
  526. qlcnic_83xx_enable_intr(adapter, sds_ring);
  527. return IRQ_HANDLED;
  528. }
  529. void qlcnic_83xx_free_mbx_intr(struct qlcnic_adapter *adapter)
  530. {
  531. u32 val = 0, num_msix = adapter->ahw->num_msix - 1;
  532. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  533. num_msix = adapter->ahw->num_msix - 1;
  534. else
  535. num_msix = 0;
  536. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, val);
  537. qlcnic_83xx_disable_mbx_intr(adapter);
  538. msleep(20);
  539. synchronize_irq(adapter->msix_entries[num_msix].vector);
  540. free_irq(adapter->msix_entries[num_msix].vector, adapter);
  541. }
  542. int qlcnic_83xx_setup_mbx_intr(struct qlcnic_adapter *adapter)
  543. {
  544. irq_handler_t handler;
  545. u32 val;
  546. char name[32];
  547. int err = 0;
  548. unsigned long flags = 0;
  549. if (!(adapter->flags & QLCNIC_MSI_ENABLED) &&
  550. !(adapter->flags & QLCNIC_MSIX_ENABLED))
  551. flags |= IRQF_SHARED;
  552. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  553. handler = qlcnic_83xx_handle_aen;
  554. val = adapter->msix_entries[adapter->ahw->num_msix - 1].vector;
  555. snprintf(name, (IFNAMSIZ + 4),
  556. "%s[%s]", "qlcnic", "aen");
  557. err = request_irq(val, handler, flags, name, adapter);
  558. if (err) {
  559. dev_err(&adapter->pdev->dev,
  560. "failed to register MBX interrupt\n");
  561. return err;
  562. }
  563. } else {
  564. handler = qlcnic_83xx_intr;
  565. val = adapter->msix_entries[0].vector;
  566. err = request_irq(val, handler, flags, "qlcnic", adapter);
  567. if (err) {
  568. dev_err(&adapter->pdev->dev,
  569. "failed to register INTx interrupt\n");
  570. return err;
  571. }
  572. qlcnic_83xx_clear_legacy_intr_mask(adapter);
  573. }
  574. /* Enable mailbox interrupt */
  575. qlcnic_83xx_enable_mbx_intrpt(adapter);
  576. return err;
  577. }
  578. void qlcnic_83xx_get_func_no(struct qlcnic_adapter *adapter)
  579. {
  580. u32 val = QLCRDX(adapter->ahw, QLCNIC_INFORMANT);
  581. adapter->ahw->pci_func = val & 0xf;
  582. }
  583. int qlcnic_83xx_cam_lock(struct qlcnic_adapter *adapter)
  584. {
  585. void __iomem *addr;
  586. u32 val, limit = 0;
  587. struct qlcnic_hardware_context *ahw = adapter->ahw;
  588. addr = ahw->pci_base0 + QLC_83XX_SEM_LOCK_FUNC(ahw->pci_func);
  589. do {
  590. val = readl(addr);
  591. if (val) {
  592. /* write the function number to register */
  593. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER,
  594. ahw->pci_func);
  595. return 0;
  596. }
  597. usleep_range(1000, 2000);
  598. } while (++limit <= QLCNIC_PCIE_SEM_TIMEOUT);
  599. return -EIO;
  600. }
  601. void qlcnic_83xx_cam_unlock(struct qlcnic_adapter *adapter)
  602. {
  603. void __iomem *addr;
  604. u32 val;
  605. struct qlcnic_hardware_context *ahw = adapter->ahw;
  606. addr = ahw->pci_base0 + QLC_83XX_SEM_UNLOCK_FUNC(ahw->pci_func);
  607. val = readl(addr);
  608. }
  609. void qlcnic_83xx_read_crb(struct qlcnic_adapter *adapter, char *buf,
  610. loff_t offset, size_t size)
  611. {
  612. int ret;
  613. u32 data;
  614. if (qlcnic_api_lock(adapter)) {
  615. dev_err(&adapter->pdev->dev,
  616. "%s: failed to acquire lock. addr offset 0x%x\n",
  617. __func__, (u32)offset);
  618. return;
  619. }
  620. ret = qlcnic_83xx_rd_reg_indirect(adapter, (u32) offset);
  621. qlcnic_api_unlock(adapter);
  622. if (ret == -EIO) {
  623. dev_err(&adapter->pdev->dev,
  624. "%s: failed. addr offset 0x%x\n",
  625. __func__, (u32)offset);
  626. return;
  627. }
  628. data = ret;
  629. memcpy(buf, &data, size);
  630. }
  631. void qlcnic_83xx_write_crb(struct qlcnic_adapter *adapter, char *buf,
  632. loff_t offset, size_t size)
  633. {
  634. u32 data;
  635. memcpy(&data, buf, size);
  636. qlcnic_83xx_wrt_reg_indirect(adapter, (u32) offset, data);
  637. }
  638. int qlcnic_83xx_get_port_info(struct qlcnic_adapter *adapter)
  639. {
  640. int status;
  641. status = qlcnic_83xx_get_port_config(adapter);
  642. if (status) {
  643. dev_err(&adapter->pdev->dev,
  644. "Get Port Info failed\n");
  645. } else {
  646. if (QLC_83XX_SFP_10G_CAPABLE(adapter->ahw->port_config))
  647. adapter->ahw->port_type = QLCNIC_XGBE;
  648. else
  649. adapter->ahw->port_type = QLCNIC_GBE;
  650. if (QLC_83XX_AUTONEG(adapter->ahw->port_config))
  651. adapter->ahw->link_autoneg = AUTONEG_ENABLE;
  652. }
  653. return status;
  654. }
  655. void qlcnic_83xx_enable_mbx_intrpt(struct qlcnic_adapter *adapter)
  656. {
  657. u32 val;
  658. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  659. val = BIT_2 | ((adapter->ahw->num_msix - 1) << 8);
  660. else
  661. val = BIT_2;
  662. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, val);
  663. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  664. }
  665. void qlcnic_83xx_check_vf(struct qlcnic_adapter *adapter,
  666. const struct pci_device_id *ent)
  667. {
  668. u32 op_mode, priv_level;
  669. struct qlcnic_hardware_context *ahw = adapter->ahw;
  670. ahw->fw_hal_version = 2;
  671. qlcnic_get_func_no(adapter);
  672. /* Determine function privilege level */
  673. op_mode = QLCRDX(adapter->ahw, QLC_83XX_DRV_OP_MODE);
  674. if (op_mode == QLC_83XX_DEFAULT_OPMODE)
  675. priv_level = QLCNIC_MGMT_FUNC;
  676. else
  677. priv_level = QLC_83XX_GET_FUNC_PRIVILEGE(op_mode,
  678. ahw->pci_func);
  679. if (priv_level == QLCNIC_NON_PRIV_FUNC) {
  680. ahw->op_mode = QLCNIC_NON_PRIV_FUNC;
  681. dev_info(&adapter->pdev->dev,
  682. "HAL Version: %d Non Privileged function\n",
  683. ahw->fw_hal_version);
  684. adapter->nic_ops = &qlcnic_vf_ops;
  685. } else {
  686. adapter->nic_ops = &qlcnic_83xx_ops;
  687. }
  688. }
  689. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  690. u32 data[]);
  691. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  692. u32 data[]);
  693. static void qlcnic_dump_mbx(struct qlcnic_adapter *adapter,
  694. struct qlcnic_cmd_args *cmd)
  695. {
  696. int i;
  697. dev_info(&adapter->pdev->dev,
  698. "Host MBX regs(%d)\n", cmd->req.num);
  699. for (i = 0; i < cmd->req.num; i++) {
  700. if (i && !(i % 8))
  701. pr_info("\n");
  702. pr_info("%08x ", cmd->req.arg[i]);
  703. }
  704. pr_info("\n");
  705. dev_info(&adapter->pdev->dev,
  706. "FW MBX regs(%d)\n", cmd->rsp.num);
  707. for (i = 0; i < cmd->rsp.num; i++) {
  708. if (i && !(i % 8))
  709. pr_info("\n");
  710. pr_info("%08x ", cmd->rsp.arg[i]);
  711. }
  712. pr_info("\n");
  713. }
  714. /* Mailbox response for mac rcode */
  715. static u32 qlcnic_83xx_mac_rcode(struct qlcnic_adapter *adapter)
  716. {
  717. u32 fw_data;
  718. u8 mac_cmd_rcode;
  719. fw_data = readl(QLCNIC_MBX_FW(adapter->ahw, 2));
  720. mac_cmd_rcode = (u8)fw_data;
  721. if (mac_cmd_rcode == QLC_83XX_NO_NIC_RESOURCE ||
  722. mac_cmd_rcode == QLC_83XX_MAC_PRESENT ||
  723. mac_cmd_rcode == QLC_83XX_MAC_ABSENT)
  724. return QLCNIC_RCODE_SUCCESS;
  725. return 1;
  726. }
  727. static u32 qlcnic_83xx_mbx_poll(struct qlcnic_adapter *adapter)
  728. {
  729. u32 data;
  730. unsigned long wait_time = 0;
  731. struct qlcnic_hardware_context *ahw = adapter->ahw;
  732. /* wait for mailbox completion */
  733. do {
  734. data = QLCRDX(ahw, QLCNIC_FW_MBX_CTRL);
  735. if (++wait_time > QLCNIC_MBX_TIMEOUT) {
  736. data = QLCNIC_RCODE_TIMEOUT;
  737. break;
  738. }
  739. mdelay(1);
  740. } while (!data);
  741. return data;
  742. }
  743. int qlcnic_83xx_mbx_op(struct qlcnic_adapter *adapter,
  744. struct qlcnic_cmd_args *cmd)
  745. {
  746. int i;
  747. u16 opcode;
  748. u8 mbx_err_code;
  749. unsigned long flags;
  750. u32 rsp, mbx_val, fw_data, rsp_num, mbx_cmd;
  751. struct qlcnic_hardware_context *ahw = adapter->ahw;
  752. opcode = LSW(cmd->req.arg[0]);
  753. if (!test_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status)) {
  754. dev_info(&adapter->pdev->dev,
  755. "Mailbox cmd attempted, 0x%x\n", opcode);
  756. dev_info(&adapter->pdev->dev, "Mailbox detached\n");
  757. return 0;
  758. }
  759. spin_lock_irqsave(&adapter->ahw->mbx_lock, flags);
  760. mbx_val = QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL);
  761. if (mbx_val) {
  762. QLCDB(adapter, DRV,
  763. "Mailbox cmd attempted, 0x%x\n", opcode);
  764. QLCDB(adapter, DRV,
  765. "Mailbox not available, 0x%x, collect FW dump\n",
  766. mbx_val);
  767. cmd->rsp.arg[0] = QLCNIC_RCODE_TIMEOUT;
  768. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  769. return cmd->rsp.arg[0];
  770. }
  771. /* Fill in mailbox registers */
  772. mbx_cmd = cmd->req.arg[0];
  773. writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 0));
  774. for (i = 1; i < cmd->req.num; i++)
  775. writel(cmd->req.arg[i], QLCNIC_MBX_HOST(ahw, i));
  776. /* Signal FW about the impending command */
  777. QLCWRX(ahw, QLCNIC_HOST_MBX_CTRL, QLCNIC_SET_OWNER);
  778. poll:
  779. rsp = qlcnic_83xx_mbx_poll(adapter);
  780. if (rsp != QLCNIC_RCODE_TIMEOUT) {
  781. /* Get the FW response data */
  782. fw_data = readl(QLCNIC_MBX_FW(ahw, 0));
  783. if (fw_data & QLCNIC_MBX_ASYNC_EVENT) {
  784. qlcnic_83xx_process_aen(adapter);
  785. mbx_val = QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL);
  786. if (mbx_val)
  787. goto poll;
  788. }
  789. mbx_err_code = QLCNIC_MBX_STATUS(fw_data);
  790. rsp_num = QLCNIC_MBX_NUM_REGS(fw_data);
  791. opcode = QLCNIC_MBX_RSP(fw_data);
  792. qlcnic_83xx_get_mbx_data(adapter, cmd);
  793. switch (mbx_err_code) {
  794. case QLCNIC_MBX_RSP_OK:
  795. case QLCNIC_MBX_PORT_RSP_OK:
  796. rsp = QLCNIC_RCODE_SUCCESS;
  797. break;
  798. default:
  799. if (opcode == QLCNIC_CMD_CONFIG_MAC_VLAN) {
  800. rsp = qlcnic_83xx_mac_rcode(adapter);
  801. if (!rsp)
  802. goto out;
  803. }
  804. dev_err(&adapter->pdev->dev,
  805. "MBX command 0x%x failed with err:0x%x\n",
  806. opcode, mbx_err_code);
  807. rsp = mbx_err_code;
  808. qlcnic_dump_mbx(adapter, cmd);
  809. break;
  810. }
  811. goto out;
  812. }
  813. dev_err(&adapter->pdev->dev, "MBX command 0x%x timed out\n",
  814. QLCNIC_MBX_RSP(mbx_cmd));
  815. rsp = QLCNIC_RCODE_TIMEOUT;
  816. out:
  817. /* clear fw mbx control register */
  818. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  819. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  820. return rsp;
  821. }
  822. int qlcnic_83xx_alloc_mbx_args(struct qlcnic_cmd_args *mbx,
  823. struct qlcnic_adapter *adapter, u32 type)
  824. {
  825. int i, size;
  826. u32 temp;
  827. const struct qlcnic_mailbox_metadata *mbx_tbl;
  828. mbx_tbl = qlcnic_83xx_mbx_tbl;
  829. size = ARRAY_SIZE(qlcnic_83xx_mbx_tbl);
  830. for (i = 0; i < size; i++) {
  831. if (type == mbx_tbl[i].cmd) {
  832. mbx->req.num = mbx_tbl[i].in_args;
  833. mbx->rsp.num = mbx_tbl[i].out_args;
  834. mbx->req.arg = kcalloc(mbx->req.num, sizeof(u32),
  835. GFP_ATOMIC);
  836. if (!mbx->req.arg)
  837. return -ENOMEM;
  838. mbx->rsp.arg = kcalloc(mbx->rsp.num, sizeof(u32),
  839. GFP_ATOMIC);
  840. if (!mbx->rsp.arg) {
  841. kfree(mbx->req.arg);
  842. mbx->req.arg = NULL;
  843. return -ENOMEM;
  844. }
  845. memset(mbx->req.arg, 0, sizeof(u32) * mbx->req.num);
  846. memset(mbx->rsp.arg, 0, sizeof(u32) * mbx->rsp.num);
  847. temp = adapter->ahw->fw_hal_version << 29;
  848. mbx->req.arg[0] = (type | (mbx->req.num << 16) | temp);
  849. break;
  850. }
  851. }
  852. return 0;
  853. }
  854. void qlcnic_83xx_idc_aen_work(struct work_struct *work)
  855. {
  856. struct qlcnic_adapter *adapter;
  857. struct qlcnic_cmd_args cmd;
  858. int i, err = 0;
  859. adapter = container_of(work, struct qlcnic_adapter, idc_aen_work.work);
  860. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_IDC_ACK);
  861. for (i = 1; i < QLC_83XX_MBX_AEN_CNT; i++)
  862. cmd.req.arg[i] = adapter->ahw->mbox_aen[i];
  863. err = qlcnic_issue_cmd(adapter, &cmd);
  864. if (err)
  865. dev_info(&adapter->pdev->dev,
  866. "%s: Mailbox IDC ACK failed.\n", __func__);
  867. qlcnic_free_mbx_args(&cmd);
  868. }
  869. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  870. u32 data[])
  871. {
  872. dev_dbg(&adapter->pdev->dev, "Completion AEN:0x%x.\n",
  873. QLCNIC_MBX_RSP(data[0]));
  874. clear_bit(QLC_83XX_IDC_COMP_AEN, &adapter->ahw->idc.status);
  875. return;
  876. }
  877. void qlcnic_83xx_process_aen(struct qlcnic_adapter *adapter)
  878. {
  879. u32 event[QLC_83XX_MBX_AEN_CNT];
  880. int i;
  881. struct qlcnic_hardware_context *ahw = adapter->ahw;
  882. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  883. event[i] = readl(QLCNIC_MBX_FW(ahw, i));
  884. switch (QLCNIC_MBX_RSP(event[0])) {
  885. case QLCNIC_MBX_LINK_EVENT:
  886. qlcnic_83xx_handle_link_aen(adapter, event);
  887. break;
  888. case QLCNIC_MBX_COMP_EVENT:
  889. qlcnic_83xx_handle_idc_comp_aen(adapter, event);
  890. break;
  891. case QLCNIC_MBX_REQUEST_EVENT:
  892. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  893. adapter->ahw->mbox_aen[i] = QLCNIC_MBX_RSP(event[i]);
  894. queue_delayed_work(adapter->qlcnic_wq,
  895. &adapter->idc_aen_work, 0);
  896. break;
  897. case QLCNIC_MBX_TIME_EXTEND_EVENT:
  898. break;
  899. case QLCNIC_MBX_SFP_INSERT_EVENT:
  900. dev_info(&adapter->pdev->dev, "SFP+ Insert AEN:0x%x.\n",
  901. QLCNIC_MBX_RSP(event[0]));
  902. break;
  903. case QLCNIC_MBX_SFP_REMOVE_EVENT:
  904. dev_info(&adapter->pdev->dev, "SFP Removed AEN:0x%x.\n",
  905. QLCNIC_MBX_RSP(event[0]));
  906. break;
  907. default:
  908. dev_dbg(&adapter->pdev->dev, "Unsupported AEN:0x%x.\n",
  909. QLCNIC_MBX_RSP(event[0]));
  910. break;
  911. }
  912. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  913. }
  914. static int qlcnic_83xx_add_rings(struct qlcnic_adapter *adapter)
  915. {
  916. int index, i, err, sds_mbx_size;
  917. u32 *buf, intrpt_id, intr_mask;
  918. u16 context_id;
  919. u8 num_sds;
  920. struct qlcnic_cmd_args cmd;
  921. struct qlcnic_host_sds_ring *sds;
  922. struct qlcnic_sds_mbx sds_mbx;
  923. struct qlcnic_add_rings_mbx_out *mbx_out;
  924. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  925. struct qlcnic_hardware_context *ahw = adapter->ahw;
  926. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  927. context_id = recv_ctx->context_id;
  928. num_sds = (adapter->max_sds_rings - QLCNIC_MAX_RING_SETS);
  929. ahw->hw_ops->alloc_mbx_args(&cmd, adapter,
  930. QLCNIC_CMD_ADD_RCV_RINGS);
  931. cmd.req.arg[1] = 0 | (num_sds << 8) | (context_id << 16);
  932. /* set up status rings, mbx 2-81 */
  933. index = 2;
  934. for (i = 8; i < adapter->max_sds_rings; i++) {
  935. memset(&sds_mbx, 0, sds_mbx_size);
  936. sds = &recv_ctx->sds_rings[i];
  937. sds->consumer = 0;
  938. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  939. sds_mbx.phy_addr_low = LSD(sds->phys_addr);
  940. sds_mbx.phy_addr_high = MSD(sds->phys_addr);
  941. sds_mbx.sds_ring_size = sds->num_desc;
  942. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  943. intrpt_id = ahw->intr_tbl[i].id;
  944. else
  945. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  946. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  947. sds_mbx.intrpt_id = intrpt_id;
  948. else
  949. sds_mbx.intrpt_id = 0xffff;
  950. sds_mbx.intrpt_val = 0;
  951. buf = &cmd.req.arg[index];
  952. memcpy(buf, &sds_mbx, sds_mbx_size);
  953. index += sds_mbx_size / sizeof(u32);
  954. }
  955. /* send the mailbox command */
  956. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  957. if (err) {
  958. dev_err(&adapter->pdev->dev,
  959. "Failed to add rings %d\n", err);
  960. goto out;
  961. }
  962. mbx_out = (struct qlcnic_add_rings_mbx_out *)&cmd.rsp.arg[1];
  963. index = 0;
  964. /* status descriptor ring */
  965. for (i = 8; i < adapter->max_sds_rings; i++) {
  966. sds = &recv_ctx->sds_rings[i];
  967. sds->crb_sts_consumer = ahw->pci_base0 +
  968. mbx_out->host_csmr[index];
  969. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  970. intr_mask = ahw->intr_tbl[i].src;
  971. else
  972. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  973. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  974. index++;
  975. }
  976. out:
  977. qlcnic_free_mbx_args(&cmd);
  978. return err;
  979. }
  980. int qlcnic_83xx_create_rx_ctx(struct qlcnic_adapter *adapter)
  981. {
  982. int i, err, index, sds_mbx_size, rds_mbx_size;
  983. u8 num_sds, num_rds;
  984. u32 *buf, intrpt_id, intr_mask, cap = 0;
  985. struct qlcnic_host_sds_ring *sds;
  986. struct qlcnic_host_rds_ring *rds;
  987. struct qlcnic_sds_mbx sds_mbx;
  988. struct qlcnic_rds_mbx rds_mbx;
  989. struct qlcnic_cmd_args cmd;
  990. struct qlcnic_rcv_mbx_out *mbx_out;
  991. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  992. struct qlcnic_hardware_context *ahw = adapter->ahw;
  993. num_rds = adapter->max_rds_rings;
  994. if (adapter->max_sds_rings <= QLCNIC_MAX_RING_SETS)
  995. num_sds = adapter->max_sds_rings;
  996. else
  997. num_sds = QLCNIC_MAX_RING_SETS;
  998. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  999. rds_mbx_size = sizeof(struct qlcnic_rds_mbx);
  1000. cap = QLCNIC_CAP0_LEGACY_CONTEXT;
  1001. if (adapter->flags & QLCNIC_FW_LRO_MSS_CAP)
  1002. cap |= QLC_83XX_FW_CAP_LRO_MSS;
  1003. /* set mailbox hdr and capabilities */
  1004. qlcnic_alloc_mbx_args(&cmd, adapter,
  1005. QLCNIC_CMD_CREATE_RX_CTX);
  1006. cmd.req.arg[1] = cap;
  1007. cmd.req.arg[5] = 1 | (num_rds << 5) | (num_sds << 8) |
  1008. (QLC_83XX_HOST_RDS_MODE_UNIQUE << 16);
  1009. /* set up status rings, mbx 8-57/87 */
  1010. index = QLC_83XX_HOST_SDS_MBX_IDX;
  1011. for (i = 0; i < num_sds; i++) {
  1012. memset(&sds_mbx, 0, sds_mbx_size);
  1013. sds = &recv_ctx->sds_rings[i];
  1014. sds->consumer = 0;
  1015. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  1016. sds_mbx.phy_addr_low = LSD(sds->phys_addr);
  1017. sds_mbx.phy_addr_high = MSD(sds->phys_addr);
  1018. sds_mbx.sds_ring_size = sds->num_desc;
  1019. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  1020. intrpt_id = ahw->intr_tbl[i].id;
  1021. else
  1022. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  1023. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  1024. sds_mbx.intrpt_id = intrpt_id;
  1025. else
  1026. sds_mbx.intrpt_id = 0xffff;
  1027. sds_mbx.intrpt_val = 0;
  1028. buf = &cmd.req.arg[index];
  1029. memcpy(buf, &sds_mbx, sds_mbx_size);
  1030. index += sds_mbx_size / sizeof(u32);
  1031. }
  1032. /* set up receive rings, mbx 88-111/135 */
  1033. index = QLCNIC_HOST_RDS_MBX_IDX;
  1034. rds = &recv_ctx->rds_rings[0];
  1035. rds->producer = 0;
  1036. memset(&rds_mbx, 0, rds_mbx_size);
  1037. rds_mbx.phy_addr_reg_low = LSD(rds->phys_addr);
  1038. rds_mbx.phy_addr_reg_high = MSD(rds->phys_addr);
  1039. rds_mbx.reg_ring_sz = rds->dma_size;
  1040. rds_mbx.reg_ring_len = rds->num_desc;
  1041. /* Jumbo ring */
  1042. rds = &recv_ctx->rds_rings[1];
  1043. rds->producer = 0;
  1044. rds_mbx.phy_addr_jmb_low = LSD(rds->phys_addr);
  1045. rds_mbx.phy_addr_jmb_high = MSD(rds->phys_addr);
  1046. rds_mbx.jmb_ring_sz = rds->dma_size;
  1047. rds_mbx.jmb_ring_len = rds->num_desc;
  1048. buf = &cmd.req.arg[index];
  1049. memcpy(buf, &rds_mbx, rds_mbx_size);
  1050. /* send the mailbox command */
  1051. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  1052. if (err) {
  1053. dev_err(&adapter->pdev->dev,
  1054. "Failed to create Rx ctx in firmware%d\n", err);
  1055. goto out;
  1056. }
  1057. mbx_out = (struct qlcnic_rcv_mbx_out *)&cmd.rsp.arg[1];
  1058. recv_ctx->context_id = mbx_out->ctx_id;
  1059. recv_ctx->state = mbx_out->state;
  1060. recv_ctx->virt_port = mbx_out->vport_id;
  1061. dev_info(&adapter->pdev->dev, "Rx Context[%d] Created, state:0x%x\n",
  1062. recv_ctx->context_id, recv_ctx->state);
  1063. /* Receive descriptor ring */
  1064. /* Standard ring */
  1065. rds = &recv_ctx->rds_rings[0];
  1066. rds->crb_rcv_producer = ahw->pci_base0 +
  1067. mbx_out->host_prod[0].reg_buf;
  1068. /* Jumbo ring */
  1069. rds = &recv_ctx->rds_rings[1];
  1070. rds->crb_rcv_producer = ahw->pci_base0 +
  1071. mbx_out->host_prod[0].jmb_buf;
  1072. /* status descriptor ring */
  1073. for (i = 0; i < num_sds; i++) {
  1074. sds = &recv_ctx->sds_rings[i];
  1075. sds->crb_sts_consumer = ahw->pci_base0 +
  1076. mbx_out->host_csmr[i];
  1077. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  1078. intr_mask = ahw->intr_tbl[i].src;
  1079. else
  1080. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  1081. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  1082. }
  1083. if (adapter->max_sds_rings > QLCNIC_MAX_RING_SETS)
  1084. err = qlcnic_83xx_add_rings(adapter);
  1085. out:
  1086. qlcnic_free_mbx_args(&cmd);
  1087. return err;
  1088. }
  1089. int qlcnic_83xx_create_tx_ctx(struct qlcnic_adapter *adapter,
  1090. struct qlcnic_host_tx_ring *tx, int ring)
  1091. {
  1092. int err;
  1093. u16 msix_id;
  1094. u32 *buf, intr_mask;
  1095. struct qlcnic_cmd_args cmd;
  1096. struct qlcnic_tx_mbx mbx;
  1097. struct qlcnic_tx_mbx_out *mbx_out;
  1098. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1099. /* Reset host resources */
  1100. tx->producer = 0;
  1101. tx->sw_consumer = 0;
  1102. *(tx->hw_consumer) = 0;
  1103. memset(&mbx, 0, sizeof(struct qlcnic_tx_mbx));
  1104. /* setup mailbox inbox registerss */
  1105. mbx.phys_addr_low = LSD(tx->phys_addr);
  1106. mbx.phys_addr_high = MSD(tx->phys_addr);
  1107. mbx.cnsmr_index_low = LSD(tx->hw_cons_phys_addr);
  1108. mbx.cnsmr_index_high = MSD(tx->hw_cons_phys_addr);
  1109. mbx.size = tx->num_desc;
  1110. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  1111. msix_id = ahw->intr_tbl[adapter->max_sds_rings + ring].id;
  1112. else
  1113. msix_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  1114. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  1115. mbx.intr_id = msix_id;
  1116. else
  1117. mbx.intr_id = 0xffff;
  1118. mbx.src = 0;
  1119. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CREATE_TX_CTX);
  1120. cmd.req.arg[1] = QLCNIC_CAP0_LEGACY_CONTEXT;
  1121. cmd.req.arg[5] = QLCNIC_MAX_TX_QUEUES;
  1122. buf = &cmd.req.arg[6];
  1123. memcpy(buf, &mbx, sizeof(struct qlcnic_tx_mbx));
  1124. /* send the mailbox command*/
  1125. err = qlcnic_issue_cmd(adapter, &cmd);
  1126. if (err) {
  1127. dev_err(&adapter->pdev->dev,
  1128. "Failed to create Tx ctx in firmware 0x%x\n", err);
  1129. goto out;
  1130. }
  1131. mbx_out = (struct qlcnic_tx_mbx_out *)&cmd.rsp.arg[2];
  1132. tx->crb_cmd_producer = ahw->pci_base0 + mbx_out->host_prod;
  1133. tx->ctx_id = mbx_out->ctx_id;
  1134. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  1135. intr_mask = ahw->intr_tbl[adapter->max_sds_rings + ring].src;
  1136. tx->crb_intr_mask = ahw->pci_base0 + intr_mask;
  1137. }
  1138. dev_info(&adapter->pdev->dev, "Tx Context[0x%x] Created, state:0x%x\n",
  1139. tx->ctx_id, mbx_out->state);
  1140. out:
  1141. qlcnic_free_mbx_args(&cmd);
  1142. return err;
  1143. }
  1144. static int qlcnic_83xx_diag_alloc_res(struct net_device *netdev, int test)
  1145. {
  1146. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1147. struct qlcnic_host_sds_ring *sds_ring;
  1148. struct qlcnic_host_rds_ring *rds_ring;
  1149. u8 ring;
  1150. int ret;
  1151. netif_device_detach(netdev);
  1152. if (netif_running(netdev))
  1153. __qlcnic_down(adapter, netdev);
  1154. qlcnic_detach(adapter);
  1155. adapter->max_sds_rings = 1;
  1156. adapter->ahw->diag_test = test;
  1157. adapter->ahw->linkup = 0;
  1158. ret = qlcnic_attach(adapter);
  1159. if (ret) {
  1160. netif_device_attach(netdev);
  1161. return ret;
  1162. }
  1163. ret = qlcnic_fw_create_ctx(adapter);
  1164. if (ret) {
  1165. qlcnic_detach(adapter);
  1166. netif_device_attach(netdev);
  1167. return ret;
  1168. }
  1169. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  1170. rds_ring = &adapter->recv_ctx->rds_rings[ring];
  1171. qlcnic_post_rx_buffers(adapter, rds_ring, ring);
  1172. }
  1173. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  1174. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  1175. sds_ring = &adapter->recv_ctx->sds_rings[ring];
  1176. qlcnic_83xx_enable_intr(adapter, sds_ring);
  1177. }
  1178. }
  1179. if (adapter->ahw->diag_test == QLCNIC_LOOPBACK_TEST) {
  1180. /* disable and free mailbox interrupt */
  1181. qlcnic_83xx_free_mbx_intr(adapter);
  1182. adapter->ahw->loopback_state = 0;
  1183. adapter->ahw->hw_ops->setup_link_event(adapter, 1);
  1184. }
  1185. set_bit(__QLCNIC_DEV_UP, &adapter->state);
  1186. return 0;
  1187. }
  1188. static void qlcnic_83xx_diag_free_res(struct net_device *netdev,
  1189. int max_sds_rings)
  1190. {
  1191. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1192. struct qlcnic_host_sds_ring *sds_ring;
  1193. int ring, err;
  1194. clear_bit(__QLCNIC_DEV_UP, &adapter->state);
  1195. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  1196. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  1197. sds_ring = &adapter->recv_ctx->sds_rings[ring];
  1198. qlcnic_83xx_disable_intr(adapter, sds_ring);
  1199. }
  1200. }
  1201. qlcnic_fw_destroy_ctx(adapter);
  1202. qlcnic_detach(adapter);
  1203. if (adapter->ahw->diag_test == QLCNIC_LOOPBACK_TEST) {
  1204. err = qlcnic_83xx_setup_mbx_intr(adapter);
  1205. if (err) {
  1206. dev_err(&adapter->pdev->dev,
  1207. "%s: failed to setup mbx interrupt\n",
  1208. __func__);
  1209. goto out;
  1210. }
  1211. }
  1212. adapter->ahw->diag_test = 0;
  1213. adapter->max_sds_rings = max_sds_rings;
  1214. if (qlcnic_attach(adapter))
  1215. goto out;
  1216. if (netif_running(netdev))
  1217. __qlcnic_up(adapter, netdev);
  1218. out:
  1219. netif_device_attach(netdev);
  1220. }
  1221. int qlcnic_83xx_config_led(struct qlcnic_adapter *adapter, u32 state,
  1222. u32 beacon)
  1223. {
  1224. struct qlcnic_cmd_args cmd;
  1225. u32 mbx_in;
  1226. int i, status = 0;
  1227. if (state) {
  1228. /* Get LED configuration */
  1229. qlcnic_alloc_mbx_args(&cmd, adapter,
  1230. QLCNIC_CMD_GET_LED_CONFIG);
  1231. status = qlcnic_issue_cmd(adapter, &cmd);
  1232. if (status) {
  1233. dev_err(&adapter->pdev->dev,
  1234. "Get led config failed.\n");
  1235. goto mbx_err;
  1236. } else {
  1237. for (i = 0; i < 4; i++)
  1238. adapter->ahw->mbox_reg[i] = cmd.rsp.arg[i+1];
  1239. }
  1240. qlcnic_free_mbx_args(&cmd);
  1241. /* Set LED Configuration */
  1242. mbx_in = (LSW(QLC_83XX_LED_CONFIG) << 16) |
  1243. LSW(QLC_83XX_LED_CONFIG);
  1244. qlcnic_alloc_mbx_args(&cmd, adapter,
  1245. QLCNIC_CMD_SET_LED_CONFIG);
  1246. cmd.req.arg[1] = mbx_in;
  1247. cmd.req.arg[2] = mbx_in;
  1248. cmd.req.arg[3] = mbx_in;
  1249. if (beacon)
  1250. cmd.req.arg[4] = QLC_83XX_ENABLE_BEACON;
  1251. status = qlcnic_issue_cmd(adapter, &cmd);
  1252. if (status) {
  1253. dev_err(&adapter->pdev->dev,
  1254. "Set led config failed.\n");
  1255. }
  1256. mbx_err:
  1257. qlcnic_free_mbx_args(&cmd);
  1258. return status;
  1259. } else {
  1260. /* Restoring default LED configuration */
  1261. qlcnic_alloc_mbx_args(&cmd, adapter,
  1262. QLCNIC_CMD_SET_LED_CONFIG);
  1263. cmd.req.arg[1] = adapter->ahw->mbox_reg[0];
  1264. cmd.req.arg[2] = adapter->ahw->mbox_reg[1];
  1265. cmd.req.arg[3] = adapter->ahw->mbox_reg[2];
  1266. if (beacon)
  1267. cmd.req.arg[4] = adapter->ahw->mbox_reg[3];
  1268. status = qlcnic_issue_cmd(adapter, &cmd);
  1269. if (status)
  1270. dev_err(&adapter->pdev->dev,
  1271. "Restoring led config failed.\n");
  1272. qlcnic_free_mbx_args(&cmd);
  1273. return status;
  1274. }
  1275. }
  1276. int qlcnic_83xx_set_led(struct net_device *netdev,
  1277. enum ethtool_phys_id_state state)
  1278. {
  1279. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1280. int err = -EIO, active = 1;
  1281. if (adapter->ahw->op_mode == QLCNIC_NON_PRIV_FUNC) {
  1282. netdev_warn(netdev,
  1283. "LED test is not supported in non-privileged mode\n");
  1284. return -EOPNOTSUPP;
  1285. }
  1286. switch (state) {
  1287. case ETHTOOL_ID_ACTIVE:
  1288. if (test_and_set_bit(__QLCNIC_LED_ENABLE, &adapter->state))
  1289. return -EBUSY;
  1290. if (test_bit(__QLCNIC_RESETTING, &adapter->state))
  1291. break;
  1292. err = qlcnic_83xx_config_led(adapter, active, 0);
  1293. if (err)
  1294. netdev_err(netdev, "Failed to set LED blink state\n");
  1295. break;
  1296. case ETHTOOL_ID_INACTIVE:
  1297. active = 0;
  1298. if (test_bit(__QLCNIC_RESETTING, &adapter->state))
  1299. break;
  1300. err = qlcnic_83xx_config_led(adapter, active, 0);
  1301. if (err)
  1302. netdev_err(netdev, "Failed to reset LED blink state\n");
  1303. break;
  1304. default:
  1305. return -EINVAL;
  1306. }
  1307. if (!active || err)
  1308. clear_bit(__QLCNIC_LED_ENABLE, &adapter->state);
  1309. return err;
  1310. }
  1311. void qlcnic_83xx_register_nic_idc_func(struct qlcnic_adapter *adapter,
  1312. int enable)
  1313. {
  1314. struct qlcnic_cmd_args cmd;
  1315. int status;
  1316. if (enable) {
  1317. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_INIT_NIC_FUNC);
  1318. cmd.req.arg[1] = BIT_0 | BIT_31;
  1319. } else {
  1320. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_STOP_NIC_FUNC);
  1321. cmd.req.arg[1] = BIT_0 | BIT_31;
  1322. }
  1323. status = qlcnic_issue_cmd(adapter, &cmd);
  1324. if (status)
  1325. dev_err(&adapter->pdev->dev,
  1326. "Failed to %s in NIC IDC function event.\n",
  1327. (enable ? "register" : "unregister"));
  1328. qlcnic_free_mbx_args(&cmd);
  1329. }
  1330. int qlcnic_83xx_set_port_config(struct qlcnic_adapter *adapter)
  1331. {
  1332. struct qlcnic_cmd_args cmd;
  1333. int err;
  1334. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_PORT_CONFIG);
  1335. cmd.req.arg[1] = adapter->ahw->port_config;
  1336. err = qlcnic_issue_cmd(adapter, &cmd);
  1337. if (err)
  1338. dev_info(&adapter->pdev->dev, "Set Port Config failed.\n");
  1339. qlcnic_free_mbx_args(&cmd);
  1340. return err;
  1341. }
  1342. int qlcnic_83xx_get_port_config(struct qlcnic_adapter *adapter)
  1343. {
  1344. struct qlcnic_cmd_args cmd;
  1345. int err;
  1346. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PORT_CONFIG);
  1347. err = qlcnic_issue_cmd(adapter, &cmd);
  1348. if (err)
  1349. dev_info(&adapter->pdev->dev, "Get Port config failed\n");
  1350. else
  1351. adapter->ahw->port_config = cmd.rsp.arg[1];
  1352. qlcnic_free_mbx_args(&cmd);
  1353. return err;
  1354. }
  1355. int qlcnic_83xx_setup_link_event(struct qlcnic_adapter *adapter, int enable)
  1356. {
  1357. int err;
  1358. u32 temp;
  1359. struct qlcnic_cmd_args cmd;
  1360. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_EVENT);
  1361. temp = adapter->recv_ctx->context_id << 16;
  1362. cmd.req.arg[1] = (enable ? 1 : 0) | BIT_8 | temp;
  1363. err = qlcnic_issue_cmd(adapter, &cmd);
  1364. if (err)
  1365. dev_info(&adapter->pdev->dev,
  1366. "Setup linkevent mailbox failed\n");
  1367. qlcnic_free_mbx_args(&cmd);
  1368. return err;
  1369. }
  1370. int qlcnic_83xx_nic_set_promisc(struct qlcnic_adapter *adapter, u32 mode)
  1371. {
  1372. int err;
  1373. u32 temp;
  1374. struct qlcnic_cmd_args cmd;
  1375. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1376. return -EIO;
  1377. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_MAC_RX_MODE);
  1378. temp = adapter->recv_ctx->context_id << 16;
  1379. cmd.req.arg[1] = (mode ? 1 : 0) | temp;
  1380. err = qlcnic_issue_cmd(adapter, &cmd);
  1381. if (err)
  1382. dev_info(&adapter->pdev->dev,
  1383. "Promiscous mode config failed\n");
  1384. qlcnic_free_mbx_args(&cmd);
  1385. return err;
  1386. }
  1387. int qlcnic_83xx_loopback_test(struct net_device *netdev, u8 mode)
  1388. {
  1389. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1390. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1391. int ret = 0, loop = 0, max_sds_rings = adapter->max_sds_rings;
  1392. QLCDB(adapter, DRV, "%s loopback test in progress\n",
  1393. mode == QLCNIC_ILB_MODE ? "internal" : "external");
  1394. if (ahw->op_mode == QLCNIC_NON_PRIV_FUNC) {
  1395. dev_warn(&adapter->pdev->dev,
  1396. "Loopback test not supported for non privilege function\n");
  1397. return ret;
  1398. }
  1399. if (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  1400. return -EBUSY;
  1401. ret = qlcnic_83xx_diag_alloc_res(netdev, QLCNIC_LOOPBACK_TEST);
  1402. if (ret)
  1403. goto fail_diag_alloc;
  1404. ret = qlcnic_83xx_set_lb_mode(adapter, mode);
  1405. if (ret)
  1406. goto free_diag_res;
  1407. /* Poll for link up event before running traffic */
  1408. do {
  1409. msleep(500);
  1410. qlcnic_83xx_process_aen(adapter);
  1411. if (loop++ > QLCNIC_ILB_MAX_RCV_LOOP) {
  1412. dev_info(&adapter->pdev->dev,
  1413. "Firmware didn't sent link up event to loopback request\n");
  1414. ret = -QLCNIC_FW_NOT_RESPOND;
  1415. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1416. goto free_diag_res;
  1417. }
  1418. } while ((adapter->ahw->linkup && ahw->has_link_events) != 1);
  1419. ret = qlcnic_do_lb_test(adapter, mode);
  1420. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1421. free_diag_res:
  1422. qlcnic_83xx_diag_free_res(netdev, max_sds_rings);
  1423. fail_diag_alloc:
  1424. adapter->max_sds_rings = max_sds_rings;
  1425. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  1426. return ret;
  1427. }
  1428. int qlcnic_83xx_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1429. {
  1430. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1431. int status = 0, loop = 0;
  1432. u32 config;
  1433. status = qlcnic_83xx_get_port_config(adapter);
  1434. if (status)
  1435. return status;
  1436. config = ahw->port_config;
  1437. set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1438. if (mode == QLCNIC_ILB_MODE)
  1439. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_HSS;
  1440. if (mode == QLCNIC_ELB_MODE)
  1441. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_EXT;
  1442. status = qlcnic_83xx_set_port_config(adapter);
  1443. if (status) {
  1444. dev_err(&adapter->pdev->dev,
  1445. "Failed to Set Loopback Mode = 0x%x.\n",
  1446. ahw->port_config);
  1447. ahw->port_config = config;
  1448. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1449. return status;
  1450. }
  1451. /* Wait for Link and IDC Completion AEN */
  1452. do {
  1453. msleep(300);
  1454. qlcnic_83xx_process_aen(adapter);
  1455. if (loop++ > QLCNIC_ILB_MAX_RCV_LOOP) {
  1456. dev_err(&adapter->pdev->dev,
  1457. "FW did not generate IDC completion AEN\n");
  1458. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1459. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1460. return -EIO;
  1461. }
  1462. } while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
  1463. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1464. QLCNIC_MAC_ADD);
  1465. return status;
  1466. }
  1467. int qlcnic_83xx_clear_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1468. {
  1469. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1470. int status = 0, loop = 0;
  1471. u32 config = ahw->port_config;
  1472. set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1473. if (mode == QLCNIC_ILB_MODE)
  1474. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_HSS;
  1475. if (mode == QLCNIC_ELB_MODE)
  1476. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_EXT;
  1477. status = qlcnic_83xx_set_port_config(adapter);
  1478. if (status) {
  1479. dev_err(&adapter->pdev->dev,
  1480. "Failed to Clear Loopback Mode = 0x%x.\n",
  1481. ahw->port_config);
  1482. ahw->port_config = config;
  1483. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1484. return status;
  1485. }
  1486. /* Wait for Link and IDC Completion AEN */
  1487. do {
  1488. msleep(300);
  1489. qlcnic_83xx_process_aen(adapter);
  1490. if (loop++ > QLCNIC_ILB_MAX_RCV_LOOP) {
  1491. dev_err(&adapter->pdev->dev,
  1492. "Firmware didn't sent IDC completion AEN\n");
  1493. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1494. return -EIO;
  1495. }
  1496. } while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
  1497. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1498. QLCNIC_MAC_DEL);
  1499. return status;
  1500. }
  1501. void qlcnic_83xx_config_ipaddr(struct qlcnic_adapter *adapter, __be32 ip,
  1502. int mode)
  1503. {
  1504. int err;
  1505. u32 temp, temp_ip;
  1506. struct qlcnic_cmd_args cmd;
  1507. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_IP_ADDR);
  1508. if (mode == QLCNIC_IP_UP) {
  1509. temp = adapter->recv_ctx->context_id << 16;
  1510. cmd.req.arg[1] = 1 | temp;
  1511. } else {
  1512. temp = adapter->recv_ctx->context_id << 16;
  1513. cmd.req.arg[1] = 2 | temp;
  1514. }
  1515. /*
  1516. * Adapter needs IP address in network byte order.
  1517. * But hardware mailbox registers go through writel(), hence IP address
  1518. * gets swapped on big endian architecture.
  1519. * To negate swapping of writel() on big endian architecture
  1520. * use swab32(value).
  1521. */
  1522. temp_ip = swab32(ntohl(ip));
  1523. memcpy(&cmd.req.arg[2], &temp_ip, sizeof(u32));
  1524. err = qlcnic_issue_cmd(adapter, &cmd);
  1525. if (err != QLCNIC_RCODE_SUCCESS)
  1526. dev_err(&adapter->netdev->dev,
  1527. "could not notify %s IP 0x%x request\n",
  1528. (mode == QLCNIC_IP_UP) ? "Add" : "Remove", ip);
  1529. qlcnic_free_mbx_args(&cmd);
  1530. }
  1531. int qlcnic_83xx_config_hw_lro(struct qlcnic_adapter *adapter, int mode)
  1532. {
  1533. int err;
  1534. u32 temp, arg1;
  1535. struct qlcnic_cmd_args cmd;
  1536. int lro_bit_mask;
  1537. lro_bit_mask = (mode ? (BIT_0 | BIT_1 | BIT_2 | BIT_3) : 0);
  1538. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1539. return 0;
  1540. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_HW_LRO);
  1541. temp = adapter->recv_ctx->context_id << 16;
  1542. arg1 = lro_bit_mask | temp;
  1543. cmd.req.arg[1] = arg1;
  1544. err = qlcnic_issue_cmd(adapter, &cmd);
  1545. if (err)
  1546. dev_info(&adapter->pdev->dev, "LRO config failed\n");
  1547. qlcnic_free_mbx_args(&cmd);
  1548. return err;
  1549. }
  1550. int qlcnic_83xx_config_rss(struct qlcnic_adapter *adapter, int enable)
  1551. {
  1552. int err;
  1553. u32 word;
  1554. struct qlcnic_cmd_args cmd;
  1555. const u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  1556. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  1557. 0x255b0ec26d5a56daULL };
  1558. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_RSS);
  1559. /*
  1560. * RSS request:
  1561. * bits 3-0: Rsvd
  1562. * 5-4: hash_type_ipv4
  1563. * 7-6: hash_type_ipv6
  1564. * 8: enable
  1565. * 9: use indirection table
  1566. * 16-31: indirection table mask
  1567. */
  1568. word = ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  1569. ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  1570. ((u32)(enable & 0x1) << 8) |
  1571. ((0x7ULL) << 16);
  1572. cmd.req.arg[1] = (adapter->recv_ctx->context_id);
  1573. cmd.req.arg[2] = word;
  1574. memcpy(&cmd.req.arg[4], key, sizeof(key));
  1575. err = qlcnic_issue_cmd(adapter, &cmd);
  1576. if (err)
  1577. dev_info(&adapter->pdev->dev, "RSS config failed\n");
  1578. qlcnic_free_mbx_args(&cmd);
  1579. return err;
  1580. }
  1581. int qlcnic_83xx_sre_macaddr_change(struct qlcnic_adapter *adapter, u8 *addr,
  1582. __le16 vlan_id, u8 op)
  1583. {
  1584. int err;
  1585. u32 *buf;
  1586. struct qlcnic_cmd_args cmd;
  1587. struct qlcnic_macvlan_mbx mv;
  1588. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1589. return -EIO;
  1590. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_MAC_VLAN);
  1591. if (err)
  1592. return err;
  1593. cmd.req.arg[1] = op | (1 << 8) |
  1594. (adapter->recv_ctx->context_id << 16);
  1595. mv.vlan = le16_to_cpu(vlan_id);
  1596. mv.mac_addr0 = addr[0];
  1597. mv.mac_addr1 = addr[1];
  1598. mv.mac_addr2 = addr[2];
  1599. mv.mac_addr3 = addr[3];
  1600. mv.mac_addr4 = addr[4];
  1601. mv.mac_addr5 = addr[5];
  1602. buf = &cmd.req.arg[2];
  1603. memcpy(buf, &mv, sizeof(struct qlcnic_macvlan_mbx));
  1604. err = qlcnic_issue_cmd(adapter, &cmd);
  1605. if (err)
  1606. dev_err(&adapter->pdev->dev,
  1607. "MAC-VLAN %s to CAM failed, err=%d.\n",
  1608. ((op == 1) ? "add " : "delete "), err);
  1609. qlcnic_free_mbx_args(&cmd);
  1610. return err;
  1611. }
  1612. void qlcnic_83xx_change_l2_filter(struct qlcnic_adapter *adapter, u64 *addr,
  1613. __le16 vlan_id)
  1614. {
  1615. u8 mac[ETH_ALEN];
  1616. memcpy(&mac, addr, ETH_ALEN);
  1617. qlcnic_83xx_sre_macaddr_change(adapter, mac, vlan_id, QLCNIC_MAC_ADD);
  1618. }
  1619. void qlcnic_83xx_configure_mac(struct qlcnic_adapter *adapter, u8 *mac,
  1620. u8 type, struct qlcnic_cmd_args *cmd)
  1621. {
  1622. switch (type) {
  1623. case QLCNIC_SET_STATION_MAC:
  1624. case QLCNIC_SET_FAC_DEF_MAC:
  1625. memcpy(&cmd->req.arg[2], mac, sizeof(u32));
  1626. memcpy(&cmd->req.arg[3], &mac[4], sizeof(u16));
  1627. break;
  1628. }
  1629. cmd->req.arg[1] = type;
  1630. }
  1631. int qlcnic_83xx_get_mac_address(struct qlcnic_adapter *adapter, u8 *mac)
  1632. {
  1633. int err, i;
  1634. struct qlcnic_cmd_args cmd;
  1635. u32 mac_low, mac_high;
  1636. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_MAC_ADDRESS);
  1637. qlcnic_83xx_configure_mac(adapter, mac, QLCNIC_GET_CURRENT_MAC, &cmd);
  1638. err = qlcnic_issue_cmd(adapter, &cmd);
  1639. if (err == QLCNIC_RCODE_SUCCESS) {
  1640. mac_low = cmd.rsp.arg[1];
  1641. mac_high = cmd.rsp.arg[2];
  1642. for (i = 0; i < 2; i++)
  1643. mac[i] = (u8) (mac_high >> ((1 - i) * 8));
  1644. for (i = 2; i < 6; i++)
  1645. mac[i] = (u8) (mac_low >> ((5 - i) * 8));
  1646. } else {
  1647. dev_err(&adapter->pdev->dev, "Failed to get mac address%d\n",
  1648. err);
  1649. err = -EIO;
  1650. }
  1651. qlcnic_free_mbx_args(&cmd);
  1652. return err;
  1653. }
  1654. void qlcnic_83xx_config_intr_coal(struct qlcnic_adapter *adapter)
  1655. {
  1656. int err;
  1657. u32 temp;
  1658. struct qlcnic_cmd_args cmd;
  1659. struct qlcnic_nic_intr_coalesce *coal = &adapter->ahw->coal;
  1660. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1661. return;
  1662. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTR_COAL);
  1663. cmd.req.arg[1] = 1 | (adapter->recv_ctx->context_id << 16);
  1664. cmd.req.arg[3] = coal->flag;
  1665. temp = coal->rx_time_us << 16;
  1666. cmd.req.arg[2] = coal->rx_packets | temp;
  1667. err = qlcnic_issue_cmd(adapter, &cmd);
  1668. if (err != QLCNIC_RCODE_SUCCESS)
  1669. dev_info(&adapter->pdev->dev,
  1670. "Failed to send interrupt coalescence parameters\n");
  1671. qlcnic_free_mbx_args(&cmd);
  1672. }
  1673. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  1674. u32 data[])
  1675. {
  1676. u8 link_status, duplex;
  1677. /* link speed */
  1678. link_status = LSB(data[3]) & 1;
  1679. adapter->ahw->link_speed = MSW(data[2]);
  1680. adapter->ahw->link_autoneg = MSB(MSW(data[3]));
  1681. adapter->ahw->module_type = MSB(LSW(data[3]));
  1682. duplex = LSB(MSW(data[3]));
  1683. if (duplex)
  1684. adapter->ahw->link_duplex = DUPLEX_FULL;
  1685. else
  1686. adapter->ahw->link_duplex = DUPLEX_HALF;
  1687. adapter->ahw->has_link_events = 1;
  1688. qlcnic_advert_link_change(adapter, link_status);
  1689. }
  1690. irqreturn_t qlcnic_83xx_handle_aen(int irq, void *data)
  1691. {
  1692. struct qlcnic_adapter *adapter = data;
  1693. unsigned long flags;
  1694. u32 mask, resp, event;
  1695. spin_lock_irqsave(&adapter->ahw->mbx_lock, flags);
  1696. resp = QLCRDX(adapter->ahw, QLCNIC_FW_MBX_CTRL);
  1697. if (!(resp & QLCNIC_SET_OWNER))
  1698. goto out;
  1699. event = readl(QLCNIC_MBX_FW(adapter->ahw, 0));
  1700. if (event & QLCNIC_MBX_ASYNC_EVENT)
  1701. qlcnic_83xx_process_aen(adapter);
  1702. out:
  1703. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  1704. writel(0, adapter->ahw->pci_base0 + mask);
  1705. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  1706. return IRQ_HANDLED;
  1707. }
  1708. int qlcnic_enable_eswitch(struct qlcnic_adapter *adapter, u8 port, u8 enable)
  1709. {
  1710. int err = -EIO;
  1711. struct qlcnic_cmd_args cmd;
  1712. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
  1713. dev_err(&adapter->pdev->dev,
  1714. "%s: Error, invoked by non management func\n",
  1715. __func__);
  1716. return err;
  1717. }
  1718. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_TOGGLE_ESWITCH);
  1719. cmd.req.arg[1] = (port & 0xf) | BIT_4;
  1720. err = qlcnic_issue_cmd(adapter, &cmd);
  1721. if (err != QLCNIC_RCODE_SUCCESS) {
  1722. dev_err(&adapter->pdev->dev, "Failed to enable eswitch%d\n",
  1723. err);
  1724. err = -EIO;
  1725. }
  1726. qlcnic_free_mbx_args(&cmd);
  1727. return err;
  1728. }
  1729. int qlcnic_83xx_set_nic_info(struct qlcnic_adapter *adapter,
  1730. struct qlcnic_info *nic)
  1731. {
  1732. int i, err = -EIO;
  1733. struct qlcnic_cmd_args cmd;
  1734. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
  1735. dev_err(&adapter->pdev->dev,
  1736. "%s: Error, invoked by non management func\n",
  1737. __func__);
  1738. return err;
  1739. }
  1740. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_NIC_INFO);
  1741. cmd.req.arg[1] = (nic->pci_func << 16);
  1742. cmd.req.arg[2] = 0x1 << 16;
  1743. cmd.req.arg[3] = nic->phys_port | (nic->switch_mode << 16);
  1744. cmd.req.arg[4] = nic->capabilities;
  1745. cmd.req.arg[5] = (nic->max_mac_filters & 0xFF) | ((nic->max_mtu) << 16);
  1746. cmd.req.arg[6] = (nic->max_tx_ques) | ((nic->max_rx_ques) << 16);
  1747. cmd.req.arg[7] = (nic->min_tx_bw) | ((nic->max_tx_bw) << 16);
  1748. for (i = 8; i < 32; i++)
  1749. cmd.req.arg[i] = 0;
  1750. err = qlcnic_issue_cmd(adapter, &cmd);
  1751. if (err != QLCNIC_RCODE_SUCCESS) {
  1752. dev_err(&adapter->pdev->dev, "Failed to set nic info%d\n",
  1753. err);
  1754. err = -EIO;
  1755. }
  1756. qlcnic_free_mbx_args(&cmd);
  1757. return err;
  1758. }
  1759. int qlcnic_83xx_get_nic_info(struct qlcnic_adapter *adapter,
  1760. struct qlcnic_info *npar_info, u8 func_id)
  1761. {
  1762. int err;
  1763. u32 temp;
  1764. u8 op = 0;
  1765. struct qlcnic_cmd_args cmd;
  1766. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_NIC_INFO);
  1767. if (func_id != adapter->ahw->pci_func) {
  1768. temp = func_id << 16;
  1769. cmd.req.arg[1] = op | BIT_31 | temp;
  1770. } else {
  1771. cmd.req.arg[1] = adapter->ahw->pci_func << 16;
  1772. }
  1773. err = qlcnic_issue_cmd(adapter, &cmd);
  1774. if (err) {
  1775. dev_info(&adapter->pdev->dev,
  1776. "Failed to get nic info %d\n", err);
  1777. goto out;
  1778. }
  1779. npar_info->op_type = cmd.rsp.arg[1];
  1780. npar_info->pci_func = cmd.rsp.arg[2] & 0xFFFF;
  1781. npar_info->op_mode = (cmd.rsp.arg[2] & 0xFFFF0000) >> 16;
  1782. npar_info->phys_port = cmd.rsp.arg[3] & 0xFFFF;
  1783. npar_info->switch_mode = (cmd.rsp.arg[3] & 0xFFFF0000) >> 16;
  1784. npar_info->capabilities = cmd.rsp.arg[4];
  1785. npar_info->max_mac_filters = cmd.rsp.arg[5] & 0xFF;
  1786. npar_info->max_mtu = (cmd.rsp.arg[5] & 0xFFFF0000) >> 16;
  1787. npar_info->max_tx_ques = cmd.rsp.arg[6] & 0xFFFF;
  1788. npar_info->max_rx_ques = (cmd.rsp.arg[6] & 0xFFFF0000) >> 16;
  1789. npar_info->min_tx_bw = cmd.rsp.arg[7] & 0xFFFF;
  1790. npar_info->max_tx_bw = (cmd.rsp.arg[7] & 0xFFFF0000) >> 16;
  1791. if (cmd.rsp.arg[8] & 0x1)
  1792. npar_info->max_bw_reg_offset = (cmd.rsp.arg[8] & 0x7FFE) >> 1;
  1793. if (cmd.rsp.arg[8] & 0x10000) {
  1794. temp = (cmd.rsp.arg[8] & 0x7FFE0000) >> 17;
  1795. npar_info->max_linkspeed_reg_offset = temp;
  1796. }
  1797. out:
  1798. qlcnic_free_mbx_args(&cmd);
  1799. return err;
  1800. }
  1801. int qlcnic_83xx_get_pci_info(struct qlcnic_adapter *adapter,
  1802. struct qlcnic_pci_info *pci_info)
  1803. {
  1804. int i, err = 0, j = 0;
  1805. u32 temp;
  1806. struct qlcnic_cmd_args cmd;
  1807. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PCI_INFO);
  1808. err = qlcnic_issue_cmd(adapter, &cmd);
  1809. adapter->ahw->act_pci_func = 0;
  1810. if (err == QLCNIC_RCODE_SUCCESS) {
  1811. pci_info->func_count = cmd.rsp.arg[1] & 0xFF;
  1812. dev_info(&adapter->pdev->dev,
  1813. "%s: total functions = %d\n",
  1814. __func__, pci_info->func_count);
  1815. for (i = 2, j = 0; j < QLCNIC_MAX_PCI_FUNC; j++, pci_info++) {
  1816. pci_info->id = cmd.rsp.arg[i] & 0xFFFF;
  1817. pci_info->active = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1818. i++;
  1819. pci_info->type = cmd.rsp.arg[i] & 0xFFFF;
  1820. if (pci_info->type == QLCNIC_TYPE_NIC)
  1821. adapter->ahw->act_pci_func++;
  1822. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1823. pci_info->default_port = temp;
  1824. i++;
  1825. pci_info->tx_min_bw = cmd.rsp.arg[i] & 0xFFFF;
  1826. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1827. pci_info->tx_max_bw = temp;
  1828. i = i + 2;
  1829. memcpy(pci_info->mac, &cmd.rsp.arg[i], ETH_ALEN - 2);
  1830. i++;
  1831. memcpy(pci_info->mac + sizeof(u32), &cmd.rsp.arg[i], 2);
  1832. i = i + 3;
  1833. dev_info(&adapter->pdev->dev, "%s:\n"
  1834. "\tid = %d active = %d type = %d\n"
  1835. "\tport = %d min bw = %d max bw = %d\n"
  1836. "\tmac_addr = %pM\n", __func__,
  1837. pci_info->id, pci_info->active, pci_info->type,
  1838. pci_info->default_port, pci_info->tx_min_bw,
  1839. pci_info->tx_max_bw, pci_info->mac);
  1840. }
  1841. } else {
  1842. dev_err(&adapter->pdev->dev, "Failed to get PCI Info%d\n",
  1843. err);
  1844. err = -EIO;
  1845. }
  1846. qlcnic_free_mbx_args(&cmd);
  1847. return err;
  1848. }
  1849. int qlcnic_83xx_config_intrpt(struct qlcnic_adapter *adapter, bool op_type)
  1850. {
  1851. int i, index, err;
  1852. u8 max_ints;
  1853. u32 val, temp, type;
  1854. struct qlcnic_cmd_args cmd;
  1855. max_ints = adapter->ahw->num_msix - 1;
  1856. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTRPT);
  1857. cmd.req.arg[1] = max_ints;
  1858. for (i = 0, index = 2; i < max_ints; i++) {
  1859. type = op_type ? QLCNIC_INTRPT_ADD : QLCNIC_INTRPT_DEL;
  1860. val = type | (adapter->ahw->intr_tbl[i].type << 4);
  1861. if (adapter->ahw->intr_tbl[i].type == QLCNIC_INTRPT_MSIX)
  1862. val |= (adapter->ahw->intr_tbl[i].id << 16);
  1863. cmd.req.arg[index++] = val;
  1864. }
  1865. err = qlcnic_issue_cmd(adapter, &cmd);
  1866. if (err) {
  1867. dev_err(&adapter->pdev->dev,
  1868. "Failed to configure interrupts 0x%x\n", err);
  1869. goto out;
  1870. }
  1871. max_ints = cmd.rsp.arg[1];
  1872. for (i = 0, index = 2; i < max_ints; i++, index += 2) {
  1873. val = cmd.rsp.arg[index];
  1874. if (LSB(val)) {
  1875. dev_info(&adapter->pdev->dev,
  1876. "Can't configure interrupt %d\n",
  1877. adapter->ahw->intr_tbl[i].id);
  1878. continue;
  1879. }
  1880. if (op_type) {
  1881. adapter->ahw->intr_tbl[i].id = MSW(val);
  1882. adapter->ahw->intr_tbl[i].enabled = 1;
  1883. temp = cmd.rsp.arg[index + 1];
  1884. adapter->ahw->intr_tbl[i].src = temp;
  1885. } else {
  1886. adapter->ahw->intr_tbl[i].id = i;
  1887. adapter->ahw->intr_tbl[i].enabled = 0;
  1888. adapter->ahw->intr_tbl[i].src = 0;
  1889. }
  1890. }
  1891. out:
  1892. qlcnic_free_mbx_args(&cmd);
  1893. return err;
  1894. }
  1895. int qlcnic_83xx_lock_flash(struct qlcnic_adapter *adapter)
  1896. {
  1897. int id, timeout = 0;
  1898. u32 status = 0;
  1899. while (status == 0) {
  1900. status = QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_LOCK);
  1901. if (status)
  1902. break;
  1903. if (++timeout >= QLC_83XX_FLASH_LOCK_TIMEOUT) {
  1904. id = QLC_SHARED_REG_RD32(adapter,
  1905. QLCNIC_FLASH_LOCK_OWNER);
  1906. dev_err(&adapter->pdev->dev,
  1907. "%s: failed, lock held by %d\n", __func__, id);
  1908. return -EIO;
  1909. }
  1910. usleep_range(1000, 2000);
  1911. }
  1912. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, adapter->portnum);
  1913. return 0;
  1914. }
  1915. void qlcnic_83xx_unlock_flash(struct qlcnic_adapter *adapter)
  1916. {
  1917. QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_UNLOCK);
  1918. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, 0xFF);
  1919. }
  1920. int qlcnic_83xx_lockless_flash_read32(struct qlcnic_adapter *adapter,
  1921. u32 flash_addr, u8 *p_data,
  1922. int count)
  1923. {
  1924. int i, ret;
  1925. u32 word, range, flash_offset, addr = flash_addr;
  1926. ulong indirect_add, direct_window;
  1927. flash_offset = addr & (QLCNIC_FLASH_SECTOR_SIZE - 1);
  1928. if (addr & 0x3) {
  1929. dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
  1930. return -EIO;
  1931. }
  1932. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_DIRECT_WINDOW,
  1933. (addr));
  1934. range = flash_offset + (count * sizeof(u32));
  1935. /* Check if data is spread across multiple sectors */
  1936. if (range > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
  1937. /* Multi sector read */
  1938. for (i = 0; i < count; i++) {
  1939. indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
  1940. ret = qlcnic_83xx_rd_reg_indirect(adapter,
  1941. indirect_add);
  1942. if (ret == -EIO)
  1943. return -EIO;
  1944. word = ret;
  1945. *(u32 *)p_data = word;
  1946. p_data = p_data + 4;
  1947. addr = addr + 4;
  1948. flash_offset = flash_offset + 4;
  1949. if (flash_offset > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
  1950. direct_window = QLC_83XX_FLASH_DIRECT_WINDOW;
  1951. /* This write is needed once for each sector */
  1952. qlcnic_83xx_wrt_reg_indirect(adapter,
  1953. direct_window,
  1954. (addr));
  1955. flash_offset = 0;
  1956. }
  1957. }
  1958. } else {
  1959. /* Single sector read */
  1960. for (i = 0; i < count; i++) {
  1961. indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
  1962. ret = qlcnic_83xx_rd_reg_indirect(adapter,
  1963. indirect_add);
  1964. if (ret == -EIO)
  1965. return -EIO;
  1966. word = ret;
  1967. *(u32 *)p_data = word;
  1968. p_data = p_data + 4;
  1969. addr = addr + 4;
  1970. }
  1971. }
  1972. return 0;
  1973. }
  1974. static int qlcnic_83xx_poll_flash_status_reg(struct qlcnic_adapter *adapter)
  1975. {
  1976. u32 status;
  1977. int retries = QLC_83XX_FLASH_READ_RETRY_COUNT;
  1978. do {
  1979. status = qlcnic_83xx_rd_reg_indirect(adapter,
  1980. QLC_83XX_FLASH_STATUS);
  1981. if ((status & QLC_83XX_FLASH_STATUS_READY) ==
  1982. QLC_83XX_FLASH_STATUS_READY)
  1983. break;
  1984. msleep(QLC_83XX_FLASH_STATUS_REG_POLL_DELAY);
  1985. } while (--retries);
  1986. if (!retries)
  1987. return -EIO;
  1988. return 0;
  1989. }
  1990. int qlcnic_83xx_enable_flash_write(struct qlcnic_adapter *adapter)
  1991. {
  1992. int ret;
  1993. u32 cmd;
  1994. cmd = adapter->ahw->fdt.write_statusreg_cmd;
  1995. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  1996. (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG | cmd));
  1997. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  1998. adapter->ahw->fdt.write_enable_bits);
  1999. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2000. QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
  2001. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2002. if (ret)
  2003. return -EIO;
  2004. return 0;
  2005. }
  2006. int qlcnic_83xx_disable_flash_write(struct qlcnic_adapter *adapter)
  2007. {
  2008. int ret;
  2009. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2010. (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG |
  2011. adapter->ahw->fdt.write_statusreg_cmd));
  2012. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2013. adapter->ahw->fdt.write_disable_bits);
  2014. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2015. QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
  2016. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2017. if (ret)
  2018. return -EIO;
  2019. return 0;
  2020. }
  2021. int qlcnic_83xx_read_flash_mfg_id(struct qlcnic_adapter *adapter)
  2022. {
  2023. int ret, mfg_id;
  2024. if (qlcnic_83xx_lock_flash(adapter))
  2025. return -EIO;
  2026. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2027. QLC_83XX_FLASH_FDT_READ_MFG_ID_VAL);
  2028. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2029. QLC_83XX_FLASH_READ_CTRL);
  2030. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2031. if (ret) {
  2032. qlcnic_83xx_unlock_flash(adapter);
  2033. return -EIO;
  2034. }
  2035. mfg_id = qlcnic_83xx_rd_reg_indirect(adapter, QLC_83XX_FLASH_RDDATA);
  2036. if (mfg_id == -EIO)
  2037. return -EIO;
  2038. adapter->flash_mfg_id = (mfg_id & 0xFF);
  2039. qlcnic_83xx_unlock_flash(adapter);
  2040. return 0;
  2041. }
  2042. int qlcnic_83xx_read_flash_descriptor_table(struct qlcnic_adapter *adapter)
  2043. {
  2044. int count, fdt_size, ret = 0;
  2045. fdt_size = sizeof(struct qlcnic_fdt);
  2046. count = fdt_size / sizeof(u32);
  2047. if (qlcnic_83xx_lock_flash(adapter))
  2048. return -EIO;
  2049. memset(&adapter->ahw->fdt, 0, fdt_size);
  2050. ret = qlcnic_83xx_lockless_flash_read32(adapter, QLCNIC_FDT_LOCATION,
  2051. (u8 *)&adapter->ahw->fdt,
  2052. count);
  2053. qlcnic_83xx_unlock_flash(adapter);
  2054. return ret;
  2055. }
  2056. int qlcnic_83xx_erase_flash_sector(struct qlcnic_adapter *adapter,
  2057. u32 sector_start_addr)
  2058. {
  2059. u32 reversed_addr, addr1, addr2, cmd;
  2060. int ret = -EIO;
  2061. if (qlcnic_83xx_lock_flash(adapter) != 0)
  2062. return -EIO;
  2063. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
  2064. ret = qlcnic_83xx_enable_flash_write(adapter);
  2065. if (ret) {
  2066. qlcnic_83xx_unlock_flash(adapter);
  2067. dev_err(&adapter->pdev->dev,
  2068. "%s failed at %d\n",
  2069. __func__, __LINE__);
  2070. return ret;
  2071. }
  2072. }
  2073. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2074. if (ret) {
  2075. qlcnic_83xx_unlock_flash(adapter);
  2076. dev_err(&adapter->pdev->dev,
  2077. "%s: failed at %d\n", __func__, __LINE__);
  2078. return -EIO;
  2079. }
  2080. addr1 = (sector_start_addr & 0xFF) << 16;
  2081. addr2 = (sector_start_addr & 0xFF0000) >> 16;
  2082. reversed_addr = addr1 | addr2;
  2083. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2084. reversed_addr);
  2085. cmd = QLC_83XX_FLASH_FDT_ERASE_DEF_SIG | adapter->ahw->fdt.erase_cmd;
  2086. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id)
  2087. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, cmd);
  2088. else
  2089. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2090. QLC_83XX_FLASH_OEM_ERASE_SIG);
  2091. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2092. QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
  2093. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2094. if (ret) {
  2095. qlcnic_83xx_unlock_flash(adapter);
  2096. dev_err(&adapter->pdev->dev,
  2097. "%s: failed at %d\n", __func__, __LINE__);
  2098. return -EIO;
  2099. }
  2100. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
  2101. ret = qlcnic_83xx_disable_flash_write(adapter);
  2102. if (ret) {
  2103. qlcnic_83xx_unlock_flash(adapter);
  2104. dev_err(&adapter->pdev->dev,
  2105. "%s: failed at %d\n", __func__, __LINE__);
  2106. return ret;
  2107. }
  2108. }
  2109. qlcnic_83xx_unlock_flash(adapter);
  2110. return 0;
  2111. }
  2112. int qlcnic_83xx_flash_write32(struct qlcnic_adapter *adapter, u32 addr,
  2113. u32 *p_data)
  2114. {
  2115. int ret = -EIO;
  2116. u32 addr1 = 0x00800000 | (addr >> 2);
  2117. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, addr1);
  2118. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data);
  2119. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2120. QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
  2121. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2122. if (ret) {
  2123. dev_err(&adapter->pdev->dev,
  2124. "%s: failed at %d\n", __func__, __LINE__);
  2125. return -EIO;
  2126. }
  2127. return 0;
  2128. }
  2129. int qlcnic_83xx_flash_bulk_write(struct qlcnic_adapter *adapter, u32 addr,
  2130. u32 *p_data, int count)
  2131. {
  2132. u32 temp;
  2133. int ret = -EIO;
  2134. if ((count < QLC_83XX_FLASH_WRITE_MIN) ||
  2135. (count > QLC_83XX_FLASH_WRITE_MAX)) {
  2136. dev_err(&adapter->pdev->dev,
  2137. "%s: Invalid word count\n", __func__);
  2138. return -EIO;
  2139. }
  2140. temp = qlcnic_83xx_rd_reg_indirect(adapter,
  2141. QLC_83XX_FLASH_SPI_CONTROL);
  2142. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_SPI_CONTROL,
  2143. (temp | QLC_83XX_FLASH_SPI_CTRL));
  2144. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2145. QLC_83XX_FLASH_ADDR_TEMP_VAL);
  2146. /* First DWORD write */
  2147. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
  2148. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2149. QLC_83XX_FLASH_FIRST_MS_PATTERN);
  2150. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2151. if (ret) {
  2152. dev_err(&adapter->pdev->dev,
  2153. "%s: failed at %d\n", __func__, __LINE__);
  2154. return -EIO;
  2155. }
  2156. count--;
  2157. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2158. QLC_83XX_FLASH_ADDR_SECOND_TEMP_VAL);
  2159. /* Second to N-1 DWORD writes */
  2160. while (count != 1) {
  2161. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2162. *p_data++);
  2163. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2164. QLC_83XX_FLASH_SECOND_MS_PATTERN);
  2165. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2166. if (ret) {
  2167. dev_err(&adapter->pdev->dev,
  2168. "%s: failed at %d\n", __func__, __LINE__);
  2169. return -EIO;
  2170. }
  2171. count--;
  2172. }
  2173. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2174. QLC_83XX_FLASH_ADDR_TEMP_VAL |
  2175. (addr >> 2));
  2176. /* Last DWORD write */
  2177. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
  2178. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2179. QLC_83XX_FLASH_LAST_MS_PATTERN);
  2180. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2181. if (ret) {
  2182. dev_err(&adapter->pdev->dev,
  2183. "%s: failed at %d\n", __func__, __LINE__);
  2184. return -EIO;
  2185. }
  2186. ret = qlcnic_83xx_rd_reg_indirect(adapter, QLC_83XX_FLASH_SPI_STATUS);
  2187. if ((ret & QLC_83XX_FLASH_SPI_CTRL) == QLC_83XX_FLASH_SPI_CTRL) {
  2188. dev_err(&adapter->pdev->dev, "%s: failed at %d\n",
  2189. __func__, __LINE__);
  2190. /* Operation failed, clear error bit */
  2191. temp = qlcnic_83xx_rd_reg_indirect(adapter,
  2192. QLC_83XX_FLASH_SPI_CONTROL);
  2193. qlcnic_83xx_wrt_reg_indirect(adapter,
  2194. QLC_83XX_FLASH_SPI_CONTROL,
  2195. (temp | QLC_83XX_FLASH_SPI_CTRL));
  2196. }
  2197. return 0;
  2198. }
  2199. static void qlcnic_83xx_recover_driver_lock(struct qlcnic_adapter *adapter)
  2200. {
  2201. u32 val, id;
  2202. val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
  2203. /* Check if recovery need to be performed by the calling function */
  2204. if ((val & QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK) == 0) {
  2205. val = val & ~0x3F;
  2206. val = val | ((adapter->portnum << 2) |
  2207. QLC_83XX_NEED_DRV_LOCK_RECOVERY);
  2208. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2209. dev_info(&adapter->pdev->dev,
  2210. "%s: lock recovery initiated\n", __func__);
  2211. msleep(QLC_83XX_DRV_LOCK_RECOVERY_DELAY);
  2212. val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
  2213. id = ((val >> 2) & 0xF);
  2214. if (id == adapter->portnum) {
  2215. val = val & ~QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK;
  2216. val = val | QLC_83XX_DRV_LOCK_RECOVERY_IN_PROGRESS;
  2217. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2218. /* Force release the lock */
  2219. QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
  2220. /* Clear recovery bits */
  2221. val = val & ~0x3F;
  2222. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2223. dev_info(&adapter->pdev->dev,
  2224. "%s: lock recovery completed\n", __func__);
  2225. } else {
  2226. dev_info(&adapter->pdev->dev,
  2227. "%s: func %d to resume lock recovery process\n",
  2228. __func__, id);
  2229. }
  2230. } else {
  2231. dev_info(&adapter->pdev->dev,
  2232. "%s: lock recovery initiated by other functions\n",
  2233. __func__);
  2234. }
  2235. }
  2236. int qlcnic_83xx_lock_driver(struct qlcnic_adapter *adapter)
  2237. {
  2238. u32 lock_alive_counter, val, id, i = 0, status = 0, temp = 0;
  2239. int max_attempt = 0;
  2240. while (status == 0) {
  2241. status = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK);
  2242. if (status)
  2243. break;
  2244. msleep(QLC_83XX_DRV_LOCK_WAIT_DELAY);
  2245. i++;
  2246. if (i == 1)
  2247. temp = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2248. if (i == QLC_83XX_DRV_LOCK_WAIT_COUNTER) {
  2249. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2250. if (val == temp) {
  2251. id = val & 0xFF;
  2252. dev_info(&adapter->pdev->dev,
  2253. "%s: lock to be recovered from %d\n",
  2254. __func__, id);
  2255. qlcnic_83xx_recover_driver_lock(adapter);
  2256. i = 0;
  2257. max_attempt++;
  2258. } else {
  2259. dev_err(&adapter->pdev->dev,
  2260. "%s: failed to get lock\n", __func__);
  2261. return -EIO;
  2262. }
  2263. }
  2264. /* Force exit from while loop after few attempts */
  2265. if (max_attempt == QLC_83XX_MAX_DRV_LOCK_RECOVERY_ATTEMPT) {
  2266. dev_err(&adapter->pdev->dev,
  2267. "%s: failed to get lock\n", __func__);
  2268. return -EIO;
  2269. }
  2270. }
  2271. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2272. lock_alive_counter = val >> 8;
  2273. lock_alive_counter++;
  2274. val = lock_alive_counter << 8 | adapter->portnum;
  2275. QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
  2276. return 0;
  2277. }
  2278. void qlcnic_83xx_unlock_driver(struct qlcnic_adapter *adapter)
  2279. {
  2280. u32 val, lock_alive_counter, id;
  2281. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2282. id = val & 0xFF;
  2283. lock_alive_counter = val >> 8;
  2284. if (id != adapter->portnum)
  2285. dev_err(&adapter->pdev->dev,
  2286. "%s:Warning func %d is unlocking lock owned by %d\n",
  2287. __func__, adapter->portnum, id);
  2288. val = (lock_alive_counter << 8) | 0xFF;
  2289. QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
  2290. QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
  2291. }
  2292. int qlcnic_83xx_ms_mem_write128(struct qlcnic_adapter *adapter, u64 addr,
  2293. u32 *data, u32 count)
  2294. {
  2295. int i, j, ret = 0;
  2296. u32 temp;
  2297. /* Check alignment */
  2298. if (addr & 0xF)
  2299. return -EIO;
  2300. mutex_lock(&adapter->ahw->mem_lock);
  2301. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_ADDR_HI, 0);
  2302. for (i = 0; i < count; i++, addr += 16) {
  2303. if (!((ADDR_IN_RANGE(addr, QLCNIC_ADDR_QDR_NET,
  2304. QLCNIC_ADDR_QDR_NET_MAX)) ||
  2305. (ADDR_IN_RANGE(addr, QLCNIC_ADDR_DDR_NET,
  2306. QLCNIC_ADDR_DDR_NET_MAX)))) {
  2307. mutex_unlock(&adapter->ahw->mem_lock);
  2308. return -EIO;
  2309. }
  2310. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_ADDR_LO, addr);
  2311. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_LO,
  2312. *data++);
  2313. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_HI,
  2314. *data++);
  2315. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_ULO,
  2316. *data++);
  2317. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_UHI,
  2318. *data++);
  2319. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_CTRL,
  2320. QLCNIC_TA_WRITE_ENABLE);
  2321. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_CTRL,
  2322. QLCNIC_TA_WRITE_START);
  2323. for (j = 0; j < MAX_CTL_CHECK; j++) {
  2324. temp = qlcnic_83xx_rd_reg_indirect(adapter,
  2325. QLCNIC_MS_CTRL);
  2326. if ((temp & TA_CTL_BUSY) == 0)
  2327. break;
  2328. }
  2329. /* Status check failure */
  2330. if (j >= MAX_CTL_CHECK) {
  2331. printk_ratelimited(KERN_WARNING
  2332. "MS memory write failed\n");
  2333. mutex_unlock(&adapter->ahw->mem_lock);
  2334. return -EIO;
  2335. }
  2336. }
  2337. mutex_unlock(&adapter->ahw->mem_lock);
  2338. return ret;
  2339. }
  2340. int qlcnic_83xx_flash_read32(struct qlcnic_adapter *adapter, u32 flash_addr,
  2341. u8 *p_data, int count)
  2342. {
  2343. int i, ret;
  2344. u32 word, addr = flash_addr;
  2345. ulong indirect_addr;
  2346. if (qlcnic_83xx_lock_flash(adapter) != 0)
  2347. return -EIO;
  2348. if (addr & 0x3) {
  2349. dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
  2350. qlcnic_83xx_unlock_flash(adapter);
  2351. return -EIO;
  2352. }
  2353. for (i = 0; i < count; i++) {
  2354. if (qlcnic_83xx_wrt_reg_indirect(adapter,
  2355. QLC_83XX_FLASH_DIRECT_WINDOW,
  2356. (addr))) {
  2357. qlcnic_83xx_unlock_flash(adapter);
  2358. return -EIO;
  2359. }
  2360. indirect_addr = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2361. ret = qlcnic_83xx_rd_reg_indirect(adapter,
  2362. indirect_addr);
  2363. if (ret == -EIO)
  2364. return -EIO;
  2365. word = ret;
  2366. *(u32 *)p_data = word;
  2367. p_data = p_data + 4;
  2368. addr = addr + 4;
  2369. }
  2370. qlcnic_83xx_unlock_flash(adapter);
  2371. return 0;
  2372. }
  2373. int qlcnic_83xx_test_link(struct qlcnic_adapter *adapter)
  2374. {
  2375. int err;
  2376. u32 config = 0, state;
  2377. struct qlcnic_cmd_args cmd;
  2378. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2379. state = readl(ahw->pci_base0 + QLC_83XX_LINK_STATE(ahw->pci_func));
  2380. if (!QLC_83xx_FUNC_VAL(state, ahw->pci_func)) {
  2381. dev_info(&adapter->pdev->dev, "link state down\n");
  2382. return config;
  2383. }
  2384. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_STATUS);
  2385. err = qlcnic_issue_cmd(adapter, &cmd);
  2386. if (err) {
  2387. dev_info(&adapter->pdev->dev,
  2388. "Get Link Status Command failed: 0x%x\n", err);
  2389. goto out;
  2390. } else {
  2391. config = cmd.rsp.arg[1];
  2392. switch (QLC_83XX_CURRENT_LINK_SPEED(config)) {
  2393. case QLC_83XX_10M_LINK:
  2394. ahw->link_speed = SPEED_10;
  2395. break;
  2396. case QLC_83XX_100M_LINK:
  2397. ahw->link_speed = SPEED_100;
  2398. break;
  2399. case QLC_83XX_1G_LINK:
  2400. ahw->link_speed = SPEED_1000;
  2401. break;
  2402. case QLC_83XX_10G_LINK:
  2403. ahw->link_speed = SPEED_10000;
  2404. break;
  2405. default:
  2406. ahw->link_speed = 0;
  2407. break;
  2408. }
  2409. config = cmd.rsp.arg[3];
  2410. if (config & 1)
  2411. err = 1;
  2412. }
  2413. out:
  2414. qlcnic_free_mbx_args(&cmd);
  2415. return config;
  2416. }
  2417. int qlcnic_83xx_get_settings(struct qlcnic_adapter *adapter)
  2418. {
  2419. u32 config = 0;
  2420. int status = 0;
  2421. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2422. /* Get port configuration info */
  2423. status = qlcnic_83xx_get_port_info(adapter);
  2424. /* Get Link Status related info */
  2425. config = qlcnic_83xx_test_link(adapter);
  2426. ahw->module_type = QLC_83XX_SFP_MODULE_TYPE(config);
  2427. /* hard code until there is a way to get it from flash */
  2428. ahw->board_type = QLCNIC_BRDTYPE_83XX_10G;
  2429. return status;
  2430. }
  2431. int qlcnic_83xx_set_settings(struct qlcnic_adapter *adapter,
  2432. struct ethtool_cmd *ecmd)
  2433. {
  2434. int status = 0;
  2435. u32 config = adapter->ahw->port_config;
  2436. if (ecmd->autoneg)
  2437. adapter->ahw->port_config |= BIT_15;
  2438. switch (ethtool_cmd_speed(ecmd)) {
  2439. case SPEED_10:
  2440. adapter->ahw->port_config |= BIT_8;
  2441. break;
  2442. case SPEED_100:
  2443. adapter->ahw->port_config |= BIT_9;
  2444. break;
  2445. case SPEED_1000:
  2446. adapter->ahw->port_config |= BIT_10;
  2447. break;
  2448. case SPEED_10000:
  2449. adapter->ahw->port_config |= BIT_11;
  2450. break;
  2451. default:
  2452. return -EINVAL;
  2453. }
  2454. status = qlcnic_83xx_set_port_config(adapter);
  2455. if (status) {
  2456. dev_info(&adapter->pdev->dev,
  2457. "Faild to Set Link Speed and autoneg.\n");
  2458. adapter->ahw->port_config = config;
  2459. }
  2460. return status;
  2461. }
  2462. static inline u64 *qlcnic_83xx_copy_stats(struct qlcnic_cmd_args *cmd,
  2463. u64 *data, int index)
  2464. {
  2465. u32 low, hi;
  2466. u64 val;
  2467. low = cmd->rsp.arg[index];
  2468. hi = cmd->rsp.arg[index + 1];
  2469. val = (((u64) low) | (((u64) hi) << 32));
  2470. *data++ = val;
  2471. return data;
  2472. }
  2473. static u64 *qlcnic_83xx_fill_stats(struct qlcnic_adapter *adapter,
  2474. struct qlcnic_cmd_args *cmd, u64 *data,
  2475. int type, int *ret)
  2476. {
  2477. int err, k, total_regs;
  2478. *ret = 0;
  2479. err = qlcnic_issue_cmd(adapter, cmd);
  2480. if (err != QLCNIC_RCODE_SUCCESS) {
  2481. dev_info(&adapter->pdev->dev,
  2482. "Error in get statistics mailbox command\n");
  2483. *ret = -EIO;
  2484. return data;
  2485. }
  2486. total_regs = cmd->rsp.num;
  2487. switch (type) {
  2488. case QLC_83XX_STAT_MAC:
  2489. /* fill in MAC tx counters */
  2490. for (k = 2; k < 28; k += 2)
  2491. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2492. /* skip 24 bytes of reserved area */
  2493. /* fill in MAC rx counters */
  2494. for (k += 6; k < 60; k += 2)
  2495. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2496. /* skip 24 bytes of reserved area */
  2497. /* fill in MAC rx frame stats */
  2498. for (k += 6; k < 80; k += 2)
  2499. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2500. break;
  2501. case QLC_83XX_STAT_RX:
  2502. for (k = 2; k < 8; k += 2)
  2503. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2504. /* skip 8 bytes of reserved data */
  2505. for (k += 2; k < 24; k += 2)
  2506. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2507. /* skip 8 bytes containing RE1FBQ error data */
  2508. for (k += 2; k < total_regs; k += 2)
  2509. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2510. break;
  2511. case QLC_83XX_STAT_TX:
  2512. for (k = 2; k < 10; k += 2)
  2513. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2514. /* skip 8 bytes of reserved data */
  2515. for (k += 2; k < total_regs; k += 2)
  2516. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2517. break;
  2518. default:
  2519. dev_warn(&adapter->pdev->dev, "Unknown get statistics mode\n");
  2520. *ret = -EIO;
  2521. }
  2522. return data;
  2523. }
  2524. void qlcnic_83xx_get_stats(struct qlcnic_adapter *adapter, u64 *data)
  2525. {
  2526. struct qlcnic_cmd_args cmd;
  2527. int ret = 0;
  2528. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_STATISTICS);
  2529. /* Get Tx stats */
  2530. cmd.req.arg[1] = BIT_1 | (adapter->tx_ring->ctx_id << 16);
  2531. cmd.rsp.num = QLC_83XX_TX_STAT_REGS;
  2532. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2533. QLC_83XX_STAT_TX, &ret);
  2534. if (ret) {
  2535. dev_info(&adapter->pdev->dev, "Error getting MAC stats\n");
  2536. goto out;
  2537. }
  2538. /* Get MAC stats */
  2539. cmd.req.arg[1] = BIT_2 | (adapter->portnum << 16);
  2540. cmd.rsp.num = QLC_83XX_MAC_STAT_REGS;
  2541. memset(cmd.rsp.arg, 0, sizeof(u32) * cmd.rsp.num);
  2542. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2543. QLC_83XX_STAT_MAC, &ret);
  2544. if (ret) {
  2545. dev_info(&adapter->pdev->dev,
  2546. "Error getting Rx stats\n");
  2547. goto out;
  2548. }
  2549. /* Get Rx stats */
  2550. cmd.req.arg[1] = adapter->recv_ctx->context_id << 16;
  2551. cmd.rsp.num = QLC_83XX_RX_STAT_REGS;
  2552. memset(cmd.rsp.arg, 0, sizeof(u32) * cmd.rsp.num);
  2553. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2554. QLC_83XX_STAT_RX, &ret);
  2555. if (ret)
  2556. dev_info(&adapter->pdev->dev,
  2557. "Error getting Tx stats\n");
  2558. out:
  2559. qlcnic_free_mbx_args(&cmd);
  2560. }
  2561. int qlcnic_83xx_reg_test(struct qlcnic_adapter *adapter)
  2562. {
  2563. u32 major, minor, sub;
  2564. major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
  2565. minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
  2566. sub = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
  2567. if (adapter->fw_version != QLCNIC_VERSION_CODE(major, minor, sub)) {
  2568. dev_info(&adapter->pdev->dev, "%s: Reg test failed\n",
  2569. __func__);
  2570. return 1;
  2571. }
  2572. return 0;
  2573. }
  2574. int qlcnic_83xx_get_regs_len(struct qlcnic_adapter *adapter)
  2575. {
  2576. return (ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl) *
  2577. sizeof(adapter->ahw->ext_reg_tbl)) +
  2578. (ARRAY_SIZE(qlcnic_83xx_reg_tbl) +
  2579. sizeof(adapter->ahw->reg_tbl));
  2580. }
  2581. int qlcnic_83xx_get_registers(struct qlcnic_adapter *adapter, u32 *regs_buff)
  2582. {
  2583. int i, j = 0;
  2584. for (i = QLCNIC_DEV_INFO_SIZE + 1;
  2585. j < ARRAY_SIZE(qlcnic_83xx_reg_tbl); i++, j++)
  2586. regs_buff[i] = QLC_SHARED_REG_RD32(adapter, j);
  2587. for (j = 0; j < ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl); j++)
  2588. regs_buff[i++] = QLCRDX(adapter->ahw, j);
  2589. return i;
  2590. }
  2591. int qlcnic_83xx_interrupt_test(struct net_device *netdev)
  2592. {
  2593. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  2594. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2595. struct qlcnic_cmd_args cmd;
  2596. u32 data;
  2597. u16 intrpt_id, id;
  2598. u8 val;
  2599. int ret, max_sds_rings = adapter->max_sds_rings;
  2600. if (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  2601. return -EIO;
  2602. ret = qlcnic_83xx_diag_alloc_res(netdev, QLCNIC_INTERRUPT_TEST);
  2603. if (ret)
  2604. goto fail_diag_irq;
  2605. ahw->diag_cnt = 0;
  2606. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_INTRPT_TEST);
  2607. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  2608. intrpt_id = ahw->intr_tbl[0].id;
  2609. else
  2610. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  2611. cmd.req.arg[1] = 1;
  2612. cmd.req.arg[2] = intrpt_id;
  2613. cmd.req.arg[3] = BIT_0;
  2614. ret = qlcnic_issue_cmd(adapter, &cmd);
  2615. data = cmd.rsp.arg[2];
  2616. id = LSW(data);
  2617. val = LSB(MSW(data));
  2618. if (id != intrpt_id)
  2619. dev_info(&adapter->pdev->dev,
  2620. "Interrupt generated: 0x%x, requested:0x%x\n",
  2621. id, intrpt_id);
  2622. if (val)
  2623. dev_err(&adapter->pdev->dev,
  2624. "Interrupt test error: 0x%x\n", val);
  2625. if (ret)
  2626. goto done;
  2627. msleep(20);
  2628. ret = !ahw->diag_cnt;
  2629. done:
  2630. qlcnic_free_mbx_args(&cmd);
  2631. qlcnic_83xx_diag_free_res(netdev, max_sds_rings);
  2632. fail_diag_irq:
  2633. adapter->max_sds_rings = max_sds_rings;
  2634. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  2635. return ret;
  2636. }
  2637. void qlcnic_83xx_get_pauseparam(struct qlcnic_adapter *adapter,
  2638. struct ethtool_pauseparam *pause)
  2639. {
  2640. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2641. int status = 0;
  2642. u32 config;
  2643. status = qlcnic_83xx_get_port_config(adapter);
  2644. if (status) {
  2645. dev_err(&adapter->pdev->dev,
  2646. "%s: Get Pause Config failed\n", __func__);
  2647. return;
  2648. }
  2649. config = ahw->port_config;
  2650. if (config & QLC_83XX_CFG_STD_PAUSE) {
  2651. if (config & QLC_83XX_CFG_STD_TX_PAUSE)
  2652. pause->tx_pause = 1;
  2653. if (config & QLC_83XX_CFG_STD_RX_PAUSE)
  2654. pause->rx_pause = 1;
  2655. }
  2656. if (QLC_83XX_AUTONEG(config))
  2657. pause->autoneg = 1;
  2658. }
  2659. int qlcnic_83xx_set_pauseparam(struct qlcnic_adapter *adapter,
  2660. struct ethtool_pauseparam *pause)
  2661. {
  2662. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2663. int status = 0;
  2664. u32 config;
  2665. status = qlcnic_83xx_get_port_config(adapter);
  2666. if (status) {
  2667. dev_err(&adapter->pdev->dev,
  2668. "%s: Get Pause Config failed.\n", __func__);
  2669. return status;
  2670. }
  2671. config = ahw->port_config;
  2672. if (ahw->port_type == QLCNIC_GBE) {
  2673. if (pause->autoneg)
  2674. ahw->port_config |= QLC_83XX_ENABLE_AUTONEG;
  2675. if (!pause->autoneg)
  2676. ahw->port_config &= ~QLC_83XX_ENABLE_AUTONEG;
  2677. } else if ((ahw->port_type == QLCNIC_XGBE) && (pause->autoneg)) {
  2678. return -EOPNOTSUPP;
  2679. }
  2680. if (!(config & QLC_83XX_CFG_STD_PAUSE))
  2681. ahw->port_config |= QLC_83XX_CFG_STD_PAUSE;
  2682. if (pause->rx_pause && pause->tx_pause) {
  2683. ahw->port_config |= QLC_83XX_CFG_STD_TX_RX_PAUSE;
  2684. } else if (pause->rx_pause && !pause->tx_pause) {
  2685. ahw->port_config &= ~QLC_83XX_CFG_STD_TX_PAUSE;
  2686. ahw->port_config |= QLC_83XX_CFG_STD_RX_PAUSE;
  2687. } else if (pause->tx_pause && !pause->rx_pause) {
  2688. ahw->port_config &= ~QLC_83XX_CFG_STD_RX_PAUSE;
  2689. ahw->port_config |= QLC_83XX_CFG_STD_TX_PAUSE;
  2690. } else if (!pause->rx_pause && !pause->tx_pause) {
  2691. ahw->port_config &= ~QLC_83XX_CFG_STD_TX_RX_PAUSE;
  2692. }
  2693. status = qlcnic_83xx_set_port_config(adapter);
  2694. if (status) {
  2695. dev_err(&adapter->pdev->dev,
  2696. "%s: Set Pause Config failed.\n", __func__);
  2697. ahw->port_config = config;
  2698. }
  2699. return status;
  2700. }
  2701. static int qlcnic_83xx_read_flash_status_reg(struct qlcnic_adapter *adapter)
  2702. {
  2703. int ret;
  2704. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2705. QLC_83XX_FLASH_OEM_READ_SIG);
  2706. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2707. QLC_83XX_FLASH_READ_CTRL);
  2708. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2709. if (ret)
  2710. return -EIO;
  2711. ret = qlcnic_83xx_rd_reg_indirect(adapter, QLC_83XX_FLASH_RDDATA);
  2712. return ret & 0xFF;
  2713. }
  2714. int qlcnic_83xx_flash_test(struct qlcnic_adapter *adapter)
  2715. {
  2716. int status;
  2717. status = qlcnic_83xx_read_flash_status_reg(adapter);
  2718. if (status == -EIO) {
  2719. dev_info(&adapter->pdev->dev, "%s: EEPROM test failed.\n",
  2720. __func__);
  2721. return 1;
  2722. }
  2723. return 0;
  2724. }