mb862xxfbdrv.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201
  1. /*
  2. * drivers/mb862xx/mb862xxfb.c
  3. *
  4. * Fujitsu Carmine/Coral-P(A)/Lime framebuffer driver
  5. *
  6. * (C) 2008 Anatolij Gustschin <agust@denx.de>
  7. * DENX Software Engineering
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. */
  14. #undef DEBUG
  15. #include <linux/fb.h>
  16. #include <linux/delay.h>
  17. #include <linux/init.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/pci.h>
  20. #if defined(CONFIG_OF)
  21. #include <linux/of_platform.h>
  22. #endif
  23. #include "mb862xxfb.h"
  24. #include "mb862xx_reg.h"
  25. #define NR_PALETTE 256
  26. #define MB862XX_MEM_SIZE 0x1000000
  27. #define CORALP_MEM_SIZE 0x2000000
  28. #define CARMINE_MEM_SIZE 0x8000000
  29. #define DRV_NAME "mb862xxfb"
  30. #if defined(CONFIG_SOCRATES)
  31. static struct mb862xx_gc_mode socrates_gc_mode = {
  32. /* Mode for Prime View PM070WL4 TFT LCD Panel */
  33. { "800x480", 45, 800, 480, 40000, 86, 42, 33, 10, 128, 2, 0, 0, 0 },
  34. /* 16 bits/pixel, 16MB, 133MHz, SDRAM memory mode value */
  35. 16, 0x1000000, GC_CCF_COT_133, 0x4157ba63
  36. };
  37. #endif
  38. /* Helpers */
  39. static inline int h_total(struct fb_var_screeninfo *var)
  40. {
  41. return var->xres + var->left_margin +
  42. var->right_margin + var->hsync_len;
  43. }
  44. static inline int v_total(struct fb_var_screeninfo *var)
  45. {
  46. return var->yres + var->upper_margin +
  47. var->lower_margin + var->vsync_len;
  48. }
  49. static inline int hsp(struct fb_var_screeninfo *var)
  50. {
  51. return var->xres + var->right_margin - 1;
  52. }
  53. static inline int vsp(struct fb_var_screeninfo *var)
  54. {
  55. return var->yres + var->lower_margin - 1;
  56. }
  57. static inline int d_pitch(struct fb_var_screeninfo *var)
  58. {
  59. return var->xres * var->bits_per_pixel / 8;
  60. }
  61. static inline unsigned int chan_to_field(unsigned int chan,
  62. struct fb_bitfield *bf)
  63. {
  64. chan &= 0xffff;
  65. chan >>= 16 - bf->length;
  66. return chan << bf->offset;
  67. }
  68. static int mb862xxfb_setcolreg(unsigned regno,
  69. unsigned red, unsigned green, unsigned blue,
  70. unsigned transp, struct fb_info *info)
  71. {
  72. struct mb862xxfb_par *par = info->par;
  73. unsigned int val;
  74. switch (info->fix.visual) {
  75. case FB_VISUAL_TRUECOLOR:
  76. if (regno < 16) {
  77. val = chan_to_field(red, &info->var.red);
  78. val |= chan_to_field(green, &info->var.green);
  79. val |= chan_to_field(blue, &info->var.blue);
  80. par->pseudo_palette[regno] = val;
  81. }
  82. break;
  83. case FB_VISUAL_PSEUDOCOLOR:
  84. if (regno < 256) {
  85. val = (red >> 8) << 16;
  86. val |= (green >> 8) << 8;
  87. val |= blue >> 8;
  88. outreg(disp, GC_L0PAL0 + (regno * 4), val);
  89. }
  90. break;
  91. default:
  92. return 1; /* unsupported type */
  93. }
  94. return 0;
  95. }
  96. static int mb862xxfb_check_var(struct fb_var_screeninfo *var,
  97. struct fb_info *fbi)
  98. {
  99. unsigned long tmp;
  100. if (fbi->dev)
  101. dev_dbg(fbi->dev, "%s\n", __func__);
  102. /* check if these values fit into the registers */
  103. if (var->hsync_len > 255 || var->vsync_len > 255)
  104. return -EINVAL;
  105. if ((var->xres + var->right_margin) >= 4096)
  106. return -EINVAL;
  107. if ((var->yres + var->lower_margin) > 4096)
  108. return -EINVAL;
  109. if (h_total(var) > 4096 || v_total(var) > 4096)
  110. return -EINVAL;
  111. if (var->xres_virtual > 4096 || var->yres_virtual > 4096)
  112. return -EINVAL;
  113. if (var->bits_per_pixel <= 8)
  114. var->bits_per_pixel = 8;
  115. else if (var->bits_per_pixel <= 16)
  116. var->bits_per_pixel = 16;
  117. else if (var->bits_per_pixel <= 32)
  118. var->bits_per_pixel = 32;
  119. /*
  120. * can cope with 8,16 or 24/32bpp if resulting
  121. * pitch is divisible by 64 without remainder
  122. */
  123. if (d_pitch(&fbi->var) % GC_L0M_L0W_UNIT) {
  124. int r;
  125. var->bits_per_pixel = 0;
  126. do {
  127. var->bits_per_pixel += 8;
  128. r = d_pitch(&fbi->var) % GC_L0M_L0W_UNIT;
  129. } while (r && var->bits_per_pixel <= 32);
  130. if (d_pitch(&fbi->var) % GC_L0M_L0W_UNIT)
  131. return -EINVAL;
  132. }
  133. /* line length is going to be 128 bit aligned */
  134. tmp = (var->xres * var->bits_per_pixel) / 8;
  135. if ((tmp & 15) != 0)
  136. return -EINVAL;
  137. /* set r/g/b positions and validate bpp */
  138. switch (var->bits_per_pixel) {
  139. case 8:
  140. var->red.length = var->bits_per_pixel;
  141. var->green.length = var->bits_per_pixel;
  142. var->blue.length = var->bits_per_pixel;
  143. var->red.offset = 0;
  144. var->green.offset = 0;
  145. var->blue.offset = 0;
  146. var->transp.length = 0;
  147. break;
  148. case 16:
  149. var->red.length = 5;
  150. var->green.length = 5;
  151. var->blue.length = 5;
  152. var->red.offset = 10;
  153. var->green.offset = 5;
  154. var->blue.offset = 0;
  155. var->transp.length = 0;
  156. break;
  157. case 24:
  158. case 32:
  159. var->transp.length = 8;
  160. var->red.length = 8;
  161. var->green.length = 8;
  162. var->blue.length = 8;
  163. var->transp.offset = 24;
  164. var->red.offset = 16;
  165. var->green.offset = 8;
  166. var->blue.offset = 0;
  167. break;
  168. default:
  169. return -EINVAL;
  170. }
  171. return 0;
  172. }
  173. /*
  174. * set display parameters
  175. */
  176. static int mb862xxfb_set_par(struct fb_info *fbi)
  177. {
  178. struct mb862xxfb_par *par = fbi->par;
  179. unsigned long reg, sc;
  180. dev_dbg(par->dev, "%s\n", __func__);
  181. if (par->type == BT_CORALP)
  182. mb862xxfb_init_accel(fbi, fbi->var.xres);
  183. if (par->pre_init)
  184. return 0;
  185. /* disp off */
  186. reg = inreg(disp, GC_DCM1);
  187. reg &= ~GC_DCM01_DEN;
  188. outreg(disp, GC_DCM1, reg);
  189. /* set display reference clock div. */
  190. sc = par->refclk / (1000000 / fbi->var.pixclock) - 1;
  191. reg = inreg(disp, GC_DCM1);
  192. reg &= ~(GC_DCM01_CKS | GC_DCM01_RESV | GC_DCM01_SC);
  193. reg |= sc << 8;
  194. outreg(disp, GC_DCM1, reg);
  195. dev_dbg(par->dev, "SC 0x%lx\n", sc);
  196. /* disp dimension, format */
  197. reg = pack(d_pitch(&fbi->var) / GC_L0M_L0W_UNIT,
  198. (fbi->var.yres - 1));
  199. if (fbi->var.bits_per_pixel == 16)
  200. reg |= GC_L0M_L0C_16;
  201. outreg(disp, GC_L0M, reg);
  202. if (fbi->var.bits_per_pixel == 32) {
  203. reg = inreg(disp, GC_L0EM);
  204. outreg(disp, GC_L0EM, reg | GC_L0EM_L0EC_24);
  205. }
  206. outreg(disp, GC_WY_WX, 0);
  207. reg = pack(fbi->var.yres - 1, fbi->var.xres);
  208. outreg(disp, GC_WH_WW, reg);
  209. outreg(disp, GC_L0OA0, 0);
  210. outreg(disp, GC_L0DA0, 0);
  211. outreg(disp, GC_L0DY_L0DX, 0);
  212. outreg(disp, GC_L0WY_L0WX, 0);
  213. outreg(disp, GC_L0WH_L0WW, reg);
  214. /* both HW-cursors off */
  215. reg = inreg(disp, GC_CPM_CUTC);
  216. reg &= ~(GC_CPM_CEN0 | GC_CPM_CEN1);
  217. outreg(disp, GC_CPM_CUTC, reg);
  218. /* timings */
  219. reg = pack(fbi->var.xres - 1, fbi->var.xres - 1);
  220. outreg(disp, GC_HDB_HDP, reg);
  221. reg = pack((fbi->var.yres - 1), vsp(&fbi->var));
  222. outreg(disp, GC_VDP_VSP, reg);
  223. reg = ((fbi->var.vsync_len - 1) << 24) |
  224. pack((fbi->var.hsync_len - 1), hsp(&fbi->var));
  225. outreg(disp, GC_VSW_HSW_HSP, reg);
  226. outreg(disp, GC_HTP, pack(h_total(&fbi->var) - 1, 0));
  227. outreg(disp, GC_VTR, pack(v_total(&fbi->var) - 1, 0));
  228. /* display on */
  229. reg = inreg(disp, GC_DCM1);
  230. reg |= GC_DCM01_DEN | GC_DCM01_L0E;
  231. reg &= ~GC_DCM01_ESY;
  232. outreg(disp, GC_DCM1, reg);
  233. return 0;
  234. }
  235. static int mb862xxfb_pan(struct fb_var_screeninfo *var,
  236. struct fb_info *info)
  237. {
  238. struct mb862xxfb_par *par = info->par;
  239. unsigned long reg;
  240. reg = pack(var->yoffset, var->xoffset);
  241. outreg(disp, GC_L0WY_L0WX, reg);
  242. reg = pack(var->yres_virtual, var->xres_virtual);
  243. outreg(disp, GC_L0WH_L0WW, reg);
  244. return 0;
  245. }
  246. static int mb862xxfb_blank(int mode, struct fb_info *fbi)
  247. {
  248. struct mb862xxfb_par *par = fbi->par;
  249. unsigned long reg;
  250. dev_dbg(fbi->dev, "blank mode=%d\n", mode);
  251. switch (mode) {
  252. case FB_BLANK_POWERDOWN:
  253. reg = inreg(disp, GC_DCM1);
  254. reg &= ~GC_DCM01_DEN;
  255. outreg(disp, GC_DCM1, reg);
  256. break;
  257. case FB_BLANK_UNBLANK:
  258. reg = inreg(disp, GC_DCM1);
  259. reg |= GC_DCM01_DEN;
  260. outreg(disp, GC_DCM1, reg);
  261. break;
  262. case FB_BLANK_NORMAL:
  263. case FB_BLANK_VSYNC_SUSPEND:
  264. case FB_BLANK_HSYNC_SUSPEND:
  265. default:
  266. return 1;
  267. }
  268. return 0;
  269. }
  270. static int mb862xxfb_ioctl(struct fb_info *fbi, unsigned int cmd,
  271. unsigned long arg)
  272. {
  273. struct mb862xxfb_par *par = fbi->par;
  274. struct mb862xx_l1_cfg *l1_cfg = &par->l1_cfg;
  275. void __user *argp = (void __user *)arg;
  276. int *enable;
  277. u32 l1em = 0;
  278. switch (cmd) {
  279. case MB862XX_L1_GET_CFG:
  280. if (copy_to_user(argp, l1_cfg, sizeof(*l1_cfg)))
  281. return -EFAULT;
  282. break;
  283. case MB862XX_L1_SET_CFG:
  284. if (copy_from_user(l1_cfg, argp, sizeof(*l1_cfg)))
  285. return -EFAULT;
  286. if ((l1_cfg->sw >= l1_cfg->dw) && (l1_cfg->sh >= l1_cfg->dh)) {
  287. /* downscaling */
  288. outreg(cap, GC_CAP_CSC,
  289. pack((l1_cfg->sh << 11) / l1_cfg->dh,
  290. (l1_cfg->sw << 11) / l1_cfg->dw));
  291. l1em = inreg(disp, GC_L1EM);
  292. l1em &= ~GC_L1EM_DM;
  293. } else if ((l1_cfg->sw <= l1_cfg->dw) &&
  294. (l1_cfg->sh <= l1_cfg->dh)) {
  295. /* upscaling */
  296. outreg(cap, GC_CAP_CSC,
  297. pack((l1_cfg->sh << 11) / l1_cfg->dh,
  298. (l1_cfg->sw << 11) / l1_cfg->dw));
  299. outreg(cap, GC_CAP_CMSS,
  300. pack(l1_cfg->sw >> 1, l1_cfg->sh));
  301. outreg(cap, GC_CAP_CMDS,
  302. pack(l1_cfg->dw >> 1, l1_cfg->dh));
  303. l1em = inreg(disp, GC_L1EM);
  304. l1em |= GC_L1EM_DM;
  305. }
  306. if (l1_cfg->mirror) {
  307. outreg(cap, GC_CAP_CBM,
  308. inreg(cap, GC_CAP_CBM) | GC_CBM_HRV);
  309. l1em |= l1_cfg->dw * 2 - 8;
  310. } else {
  311. outreg(cap, GC_CAP_CBM,
  312. inreg(cap, GC_CAP_CBM) & ~GC_CBM_HRV);
  313. l1em &= 0xffff0000;
  314. }
  315. outreg(disp, GC_L1EM, l1em);
  316. break;
  317. case MB862XX_L1_ENABLE:
  318. enable = (int *)arg;
  319. if (*enable) {
  320. outreg(disp, GC_L1DA, par->cap_buf);
  321. outreg(cap, GC_CAP_IMG_START,
  322. pack(l1_cfg->sy >> 1, l1_cfg->sx));
  323. outreg(cap, GC_CAP_IMG_END,
  324. pack(l1_cfg->sh, l1_cfg->sw));
  325. outreg(disp, GC_L1M, GC_L1M_16 | GC_L1M_YC | GC_L1M_CS |
  326. (par->l1_stride << 16));
  327. outreg(disp, GC_L1WY_L1WX,
  328. pack(l1_cfg->dy, l1_cfg->dx));
  329. outreg(disp, GC_L1WH_L1WW,
  330. pack(l1_cfg->dh - 1, l1_cfg->dw));
  331. outreg(disp, GC_DLS, 1);
  332. outreg(cap, GC_CAP_VCM,
  333. GC_VCM_VIE | GC_VCM_CM | GC_VCM_VS_PAL);
  334. outreg(disp, GC_DCM1, inreg(disp, GC_DCM1) |
  335. GC_DCM1_DEN | GC_DCM1_L1E);
  336. } else {
  337. outreg(cap, GC_CAP_VCM,
  338. inreg(cap, GC_CAP_VCM) & ~GC_VCM_VIE);
  339. outreg(disp, GC_DCM1,
  340. inreg(disp, GC_DCM1) & ~GC_DCM1_L1E);
  341. }
  342. break;
  343. case MB862XX_L1_CAP_CTL:
  344. enable = (int *)arg;
  345. if (*enable) {
  346. outreg(cap, GC_CAP_VCM,
  347. inreg(cap, GC_CAP_VCM) | GC_VCM_VIE);
  348. } else {
  349. outreg(cap, GC_CAP_VCM,
  350. inreg(cap, GC_CAP_VCM) & ~GC_VCM_VIE);
  351. }
  352. break;
  353. default:
  354. return -EINVAL;
  355. }
  356. return 0;
  357. }
  358. /* framebuffer ops */
  359. static struct fb_ops mb862xxfb_ops = {
  360. .owner = THIS_MODULE,
  361. .fb_check_var = mb862xxfb_check_var,
  362. .fb_set_par = mb862xxfb_set_par,
  363. .fb_setcolreg = mb862xxfb_setcolreg,
  364. .fb_blank = mb862xxfb_blank,
  365. .fb_pan_display = mb862xxfb_pan,
  366. .fb_fillrect = cfb_fillrect,
  367. .fb_copyarea = cfb_copyarea,
  368. .fb_imageblit = cfb_imageblit,
  369. .fb_ioctl = mb862xxfb_ioctl,
  370. };
  371. /* initialize fb_info data */
  372. static int mb862xxfb_init_fbinfo(struct fb_info *fbi)
  373. {
  374. struct mb862xxfb_par *par = fbi->par;
  375. struct mb862xx_gc_mode *mode = par->gc_mode;
  376. unsigned long reg;
  377. int stride;
  378. fbi->fbops = &mb862xxfb_ops;
  379. fbi->pseudo_palette = par->pseudo_palette;
  380. fbi->screen_base = par->fb_base;
  381. fbi->screen_size = par->mapped_vram;
  382. strcpy(fbi->fix.id, DRV_NAME);
  383. fbi->fix.smem_start = (unsigned long)par->fb_base_phys;
  384. fbi->fix.mmio_start = (unsigned long)par->mmio_base_phys;
  385. fbi->fix.mmio_len = par->mmio_len;
  386. fbi->fix.accel = FB_ACCEL_NONE;
  387. fbi->fix.type = FB_TYPE_PACKED_PIXELS;
  388. fbi->fix.type_aux = 0;
  389. fbi->fix.xpanstep = 1;
  390. fbi->fix.ypanstep = 1;
  391. fbi->fix.ywrapstep = 0;
  392. reg = inreg(disp, GC_DCM1);
  393. if (reg & GC_DCM01_DEN && reg & GC_DCM01_L0E) {
  394. /* get the disp mode from active display cfg */
  395. unsigned long sc = ((reg & GC_DCM01_SC) >> 8) + 1;
  396. unsigned long hsp, vsp, ht, vt;
  397. dev_dbg(par->dev, "using bootloader's disp. mode\n");
  398. fbi->var.pixclock = (sc * 1000000) / par->refclk;
  399. fbi->var.xres = (inreg(disp, GC_HDB_HDP) & 0x0fff) + 1;
  400. reg = inreg(disp, GC_VDP_VSP);
  401. fbi->var.yres = ((reg >> 16) & 0x0fff) + 1;
  402. vsp = (reg & 0x0fff) + 1;
  403. fbi->var.xres_virtual = fbi->var.xres;
  404. fbi->var.yres_virtual = fbi->var.yres;
  405. reg = inreg(disp, GC_L0EM);
  406. if (reg & GC_L0EM_L0EC_24) {
  407. fbi->var.bits_per_pixel = 32;
  408. } else {
  409. reg = inreg(disp, GC_L0M);
  410. if (reg & GC_L0M_L0C_16)
  411. fbi->var.bits_per_pixel = 16;
  412. else
  413. fbi->var.bits_per_pixel = 8;
  414. }
  415. reg = inreg(disp, GC_VSW_HSW_HSP);
  416. fbi->var.hsync_len = ((reg & 0xff0000) >> 16) + 1;
  417. fbi->var.vsync_len = ((reg & 0x3f000000) >> 24) + 1;
  418. hsp = (reg & 0xffff) + 1;
  419. ht = ((inreg(disp, GC_HTP) & 0xfff0000) >> 16) + 1;
  420. fbi->var.right_margin = hsp - fbi->var.xres;
  421. fbi->var.left_margin = ht - hsp - fbi->var.hsync_len;
  422. vt = ((inreg(disp, GC_VTR) & 0xfff0000) >> 16) + 1;
  423. fbi->var.lower_margin = vsp - fbi->var.yres;
  424. fbi->var.upper_margin = vt - vsp - fbi->var.vsync_len;
  425. } else if (mode) {
  426. dev_dbg(par->dev, "using supplied mode\n");
  427. fb_videomode_to_var(&fbi->var, (struct fb_videomode *)mode);
  428. fbi->var.bits_per_pixel = mode->def_bpp ? mode->def_bpp : 8;
  429. } else {
  430. int ret;
  431. ret = fb_find_mode(&fbi->var, fbi, "640x480-16@60",
  432. NULL, 0, NULL, 16);
  433. if (ret == 0 || ret == 4) {
  434. dev_err(par->dev,
  435. "failed to get initial mode\n");
  436. return -EINVAL;
  437. }
  438. }
  439. fbi->var.xoffset = 0;
  440. fbi->var.yoffset = 0;
  441. fbi->var.grayscale = 0;
  442. fbi->var.nonstd = 0;
  443. fbi->var.height = -1;
  444. fbi->var.width = -1;
  445. fbi->var.accel_flags = 0;
  446. fbi->var.vmode = FB_VMODE_NONINTERLACED;
  447. fbi->var.activate = FB_ACTIVATE_NOW;
  448. fbi->flags = FBINFO_DEFAULT |
  449. #ifdef __BIG_ENDIAN
  450. FBINFO_FOREIGN_ENDIAN |
  451. #endif
  452. FBINFO_HWACCEL_XPAN |
  453. FBINFO_HWACCEL_YPAN;
  454. /* check and possibly fix bpp */
  455. if ((fbi->fbops->fb_check_var)(&fbi->var, fbi))
  456. dev_err(par->dev, "check_var() failed on initial setup?\n");
  457. fbi->fix.visual = fbi->var.bits_per_pixel == 8 ?
  458. FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  459. fbi->fix.line_length = (fbi->var.xres_virtual *
  460. fbi->var.bits_per_pixel) / 8;
  461. fbi->fix.smem_len = fbi->fix.line_length * fbi->var.yres_virtual;
  462. /*
  463. * reserve space for capture buffers and two cursors
  464. * at the end of vram: 720x576 * 2 * 2.2 + 64x64 * 16.
  465. */
  466. par->cap_buf = par->mapped_vram - 0x1bd800 - 0x10000;
  467. par->cap_len = 0x1bd800;
  468. par->l1_cfg.sx = 0;
  469. par->l1_cfg.sy = 0;
  470. par->l1_cfg.sw = 720;
  471. par->l1_cfg.sh = 576;
  472. par->l1_cfg.dx = 0;
  473. par->l1_cfg.dy = 0;
  474. par->l1_cfg.dw = 720;
  475. par->l1_cfg.dh = 576;
  476. stride = par->l1_cfg.sw * (fbi->var.bits_per_pixel / 8);
  477. par->l1_stride = stride / 64 + ((stride % 64) ? 1 : 0);
  478. outreg(cap, GC_CAP_CBM, GC_CBM_OO | GC_CBM_CBST |
  479. (par->l1_stride << 16));
  480. outreg(cap, GC_CAP_CBOA, par->cap_buf);
  481. outreg(cap, GC_CAP_CBLA, par->cap_buf + par->cap_len);
  482. return 0;
  483. }
  484. /*
  485. * show some display controller and cursor registers
  486. */
  487. static ssize_t mb862xxfb_show_dispregs(struct device *dev,
  488. struct device_attribute *attr, char *buf)
  489. {
  490. struct fb_info *fbi = dev_get_drvdata(dev);
  491. struct mb862xxfb_par *par = fbi->par;
  492. char *ptr = buf;
  493. unsigned int reg;
  494. for (reg = GC_DCM0; reg <= GC_L0DY_L0DX; reg += 4)
  495. ptr += sprintf(ptr, "%08x = %08x\n",
  496. reg, inreg(disp, reg));
  497. for (reg = GC_CPM_CUTC; reg <= GC_CUY1_CUX1; reg += 4)
  498. ptr += sprintf(ptr, "%08x = %08x\n",
  499. reg, inreg(disp, reg));
  500. for (reg = GC_DCM1; reg <= GC_L0WH_L0WW; reg += 4)
  501. ptr += sprintf(ptr, "%08x = %08x\n",
  502. reg, inreg(disp, reg));
  503. for (reg = 0x400; reg <= 0x410; reg += 4)
  504. ptr += sprintf(ptr, "geo %08x = %08x\n",
  505. reg, inreg(geo, reg));
  506. for (reg = 0x400; reg <= 0x410; reg += 4)
  507. ptr += sprintf(ptr, "draw %08x = %08x\n",
  508. reg, inreg(draw, reg));
  509. for (reg = 0x440; reg <= 0x450; reg += 4)
  510. ptr += sprintf(ptr, "draw %08x = %08x\n",
  511. reg, inreg(draw, reg));
  512. return ptr - buf;
  513. }
  514. static DEVICE_ATTR(dispregs, 0444, mb862xxfb_show_dispregs, NULL);
  515. irqreturn_t mb862xx_intr(int irq, void *dev_id)
  516. {
  517. struct mb862xxfb_par *par = (struct mb862xxfb_par *) dev_id;
  518. unsigned long reg_ist, mask;
  519. if (!par)
  520. return IRQ_NONE;
  521. if (par->type == BT_CARMINE) {
  522. /* Get Interrupt Status */
  523. reg_ist = inreg(ctrl, GC_CTRL_STATUS);
  524. mask = inreg(ctrl, GC_CTRL_INT_MASK);
  525. if (reg_ist == 0)
  526. return IRQ_HANDLED;
  527. reg_ist &= mask;
  528. if (reg_ist == 0)
  529. return IRQ_HANDLED;
  530. /* Clear interrupt status */
  531. outreg(ctrl, 0x0, reg_ist);
  532. } else {
  533. /* Get status */
  534. reg_ist = inreg(host, GC_IST);
  535. mask = inreg(host, GC_IMASK);
  536. reg_ist &= mask;
  537. if (reg_ist == 0)
  538. return IRQ_HANDLED;
  539. /* Clear status */
  540. outreg(host, GC_IST, ~reg_ist);
  541. }
  542. return IRQ_HANDLED;
  543. }
  544. #if defined(CONFIG_FB_MB862XX_LIME)
  545. /*
  546. * GDC (Lime, Coral(B/Q), Mint, ...) on host bus
  547. */
  548. static int mb862xx_gdc_init(struct mb862xxfb_par *par)
  549. {
  550. unsigned long ccf, mmr;
  551. unsigned long ver, rev;
  552. if (!par)
  553. return -ENODEV;
  554. #if defined(CONFIG_FB_PRE_INIT_FB)
  555. par->pre_init = 1;
  556. #endif
  557. par->host = par->mmio_base;
  558. par->i2c = par->mmio_base + MB862XX_I2C_BASE;
  559. par->disp = par->mmio_base + MB862XX_DISP_BASE;
  560. par->cap = par->mmio_base + MB862XX_CAP_BASE;
  561. par->draw = par->mmio_base + MB862XX_DRAW_BASE;
  562. par->geo = par->mmio_base + MB862XX_GEO_BASE;
  563. par->pio = par->mmio_base + MB862XX_PIO_BASE;
  564. par->refclk = GC_DISP_REFCLK_400;
  565. ver = inreg(host, GC_CID);
  566. rev = inreg(pio, GC_REVISION);
  567. if ((ver == 0x303) && (rev & 0xffffff00) == 0x20050100) {
  568. dev_info(par->dev, "Fujitsu Lime v1.%d found\n",
  569. (int)rev & 0xff);
  570. par->type = BT_LIME;
  571. ccf = par->gc_mode ? par->gc_mode->ccf : GC_CCF_COT_100;
  572. mmr = par->gc_mode ? par->gc_mode->mmr : 0x414fb7f2;
  573. } else {
  574. dev_info(par->dev, "? GDC, CID/Rev.: 0x%lx/0x%lx \n", ver, rev);
  575. return -ENODEV;
  576. }
  577. if (!par->pre_init) {
  578. outreg(host, GC_CCF, ccf);
  579. udelay(200);
  580. outreg(host, GC_MMR, mmr);
  581. udelay(10);
  582. }
  583. /* interrupt status */
  584. outreg(host, GC_IST, 0);
  585. outreg(host, GC_IMASK, GC_INT_EN);
  586. return 0;
  587. }
  588. static int __devinit of_platform_mb862xx_probe(struct platform_device *ofdev)
  589. {
  590. struct device_node *np = ofdev->dev.of_node;
  591. struct device *dev = &ofdev->dev;
  592. struct mb862xxfb_par *par;
  593. struct fb_info *info;
  594. struct resource res;
  595. resource_size_t res_size;
  596. unsigned long ret = -ENODEV;
  597. if (of_address_to_resource(np, 0, &res)) {
  598. dev_err(dev, "Invalid address\n");
  599. return -ENXIO;
  600. }
  601. info = framebuffer_alloc(sizeof(struct mb862xxfb_par), dev);
  602. if (info == NULL) {
  603. dev_err(dev, "cannot allocate framebuffer\n");
  604. return -ENOMEM;
  605. }
  606. par = info->par;
  607. par->info = info;
  608. par->dev = dev;
  609. par->irq = irq_of_parse_and_map(np, 0);
  610. if (par->irq == NO_IRQ) {
  611. dev_err(dev, "failed to map irq\n");
  612. ret = -ENODEV;
  613. goto fbrel;
  614. }
  615. res_size = 1 + res.end - res.start;
  616. par->res = request_mem_region(res.start, res_size, DRV_NAME);
  617. if (par->res == NULL) {
  618. dev_err(dev, "Cannot claim framebuffer/mmio\n");
  619. ret = -ENXIO;
  620. goto irqdisp;
  621. }
  622. #if defined(CONFIG_SOCRATES)
  623. par->gc_mode = &socrates_gc_mode;
  624. #endif
  625. par->fb_base_phys = res.start;
  626. par->mmio_base_phys = res.start + MB862XX_MMIO_BASE;
  627. par->mmio_len = MB862XX_MMIO_SIZE;
  628. if (par->gc_mode)
  629. par->mapped_vram = par->gc_mode->max_vram;
  630. else
  631. par->mapped_vram = MB862XX_MEM_SIZE;
  632. par->fb_base = ioremap(par->fb_base_phys, par->mapped_vram);
  633. if (par->fb_base == NULL) {
  634. dev_err(dev, "Cannot map framebuffer\n");
  635. goto rel_reg;
  636. }
  637. par->mmio_base = ioremap(par->mmio_base_phys, par->mmio_len);
  638. if (par->mmio_base == NULL) {
  639. dev_err(dev, "Cannot map registers\n");
  640. goto fb_unmap;
  641. }
  642. dev_dbg(dev, "fb phys 0x%llx 0x%lx\n",
  643. (u64)par->fb_base_phys, (ulong)par->mapped_vram);
  644. dev_dbg(dev, "mmio phys 0x%llx 0x%lx, (irq = %d)\n",
  645. (u64)par->mmio_base_phys, (ulong)par->mmio_len, par->irq);
  646. if (mb862xx_gdc_init(par))
  647. goto io_unmap;
  648. if (request_irq(par->irq, mb862xx_intr, IRQF_DISABLED,
  649. DRV_NAME, (void *)par)) {
  650. dev_err(dev, "Cannot request irq\n");
  651. goto io_unmap;
  652. }
  653. mb862xxfb_init_fbinfo(info);
  654. if (fb_alloc_cmap(&info->cmap, NR_PALETTE, 0) < 0) {
  655. dev_err(dev, "Could not allocate cmap for fb_info.\n");
  656. goto free_irq;
  657. }
  658. if ((info->fbops->fb_set_par)(info))
  659. dev_err(dev, "set_var() failed on initial setup?\n");
  660. if (register_framebuffer(info)) {
  661. dev_err(dev, "failed to register framebuffer\n");
  662. goto rel_cmap;
  663. }
  664. dev_set_drvdata(dev, info);
  665. if (device_create_file(dev, &dev_attr_dispregs))
  666. dev_err(dev, "Can't create sysfs regdump file\n");
  667. return 0;
  668. rel_cmap:
  669. fb_dealloc_cmap(&info->cmap);
  670. free_irq:
  671. outreg(host, GC_IMASK, 0);
  672. free_irq(par->irq, (void *)par);
  673. io_unmap:
  674. iounmap(par->mmio_base);
  675. fb_unmap:
  676. iounmap(par->fb_base);
  677. rel_reg:
  678. release_mem_region(res.start, res_size);
  679. irqdisp:
  680. irq_dispose_mapping(par->irq);
  681. fbrel:
  682. dev_set_drvdata(dev, NULL);
  683. framebuffer_release(info);
  684. return ret;
  685. }
  686. static int __devexit of_platform_mb862xx_remove(struct platform_device *ofdev)
  687. {
  688. struct fb_info *fbi = dev_get_drvdata(&ofdev->dev);
  689. struct mb862xxfb_par *par = fbi->par;
  690. resource_size_t res_size = 1 + par->res->end - par->res->start;
  691. unsigned long reg;
  692. dev_dbg(fbi->dev, "%s release\n", fbi->fix.id);
  693. /* display off */
  694. reg = inreg(disp, GC_DCM1);
  695. reg &= ~(GC_DCM01_DEN | GC_DCM01_L0E);
  696. outreg(disp, GC_DCM1, reg);
  697. /* disable interrupts */
  698. outreg(host, GC_IMASK, 0);
  699. free_irq(par->irq, (void *)par);
  700. irq_dispose_mapping(par->irq);
  701. device_remove_file(&ofdev->dev, &dev_attr_dispregs);
  702. unregister_framebuffer(fbi);
  703. fb_dealloc_cmap(&fbi->cmap);
  704. iounmap(par->mmio_base);
  705. iounmap(par->fb_base);
  706. dev_set_drvdata(&ofdev->dev, NULL);
  707. release_mem_region(par->res->start, res_size);
  708. framebuffer_release(fbi);
  709. return 0;
  710. }
  711. /*
  712. * common types
  713. */
  714. static struct of_device_id __devinitdata of_platform_mb862xx_tbl[] = {
  715. { .compatible = "fujitsu,MB86276", },
  716. { .compatible = "fujitsu,lime", },
  717. { .compatible = "fujitsu,MB86277", },
  718. { .compatible = "fujitsu,mint", },
  719. { .compatible = "fujitsu,MB86293", },
  720. { .compatible = "fujitsu,MB86294", },
  721. { .compatible = "fujitsu,coral", },
  722. { /* end */ }
  723. };
  724. static struct platform_driver of_platform_mb862xxfb_driver = {
  725. .driver = {
  726. .name = DRV_NAME,
  727. .owner = THIS_MODULE,
  728. .of_match_table = of_platform_mb862xx_tbl,
  729. },
  730. .probe = of_platform_mb862xx_probe,
  731. .remove = __devexit_p(of_platform_mb862xx_remove),
  732. };
  733. #endif
  734. #if defined(CONFIG_FB_MB862XX_PCI_GDC)
  735. static int coralp_init(struct mb862xxfb_par *par)
  736. {
  737. int cn, ver;
  738. par->host = par->mmio_base;
  739. par->i2c = par->mmio_base + MB862XX_I2C_BASE;
  740. par->disp = par->mmio_base + MB862XX_DISP_BASE;
  741. par->cap = par->mmio_base + MB862XX_CAP_BASE;
  742. par->draw = par->mmio_base + MB862XX_DRAW_BASE;
  743. par->geo = par->mmio_base + MB862XX_GEO_BASE;
  744. par->pio = par->mmio_base + MB862XX_PIO_BASE;
  745. par->refclk = GC_DISP_REFCLK_400;
  746. if (par->mapped_vram >= 0x2000000) {
  747. /* relocate gdc registers space */
  748. writel(1, par->fb_base + MB862XX_MMIO_BASE + GC_RSW);
  749. udelay(1); /* wait at least 20 bus cycles */
  750. }
  751. ver = inreg(host, GC_CID);
  752. cn = (ver & GC_CID_CNAME_MSK) >> 8;
  753. ver = ver & GC_CID_VERSION_MSK;
  754. if (cn == 3) {
  755. unsigned long reg;
  756. dev_info(par->dev, "Fujitsu Coral-%s GDC Rev.%d found\n",\
  757. (ver == 6) ? "P" : (ver == 8) ? "PA" : "?",
  758. par->pdev->revision);
  759. reg = inreg(disp, GC_DCM1);
  760. if (reg & GC_DCM01_DEN && reg & GC_DCM01_L0E)
  761. par->pre_init = 1;
  762. if (!par->pre_init) {
  763. outreg(host, GC_CCF, GC_CCF_CGE_166 | GC_CCF_COT_133);
  764. udelay(200);
  765. outreg(host, GC_MMR, GC_MMR_CORALP_EVB_VAL);
  766. udelay(10);
  767. }
  768. /* Clear interrupt status */
  769. outreg(host, GC_IST, 0);
  770. } else {
  771. return -ENODEV;
  772. }
  773. mb862xx_i2c_init(par);
  774. return 0;
  775. }
  776. static int init_dram_ctrl(struct mb862xxfb_par *par)
  777. {
  778. unsigned long i = 0;
  779. /*
  780. * Set io mode first! Spec. says IC may be destroyed
  781. * if not set to SSTL2/LVCMOS before init.
  782. */
  783. outreg(dram_ctrl, GC_DCTL_IOCONT1_IOCONT0, GC_EVB_DCTL_IOCONT1_IOCONT0);
  784. /* DRAM init */
  785. outreg(dram_ctrl, GC_DCTL_MODE_ADD, GC_EVB_DCTL_MODE_ADD);
  786. outreg(dram_ctrl, GC_DCTL_SETTIME1_EMODE, GC_EVB_DCTL_SETTIME1_EMODE);
  787. outreg(dram_ctrl, GC_DCTL_REFRESH_SETTIME2,
  788. GC_EVB_DCTL_REFRESH_SETTIME2);
  789. outreg(dram_ctrl, GC_DCTL_RSV2_RSV1, GC_EVB_DCTL_RSV2_RSV1);
  790. outreg(dram_ctrl, GC_DCTL_DDRIF2_DDRIF1, GC_EVB_DCTL_DDRIF2_DDRIF1);
  791. outreg(dram_ctrl, GC_DCTL_RSV0_STATES, GC_EVB_DCTL_RSV0_STATES);
  792. /* DLL reset done? */
  793. while ((inreg(dram_ctrl, GC_DCTL_RSV0_STATES) & GC_DCTL_STATES_MSK)) {
  794. udelay(GC_DCTL_INIT_WAIT_INTERVAL);
  795. if (i++ > GC_DCTL_INIT_WAIT_CNT) {
  796. dev_err(par->dev, "VRAM init failed.\n");
  797. return -EINVAL;
  798. }
  799. }
  800. outreg(dram_ctrl, GC_DCTL_MODE_ADD, GC_EVB_DCTL_MODE_ADD_AFT_RST);
  801. outreg(dram_ctrl, GC_DCTL_RSV0_STATES, GC_EVB_DCTL_RSV0_STATES_AFT_RST);
  802. return 0;
  803. }
  804. static int carmine_init(struct mb862xxfb_par *par)
  805. {
  806. unsigned long reg;
  807. par->ctrl = par->mmio_base + MB86297_CTRL_BASE;
  808. par->i2c = par->mmio_base + MB86297_I2C_BASE;
  809. par->disp = par->mmio_base + MB86297_DISP0_BASE;
  810. par->disp1 = par->mmio_base + MB86297_DISP1_BASE;
  811. par->cap = par->mmio_base + MB86297_CAP0_BASE;
  812. par->cap1 = par->mmio_base + MB86297_CAP1_BASE;
  813. par->draw = par->mmio_base + MB86297_DRAW_BASE;
  814. par->dram_ctrl = par->mmio_base + MB86297_DRAMCTRL_BASE;
  815. par->wrback = par->mmio_base + MB86297_WRBACK_BASE;
  816. par->refclk = GC_DISP_REFCLK_533;
  817. /* warm up */
  818. reg = GC_CTRL_CLK_EN_DRAM | GC_CTRL_CLK_EN_2D3D | GC_CTRL_CLK_EN_DISP0;
  819. outreg(ctrl, GC_CTRL_CLK_ENABLE, reg);
  820. /* check for engine module revision */
  821. if (inreg(draw, GC_2D3D_REV) == GC_RE_REVISION)
  822. dev_info(par->dev, "Fujitsu Carmine GDC Rev.%d found\n",
  823. par->pdev->revision);
  824. else
  825. goto err_init;
  826. reg &= ~GC_CTRL_CLK_EN_2D3D;
  827. outreg(ctrl, GC_CTRL_CLK_ENABLE, reg);
  828. /* set up vram */
  829. if (init_dram_ctrl(par) < 0)
  830. goto err_init;
  831. outreg(ctrl, GC_CTRL_INT_MASK, 0);
  832. return 0;
  833. err_init:
  834. outreg(ctrl, GC_CTRL_CLK_ENABLE, 0);
  835. return -EINVAL;
  836. }
  837. static inline int mb862xx_pci_gdc_init(struct mb862xxfb_par *par)
  838. {
  839. switch (par->type) {
  840. case BT_CORALP:
  841. return coralp_init(par);
  842. case BT_CARMINE:
  843. return carmine_init(par);
  844. default:
  845. return -ENODEV;
  846. }
  847. }
  848. #define CHIP_ID(id) \
  849. { PCI_DEVICE(PCI_VENDOR_ID_FUJITSU_LIMITED, id) }
  850. static struct pci_device_id mb862xx_pci_tbl[] __devinitdata = {
  851. /* MB86295/MB86296 */
  852. CHIP_ID(PCI_DEVICE_ID_FUJITSU_CORALP),
  853. CHIP_ID(PCI_DEVICE_ID_FUJITSU_CORALPA),
  854. /* MB86297 */
  855. CHIP_ID(PCI_DEVICE_ID_FUJITSU_CARMINE),
  856. { 0, }
  857. };
  858. MODULE_DEVICE_TABLE(pci, mb862xx_pci_tbl);
  859. static int __devinit mb862xx_pci_probe(struct pci_dev *pdev,
  860. const struct pci_device_id *ent)
  861. {
  862. struct mb862xxfb_par *par;
  863. struct fb_info *info;
  864. struct device *dev = &pdev->dev;
  865. int ret;
  866. ret = pci_enable_device(pdev);
  867. if (ret < 0) {
  868. dev_err(dev, "Cannot enable PCI device\n");
  869. goto out;
  870. }
  871. info = framebuffer_alloc(sizeof(struct mb862xxfb_par), dev);
  872. if (!info) {
  873. dev_err(dev, "framebuffer alloc failed\n");
  874. ret = -ENOMEM;
  875. goto dis_dev;
  876. }
  877. par = info->par;
  878. par->info = info;
  879. par->dev = dev;
  880. par->pdev = pdev;
  881. par->irq = pdev->irq;
  882. ret = pci_request_regions(pdev, DRV_NAME);
  883. if (ret < 0) {
  884. dev_err(dev, "Cannot reserve region(s) for PCI device\n");
  885. goto rel_fb;
  886. }
  887. switch (pdev->device) {
  888. case PCI_DEVICE_ID_FUJITSU_CORALP:
  889. case PCI_DEVICE_ID_FUJITSU_CORALPA:
  890. par->fb_base_phys = pci_resource_start(par->pdev, 0);
  891. par->mapped_vram = CORALP_MEM_SIZE;
  892. if (par->mapped_vram >= 0x2000000) {
  893. par->mmio_base_phys = par->fb_base_phys +
  894. MB862XX_MMIO_HIGH_BASE;
  895. } else {
  896. par->mmio_base_phys = par->fb_base_phys +
  897. MB862XX_MMIO_BASE;
  898. }
  899. par->mmio_len = MB862XX_MMIO_SIZE;
  900. par->type = BT_CORALP;
  901. break;
  902. case PCI_DEVICE_ID_FUJITSU_CARMINE:
  903. par->fb_base_phys = pci_resource_start(par->pdev, 2);
  904. par->mmio_base_phys = pci_resource_start(par->pdev, 3);
  905. par->mmio_len = pci_resource_len(par->pdev, 3);
  906. par->mapped_vram = CARMINE_MEM_SIZE;
  907. par->type = BT_CARMINE;
  908. break;
  909. default:
  910. /* should never occur */
  911. goto rel_reg;
  912. }
  913. par->fb_base = ioremap(par->fb_base_phys, par->mapped_vram);
  914. if (par->fb_base == NULL) {
  915. dev_err(dev, "Cannot map framebuffer\n");
  916. goto rel_reg;
  917. }
  918. par->mmio_base = ioremap(par->mmio_base_phys, par->mmio_len);
  919. if (par->mmio_base == NULL) {
  920. dev_err(dev, "Cannot map registers\n");
  921. ret = -EIO;
  922. goto fb_unmap;
  923. }
  924. dev_dbg(dev, "fb phys 0x%llx 0x%lx\n",
  925. (unsigned long long)par->fb_base_phys, (ulong)par->mapped_vram);
  926. dev_dbg(dev, "mmio phys 0x%llx 0x%lx\n",
  927. (unsigned long long)par->mmio_base_phys, (ulong)par->mmio_len);
  928. if (mb862xx_pci_gdc_init(par))
  929. goto io_unmap;
  930. if (request_irq(par->irq, mb862xx_intr, IRQF_DISABLED | IRQF_SHARED,
  931. DRV_NAME, (void *)par)) {
  932. dev_err(dev, "Cannot request irq\n");
  933. goto io_unmap;
  934. }
  935. mb862xxfb_init_fbinfo(info);
  936. if (fb_alloc_cmap(&info->cmap, NR_PALETTE, 0) < 0) {
  937. dev_err(dev, "Could not allocate cmap for fb_info.\n");
  938. ret = -ENOMEM;
  939. goto free_irq;
  940. }
  941. if ((info->fbops->fb_set_par)(info))
  942. dev_err(dev, "set_var() failed on initial setup?\n");
  943. ret = register_framebuffer(info);
  944. if (ret < 0) {
  945. dev_err(dev, "failed to register framebuffer\n");
  946. goto rel_cmap;
  947. }
  948. pci_set_drvdata(pdev, info);
  949. if (device_create_file(dev, &dev_attr_dispregs))
  950. dev_err(dev, "Can't create sysfs regdump file\n");
  951. if (par->type == BT_CARMINE)
  952. outreg(ctrl, GC_CTRL_INT_MASK, GC_CARMINE_INT_EN);
  953. else
  954. outreg(host, GC_IMASK, GC_INT_EN);
  955. return 0;
  956. rel_cmap:
  957. fb_dealloc_cmap(&info->cmap);
  958. free_irq:
  959. free_irq(par->irq, (void *)par);
  960. io_unmap:
  961. iounmap(par->mmio_base);
  962. fb_unmap:
  963. iounmap(par->fb_base);
  964. rel_reg:
  965. pci_release_regions(pdev);
  966. rel_fb:
  967. framebuffer_release(info);
  968. dis_dev:
  969. pci_disable_device(pdev);
  970. out:
  971. return ret;
  972. }
  973. static void __devexit mb862xx_pci_remove(struct pci_dev *pdev)
  974. {
  975. struct fb_info *fbi = pci_get_drvdata(pdev);
  976. struct mb862xxfb_par *par = fbi->par;
  977. unsigned long reg;
  978. dev_dbg(fbi->dev, "%s release\n", fbi->fix.id);
  979. /* display off */
  980. reg = inreg(disp, GC_DCM1);
  981. reg &= ~(GC_DCM01_DEN | GC_DCM01_L0E);
  982. outreg(disp, GC_DCM1, reg);
  983. if (par->type == BT_CARMINE) {
  984. outreg(ctrl, GC_CTRL_INT_MASK, 0);
  985. outreg(ctrl, GC_CTRL_CLK_ENABLE, 0);
  986. } else {
  987. outreg(host, GC_IMASK, 0);
  988. }
  989. mb862xx_i2c_exit(par);
  990. device_remove_file(&pdev->dev, &dev_attr_dispregs);
  991. pci_set_drvdata(pdev, NULL);
  992. unregister_framebuffer(fbi);
  993. fb_dealloc_cmap(&fbi->cmap);
  994. free_irq(par->irq, (void *)par);
  995. iounmap(par->mmio_base);
  996. iounmap(par->fb_base);
  997. pci_release_regions(pdev);
  998. framebuffer_release(fbi);
  999. pci_disable_device(pdev);
  1000. }
  1001. static struct pci_driver mb862xxfb_pci_driver = {
  1002. .name = DRV_NAME,
  1003. .id_table = mb862xx_pci_tbl,
  1004. .probe = mb862xx_pci_probe,
  1005. .remove = __devexit_p(mb862xx_pci_remove),
  1006. };
  1007. #endif
  1008. static int __devinit mb862xxfb_init(void)
  1009. {
  1010. int ret = -ENODEV;
  1011. #if defined(CONFIG_FB_MB862XX_LIME)
  1012. ret = platform_driver_register(&of_platform_mb862xxfb_driver);
  1013. #endif
  1014. #if defined(CONFIG_FB_MB862XX_PCI_GDC)
  1015. ret = pci_register_driver(&mb862xxfb_pci_driver);
  1016. #endif
  1017. return ret;
  1018. }
  1019. static void __exit mb862xxfb_exit(void)
  1020. {
  1021. #if defined(CONFIG_FB_MB862XX_LIME)
  1022. platform_driver_unregister(&of_platform_mb862xxfb_driver);
  1023. #endif
  1024. #if defined(CONFIG_FB_MB862XX_PCI_GDC)
  1025. pci_unregister_driver(&mb862xxfb_pci_driver);
  1026. #endif
  1027. }
  1028. module_init(mb862xxfb_init);
  1029. module_exit(mb862xxfb_exit);
  1030. MODULE_DESCRIPTION("Fujitsu MB862xx Framebuffer driver");
  1031. MODULE_AUTHOR("Anatolij Gustschin <agust@denx.de>");
  1032. MODULE_LICENSE("GPL v2");