mv643xx_eth.h 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676
  1. #ifndef __MV643XX_ETH_H__
  2. #define __MV643XX_ETH_H__
  3. #include <linux/module.h>
  4. #include <linux/kernel.h>
  5. #include <linux/spinlock.h>
  6. #include <linux/workqueue.h>
  7. #include <linux/mii.h>
  8. #include <linux/mv643xx_eth.h>
  9. #include <asm/dma-mapping.h>
  10. /* Checksum offload for Tx works for most packets, but
  11. * fails if previous packet sent did not use hw csum
  12. */
  13. #define MV643XX_CHECKSUM_OFFLOAD_TX
  14. #define MV643XX_NAPI
  15. #define MV643XX_TX_FAST_REFILL
  16. #undef MV643XX_COAL
  17. /*
  18. * Number of RX / TX descriptors on RX / TX rings.
  19. * Note that allocating RX descriptors is done by allocating the RX
  20. * ring AND a preallocated RX buffers (skb's) for each descriptor.
  21. * The TX descriptors only allocates the TX descriptors ring,
  22. * with no pre allocated TX buffers (skb's are allocated by higher layers.
  23. */
  24. /* Default TX ring size is 1000 descriptors */
  25. #define MV643XX_DEFAULT_TX_QUEUE_SIZE 1000
  26. /* Default RX ring size is 400 descriptors */
  27. #define MV643XX_DEFAULT_RX_QUEUE_SIZE 400
  28. #define MV643XX_TX_COAL 100
  29. #ifdef MV643XX_COAL
  30. #define MV643XX_RX_COAL 100
  31. #endif
  32. #ifdef MV643XX_CHECKSUM_OFFLOAD_TX
  33. #define MAX_DESCS_PER_SKB (MAX_SKB_FRAGS + 1)
  34. #else
  35. #define MAX_DESCS_PER_SKB 1
  36. #endif
  37. #define ETH_VLAN_HLEN 4
  38. #define ETH_FCS_LEN 4
  39. #define ETH_HW_IP_ALIGN 2 /* hw aligns IP header */
  40. #define ETH_WRAPPER_LEN (ETH_HW_IP_ALIGN + ETH_HLEN + \
  41. ETH_VLAN_HLEN + ETH_FCS_LEN)
  42. #define ETH_RX_SKB_SIZE (dev->mtu + ETH_WRAPPER_LEN + dma_get_cache_alignment())
  43. /****************************************/
  44. /* Ethernet Unit Registers */
  45. /****************************************/
  46. #define MV643XX_ETH_PHY_ADDR_REG 0x2000
  47. #define MV643XX_ETH_SMI_REG 0x2004
  48. #define MV643XX_ETH_UNIT_DEFAULT_ADDR_REG 0x2008
  49. #define MV643XX_ETH_UNIT_DEFAULTID_REG 0x200c
  50. #define MV643XX_ETH_UNIT_INTERRUPT_CAUSE_REG 0x2080
  51. #define MV643XX_ETH_UNIT_INTERRUPT_MASK_REG 0x2084
  52. #define MV643XX_ETH_UNIT_INTERNAL_USE_REG 0x24fc
  53. #define MV643XX_ETH_UNIT_ERROR_ADDR_REG 0x2094
  54. #define MV643XX_ETH_BAR_0 0x2200
  55. #define MV643XX_ETH_BAR_1 0x2208
  56. #define MV643XX_ETH_BAR_2 0x2210
  57. #define MV643XX_ETH_BAR_3 0x2218
  58. #define MV643XX_ETH_BAR_4 0x2220
  59. #define MV643XX_ETH_BAR_5 0x2228
  60. #define MV643XX_ETH_SIZE_REG_0 0x2204
  61. #define MV643XX_ETH_SIZE_REG_1 0x220c
  62. #define MV643XX_ETH_SIZE_REG_2 0x2214
  63. #define MV643XX_ETH_SIZE_REG_3 0x221c
  64. #define MV643XX_ETH_SIZE_REG_4 0x2224
  65. #define MV643XX_ETH_SIZE_REG_5 0x222c
  66. #define MV643XX_ETH_HEADERS_RETARGET_BASE_REG 0x2230
  67. #define MV643XX_ETH_HEADERS_RETARGET_CONTROL_REG 0x2234
  68. #define MV643XX_ETH_HIGH_ADDR_REMAP_REG_0 0x2280
  69. #define MV643XX_ETH_HIGH_ADDR_REMAP_REG_1 0x2284
  70. #define MV643XX_ETH_HIGH_ADDR_REMAP_REG_2 0x2288
  71. #define MV643XX_ETH_HIGH_ADDR_REMAP_REG_3 0x228c
  72. #define MV643XX_ETH_BASE_ADDR_ENABLE_REG 0x2290
  73. #define MV643XX_ETH_ACCESS_PROTECTION_REG(port) (0x2294 + (port<<2))
  74. #define MV643XX_ETH_MIB_COUNTERS_BASE(port) (0x3000 + (port<<7))
  75. #define MV643XX_ETH_PORT_CONFIG_REG(port) (0x2400 + (port<<10))
  76. #define MV643XX_ETH_PORT_CONFIG_EXTEND_REG(port) (0x2404 + (port<<10))
  77. #define MV643XX_ETH_MII_SERIAL_PARAMETRS_REG(port) (0x2408 + (port<<10))
  78. #define MV643XX_ETH_GMII_SERIAL_PARAMETRS_REG(port) (0x240c + (port<<10))
  79. #define MV643XX_ETH_VLAN_ETHERTYPE_REG(port) (0x2410 + (port<<10))
  80. #define MV643XX_ETH_MAC_ADDR_LOW(port) (0x2414 + (port<<10))
  81. #define MV643XX_ETH_MAC_ADDR_HIGH(port) (0x2418 + (port<<10))
  82. #define MV643XX_ETH_SDMA_CONFIG_REG(port) (0x241c + (port<<10))
  83. #define MV643XX_ETH_DSCP_0(port) (0x2420 + (port<<10))
  84. #define MV643XX_ETH_DSCP_1(port) (0x2424 + (port<<10))
  85. #define MV643XX_ETH_DSCP_2(port) (0x2428 + (port<<10))
  86. #define MV643XX_ETH_DSCP_3(port) (0x242c + (port<<10))
  87. #define MV643XX_ETH_DSCP_4(port) (0x2430 + (port<<10))
  88. #define MV643XX_ETH_DSCP_5(port) (0x2434 + (port<<10))
  89. #define MV643XX_ETH_DSCP_6(port) (0x2438 + (port<<10))
  90. #define MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port) (0x243c + (port<<10))
  91. #define MV643XX_ETH_VLAN_PRIORITY_TAG_TO_PRIORITY(port) (0x2440 + (port<<10))
  92. #define MV643XX_ETH_PORT_STATUS_REG(port) (0x2444 + (port<<10))
  93. #define MV643XX_ETH_TRANSMIT_QUEUE_COMMAND_REG(port) (0x2448 + (port<<10))
  94. #define MV643XX_ETH_TX_QUEUE_FIXED_PRIORITY(port) (0x244c + (port<<10))
  95. #define MV643XX_ETH_PORT_TX_TOKEN_BUCKET_RATE_CONFIG(port) (0x2450 + (port<<10))
  96. #define MV643XX_ETH_MAXIMUM_TRANSMIT_UNIT(port) (0x2458 + (port<<10))
  97. #define MV643XX_ETH_PORT_MAXIMUM_TOKEN_BUCKET_SIZE(port) (0x245c + (port<<10))
  98. #define MV643XX_ETH_INTERRUPT_CAUSE_REG(port) (0x2460 + (port<<10))
  99. #define MV643XX_ETH_INTERRUPT_CAUSE_EXTEND_REG(port) (0x2464 + (port<<10))
  100. #define MV643XX_ETH_INTERRUPT_MASK_REG(port) (0x2468 + (port<<10))
  101. #define MV643XX_ETH_INTERRUPT_EXTEND_MASK_REG(port) (0x246c + (port<<10))
  102. #define MV643XX_ETH_RX_FIFO_URGENT_THRESHOLD_REG(port) (0x2470 + (port<<10))
  103. #define MV643XX_ETH_TX_FIFO_URGENT_THRESHOLD_REG(port) (0x2474 + (port<<10))
  104. #define MV643XX_ETH_RX_MINIMAL_FRAME_SIZE_REG(port) (0x247c + (port<<10))
  105. #define MV643XX_ETH_RX_DISCARDED_FRAMES_COUNTER(port) (0x2484 + (port<<10))
  106. #define MV643XX_ETH_PORT_DEBUG_0_REG(port) (0x248c + (port<<10))
  107. #define MV643XX_ETH_PORT_DEBUG_1_REG(port) (0x2490 + (port<<10))
  108. #define MV643XX_ETH_PORT_INTERNAL_ADDR_ERROR_REG(port) (0x2494 + (port<<10))
  109. #define MV643XX_ETH_INTERNAL_USE_REG(port) (0x24fc + (port<<10))
  110. #define MV643XX_ETH_RECEIVE_QUEUE_COMMAND_REG(port) (0x2680 + (port<<10))
  111. #define MV643XX_ETH_CURRENT_SERVED_TX_DESC_PTR(port) (0x2684 + (port<<10))
  112. #define MV643XX_ETH_RX_CURRENT_QUEUE_DESC_PTR_0(port) (0x260c + (port<<10))
  113. #define MV643XX_ETH_RX_CURRENT_QUEUE_DESC_PTR_1(port) (0x261c + (port<<10))
  114. #define MV643XX_ETH_RX_CURRENT_QUEUE_DESC_PTR_2(port) (0x262c + (port<<10))
  115. #define MV643XX_ETH_RX_CURRENT_QUEUE_DESC_PTR_3(port) (0x263c + (port<<10))
  116. #define MV643XX_ETH_RX_CURRENT_QUEUE_DESC_PTR_4(port) (0x264c + (port<<10))
  117. #define MV643XX_ETH_RX_CURRENT_QUEUE_DESC_PTR_5(port) (0x265c + (port<<10))
  118. #define MV643XX_ETH_RX_CURRENT_QUEUE_DESC_PTR_6(port) (0x266c + (port<<10))
  119. #define MV643XX_ETH_RX_CURRENT_QUEUE_DESC_PTR_7(port) (0x267c + (port<<10))
  120. #define MV643XX_ETH_TX_CURRENT_QUEUE_DESC_PTR_0(port) (0x26c0 + (port<<10))
  121. #define MV643XX_ETH_TX_CURRENT_QUEUE_DESC_PTR_1(port) (0x26c4 + (port<<10))
  122. #define MV643XX_ETH_TX_CURRENT_QUEUE_DESC_PTR_2(port) (0x26c8 + (port<<10))
  123. #define MV643XX_ETH_TX_CURRENT_QUEUE_DESC_PTR_3(port) (0x26cc + (port<<10))
  124. #define MV643XX_ETH_TX_CURRENT_QUEUE_DESC_PTR_4(port) (0x26d0 + (port<<10))
  125. #define MV643XX_ETH_TX_CURRENT_QUEUE_DESC_PTR_5(port) (0x26d4 + (port<<10))
  126. #define MV643XX_ETH_TX_CURRENT_QUEUE_DESC_PTR_6(port) (0x26d8 + (port<<10))
  127. #define MV643XX_ETH_TX_CURRENT_QUEUE_DESC_PTR_7(port) (0x26dc + (port<<10))
  128. #define MV643XX_ETH_TX_QUEUE_0_TOKEN_BUCKET_COUNT(port) (0x2700 + (port<<10))
  129. #define MV643XX_ETH_TX_QUEUE_1_TOKEN_BUCKET_COUNT(port) (0x2710 + (port<<10))
  130. #define MV643XX_ETH_TX_QUEUE_2_TOKEN_BUCKET_COUNT(port) (0x2720 + (port<<10))
  131. #define MV643XX_ETH_TX_QUEUE_3_TOKEN_BUCKET_COUNT(port) (0x2730 + (port<<10))
  132. #define MV643XX_ETH_TX_QUEUE_4_TOKEN_BUCKET_COUNT(port) (0x2740 + (port<<10))
  133. #define MV643XX_ETH_TX_QUEUE_5_TOKEN_BUCKET_COUNT(port) (0x2750 + (port<<10))
  134. #define MV643XX_ETH_TX_QUEUE_6_TOKEN_BUCKET_COUNT(port) (0x2760 + (port<<10))
  135. #define MV643XX_ETH_TX_QUEUE_7_TOKEN_BUCKET_COUNT(port) (0x2770 + (port<<10))
  136. #define MV643XX_ETH_TX_QUEUE_0_TOKEN_BUCKET_CONFIG(port) (0x2704 + (port<<10))
  137. #define MV643XX_ETH_TX_QUEUE_1_TOKEN_BUCKET_CONFIG(port) (0x2714 + (port<<10))
  138. #define MV643XX_ETH_TX_QUEUE_2_TOKEN_BUCKET_CONFIG(port) (0x2724 + (port<<10))
  139. #define MV643XX_ETH_TX_QUEUE_3_TOKEN_BUCKET_CONFIG(port) (0x2734 + (port<<10))
  140. #define MV643XX_ETH_TX_QUEUE_4_TOKEN_BUCKET_CONFIG(port) (0x2744 + (port<<10))
  141. #define MV643XX_ETH_TX_QUEUE_5_TOKEN_BUCKET_CONFIG(port) (0x2754 + (port<<10))
  142. #define MV643XX_ETH_TX_QUEUE_6_TOKEN_BUCKET_CONFIG(port) (0x2764 + (port<<10))
  143. #define MV643XX_ETH_TX_QUEUE_7_TOKEN_BUCKET_CONFIG(port) (0x2774 + (port<<10))
  144. #define MV643XX_ETH_TX_QUEUE_0_ARBITER_CONFIG(port) (0x2708 + (port<<10))
  145. #define MV643XX_ETH_TX_QUEUE_1_ARBITER_CONFIG(port) (0x2718 + (port<<10))
  146. #define MV643XX_ETH_TX_QUEUE_2_ARBITER_CONFIG(port) (0x2728 + (port<<10))
  147. #define MV643XX_ETH_TX_QUEUE_3_ARBITER_CONFIG(port) (0x2738 + (port<<10))
  148. #define MV643XX_ETH_TX_QUEUE_4_ARBITER_CONFIG(port) (0x2748 + (port<<10))
  149. #define MV643XX_ETH_TX_QUEUE_5_ARBITER_CONFIG(port) (0x2758 + (port<<10))
  150. #define MV643XX_ETH_TX_QUEUE_6_ARBITER_CONFIG(port) (0x2768 + (port<<10))
  151. #define MV643XX_ETH_TX_QUEUE_7_ARBITER_CONFIG(port) (0x2778 + (port<<10))
  152. #define MV643XX_ETH_PORT_TX_TOKEN_BUCKET_COUNT(port) (0x2780 + (port<<10))
  153. #define MV643XX_ETH_DA_FILTER_SPECIAL_MULTICAST_TABLE_BASE(port) (0x3400 + (port<<10))
  154. #define MV643XX_ETH_DA_FILTER_OTHER_MULTICAST_TABLE_BASE(port) (0x3500 + (port<<10))
  155. #define MV643XX_ETH_DA_FILTER_UNICAST_TABLE_BASE(port) (0x3600 + (port<<10))
  156. /* These macros describe Ethernet Port configuration reg (Px_cR) bits */
  157. #define MV643XX_ETH_UNICAST_NORMAL_MODE 0
  158. #define MV643XX_ETH_UNICAST_PROMISCUOUS_MODE (1<<0)
  159. #define MV643XX_ETH_DEFAULT_RX_QUEUE_0 0
  160. #define MV643XX_ETH_DEFAULT_RX_QUEUE_1 (1<<1)
  161. #define MV643XX_ETH_DEFAULT_RX_QUEUE_2 (1<<2)
  162. #define MV643XX_ETH_DEFAULT_RX_QUEUE_3 ((1<<2) | (1<<1))
  163. #define MV643XX_ETH_DEFAULT_RX_QUEUE_4 (1<<3)
  164. #define MV643XX_ETH_DEFAULT_RX_QUEUE_5 ((1<<3) | (1<<1))
  165. #define MV643XX_ETH_DEFAULT_RX_QUEUE_6 ((1<<3) | (1<<2))
  166. #define MV643XX_ETH_DEFAULT_RX_QUEUE_7 ((1<<3) | (1<<2) | (1<<1))
  167. #define MV643XX_ETH_DEFAULT_RX_ARP_QUEUE_0 0
  168. #define MV643XX_ETH_DEFAULT_RX_ARP_QUEUE_1 (1<<4)
  169. #define MV643XX_ETH_DEFAULT_RX_ARP_QUEUE_2 (1<<5)
  170. #define MV643XX_ETH_DEFAULT_RX_ARP_QUEUE_3 ((1<<5) | (1<<4))
  171. #define MV643XX_ETH_DEFAULT_RX_ARP_QUEUE_4 (1<<6)
  172. #define MV643XX_ETH_DEFAULT_RX_ARP_QUEUE_5 ((1<<6) | (1<<4))
  173. #define MV643XX_ETH_DEFAULT_RX_ARP_QUEUE_6 ((1<<6) | (1<<5))
  174. #define MV643XX_ETH_DEFAULT_RX_ARP_QUEUE_7 ((1<<6) | (1<<5) | (1<<4))
  175. #define MV643XX_ETH_RECEIVE_BC_IF_NOT_IP_OR_ARP 0
  176. #define MV643XX_ETH_REJECT_BC_IF_NOT_IP_OR_ARP (1<<7)
  177. #define MV643XX_ETH_RECEIVE_BC_IF_IP 0
  178. #define MV643XX_ETH_REJECT_BC_IF_IP (1<<8)
  179. #define MV643XX_ETH_RECEIVE_BC_IF_ARP 0
  180. #define MV643XX_ETH_REJECT_BC_IF_ARP (1<<9)
  181. #define MV643XX_ETH_TX_AM_NO_UPDATE_ERROR_SUMMARY (1<<12)
  182. #define MV643XX_ETH_CAPTURE_TCP_FRAMES_DIS 0
  183. #define MV643XX_ETH_CAPTURE_TCP_FRAMES_EN (1<<14)
  184. #define MV643XX_ETH_CAPTURE_UDP_FRAMES_DIS 0
  185. #define MV643XX_ETH_CAPTURE_UDP_FRAMES_EN (1<<15)
  186. #define MV643XX_ETH_DEFAULT_RX_TCP_QUEUE_0 0
  187. #define MV643XX_ETH_DEFAULT_RX_TCP_QUEUE_1 (1<<16)
  188. #define MV643XX_ETH_DEFAULT_RX_TCP_QUEUE_2 (1<<17)
  189. #define MV643XX_ETH_DEFAULT_RX_TCP_QUEUE_3 ((1<<17) | (1<<16))
  190. #define MV643XX_ETH_DEFAULT_RX_TCP_QUEUE_4 (1<<18)
  191. #define MV643XX_ETH_DEFAULT_RX_TCP_QUEUE_5 ((1<<18) | (1<<16))
  192. #define MV643XX_ETH_DEFAULT_RX_TCP_QUEUE_6 ((1<<18) | (1<<17))
  193. #define MV643XX_ETH_DEFAULT_RX_TCP_QUEUE_7 ((1<<18) | (1<<17) | (1<<16))
  194. #define MV643XX_ETH_DEFAULT_RX_UDP_QUEUE_0 0
  195. #define MV643XX_ETH_DEFAULT_RX_UDP_QUEUE_1 (1<<19)
  196. #define MV643XX_ETH_DEFAULT_RX_UDP_QUEUE_2 (1<<20)
  197. #define MV643XX_ETH_DEFAULT_RX_UDP_QUEUE_3 ((1<<20) | (1<<19))
  198. #define MV643XX_ETH_DEFAULT_RX_UDP_QUEUE_4 (1<<21)
  199. #define MV643XX_ETH_DEFAULT_RX_UDP_QUEUE_5 ((1<<21) | (1<<19))
  200. #define MV643XX_ETH_DEFAULT_RX_UDP_QUEUE_6 ((1<<21) | (1<<20))
  201. #define MV643XX_ETH_DEFAULT_RX_UDP_QUEUE_7 ((1<<21) | (1<<20) | (1<<19))
  202. #define MV643XX_ETH_DEFAULT_RX_BPDU_QUEUE_0 0
  203. #define MV643XX_ETH_DEFAULT_RX_BPDU_QUEUE_1 (1<<22)
  204. #define MV643XX_ETH_DEFAULT_RX_BPDU_QUEUE_2 (1<<23)
  205. #define MV643XX_ETH_DEFAULT_RX_BPDU_QUEUE_3 ((1<<23) | (1<<22))
  206. #define MV643XX_ETH_DEFAULT_RX_BPDU_QUEUE_4 (1<<24)
  207. #define MV643XX_ETH_DEFAULT_RX_BPDU_QUEUE_5 ((1<<24) | (1<<22))
  208. #define MV643XX_ETH_DEFAULT_RX_BPDU_QUEUE_6 ((1<<24) | (1<<23))
  209. #define MV643XX_ETH_DEFAULT_RX_BPDU_QUEUE_7 ((1<<24) | (1<<23) | (1<<22))
  210. #define MV643XX_ETH_PORT_CONFIG_DEFAULT_VALUE \
  211. MV643XX_ETH_UNICAST_NORMAL_MODE | \
  212. MV643XX_ETH_DEFAULT_RX_QUEUE_0 | \
  213. MV643XX_ETH_DEFAULT_RX_ARP_QUEUE_0 | \
  214. MV643XX_ETH_RECEIVE_BC_IF_NOT_IP_OR_ARP | \
  215. MV643XX_ETH_RECEIVE_BC_IF_IP | \
  216. MV643XX_ETH_RECEIVE_BC_IF_ARP | \
  217. MV643XX_ETH_CAPTURE_TCP_FRAMES_DIS | \
  218. MV643XX_ETH_CAPTURE_UDP_FRAMES_DIS | \
  219. MV643XX_ETH_DEFAULT_RX_TCP_QUEUE_0 | \
  220. MV643XX_ETH_DEFAULT_RX_UDP_QUEUE_0 | \
  221. MV643XX_ETH_DEFAULT_RX_BPDU_QUEUE_0
  222. /* These macros describe Ethernet Port configuration extend reg (Px_cXR) bits*/
  223. #define MV643XX_ETH_CLASSIFY_EN (1<<0)
  224. #define MV643XX_ETH_SPAN_BPDU_PACKETS_AS_NORMAL 0
  225. #define MV643XX_ETH_SPAN_BPDU_PACKETS_TO_RX_QUEUE_7 (1<<1)
  226. #define MV643XX_ETH_PARTITION_DISABLE 0
  227. #define MV643XX_ETH_PARTITION_ENABLE (1<<2)
  228. #define MV643XX_ETH_PORT_CONFIG_EXTEND_DEFAULT_VALUE \
  229. MV643XX_ETH_SPAN_BPDU_PACKETS_AS_NORMAL | \
  230. MV643XX_ETH_PARTITION_DISABLE
  231. /* These macros describe Ethernet Port Sdma configuration reg (SDCR) bits */
  232. #define MV643XX_ETH_RIFB (1<<0)
  233. #define MV643XX_ETH_RX_BURST_SIZE_1_64BIT 0
  234. #define MV643XX_ETH_RX_BURST_SIZE_2_64BIT (1<<1)
  235. #define MV643XX_ETH_RX_BURST_SIZE_4_64BIT (1<<2)
  236. #define MV643XX_ETH_RX_BURST_SIZE_8_64BIT ((1<<2) | (1<<1))
  237. #define MV643XX_ETH_RX_BURST_SIZE_16_64BIT (1<<3)
  238. #define MV643XX_ETH_BLM_RX_NO_SWAP (1<<4)
  239. #define MV643XX_ETH_BLM_RX_BYTE_SWAP 0
  240. #define MV643XX_ETH_BLM_TX_NO_SWAP (1<<5)
  241. #define MV643XX_ETH_BLM_TX_BYTE_SWAP 0
  242. #define MV643XX_ETH_DESCRIPTORS_BYTE_SWAP (1<<6)
  243. #define MV643XX_ETH_DESCRIPTORS_NO_SWAP 0
  244. #define MV643XX_ETH_TX_BURST_SIZE_1_64BIT 0
  245. #define MV643XX_ETH_TX_BURST_SIZE_2_64BIT (1<<22)
  246. #define MV643XX_ETH_TX_BURST_SIZE_4_64BIT (1<<23)
  247. #define MV643XX_ETH_TX_BURST_SIZE_8_64BIT ((1<<23) | (1<<22))
  248. #define MV643XX_ETH_TX_BURST_SIZE_16_64BIT (1<<24)
  249. #define MV643XX_ETH_IPG_INT_RX(value) ((value & 0x3fff) << 8)
  250. #define MV643XX_ETH_PORT_SDMA_CONFIG_DEFAULT_VALUE \
  251. MV643XX_ETH_RX_BURST_SIZE_4_64BIT | \
  252. MV643XX_ETH_IPG_INT_RX(0) | \
  253. MV643XX_ETH_TX_BURST_SIZE_4_64BIT
  254. /* These macros describe Ethernet Port serial control reg (PSCR) bits */
  255. #define MV643XX_ETH_SERIAL_PORT_DISABLE 0
  256. #define MV643XX_ETH_SERIAL_PORT_ENABLE (1<<0)
  257. #define MV643XX_ETH_FORCE_LINK_PASS (1<<1)
  258. #define MV643XX_ETH_DO_NOT_FORCE_LINK_PASS 0
  259. #define MV643XX_ETH_ENABLE_AUTO_NEG_FOR_DUPLX 0
  260. #define MV643XX_ETH_DISABLE_AUTO_NEG_FOR_DUPLX (1<<2)
  261. #define MV643XX_ETH_ENABLE_AUTO_NEG_FOR_FLOW_CTRL 0
  262. #define MV643XX_ETH_DISABLE_AUTO_NEG_FOR_FLOW_CTRL (1<<3)
  263. #define MV643XX_ETH_ADV_NO_FLOW_CTRL 0
  264. #define MV643XX_ETH_ADV_SYMMETRIC_FLOW_CTRL (1<<4)
  265. #define MV643XX_ETH_FORCE_FC_MODE_NO_PAUSE_DIS_TX 0
  266. #define MV643XX_ETH_FORCE_FC_MODE_TX_PAUSE_DIS (1<<5)
  267. #define MV643XX_ETH_FORCE_BP_MODE_NO_JAM 0
  268. #define MV643XX_ETH_FORCE_BP_MODE_JAM_TX (1<<7)
  269. #define MV643XX_ETH_FORCE_BP_MODE_JAM_TX_ON_RX_ERR (1<<8)
  270. #define MV643XX_ETH_SERIAL_PORT_CONTROL_RESERVED (1<<9)
  271. #define MV643XX_ETH_FORCE_LINK_FAIL 0
  272. #define MV643XX_ETH_DO_NOT_FORCE_LINK_FAIL (1<<10)
  273. #define MV643XX_ETH_RETRANSMIT_16_ATTEMPTS 0
  274. #define MV643XX_ETH_RETRANSMIT_FOREVER (1<<11)
  275. #define MV643XX_ETH_DISABLE_AUTO_NEG_SPEED_GMII (1<<13)
  276. #define MV643XX_ETH_ENABLE_AUTO_NEG_SPEED_GMII 0
  277. #define MV643XX_ETH_DTE_ADV_0 0
  278. #define MV643XX_ETH_DTE_ADV_1 (1<<14)
  279. #define MV643XX_ETH_DISABLE_AUTO_NEG_BYPASS 0
  280. #define MV643XX_ETH_ENABLE_AUTO_NEG_BYPASS (1<<15)
  281. #define MV643XX_ETH_AUTO_NEG_NO_CHANGE 0
  282. #define MV643XX_ETH_RESTART_AUTO_NEG (1<<16)
  283. #define MV643XX_ETH_MAX_RX_PACKET_1518BYTE 0
  284. #define MV643XX_ETH_MAX_RX_PACKET_1522BYTE (1<<17)
  285. #define MV643XX_ETH_MAX_RX_PACKET_1552BYTE (1<<18)
  286. #define MV643XX_ETH_MAX_RX_PACKET_9022BYTE ((1<<18) | (1<<17))
  287. #define MV643XX_ETH_MAX_RX_PACKET_9192BYTE (1<<19)
  288. #define MV643XX_ETH_MAX_RX_PACKET_9700BYTE ((1<<19) | (1<<17))
  289. #define MV643XX_ETH_SET_EXT_LOOPBACK (1<<20)
  290. #define MV643XX_ETH_CLR_EXT_LOOPBACK 0
  291. #define MV643XX_ETH_SET_FULL_DUPLEX_MODE (1<<21)
  292. #define MV643XX_ETH_SET_HALF_DUPLEX_MODE 0
  293. #define MV643XX_ETH_ENABLE_FLOW_CTRL_TX_RX_IN_FULL_DUPLEX (1<<22)
  294. #define MV643XX_ETH_DISABLE_FLOW_CTRL_TX_RX_IN_FULL_DUPLEX 0
  295. #define MV643XX_ETH_SET_GMII_SPEED_TO_10_100 0
  296. #define MV643XX_ETH_SET_GMII_SPEED_TO_1000 (1<<23)
  297. #define MV643XX_ETH_SET_MII_SPEED_TO_10 0
  298. #define MV643XX_ETH_SET_MII_SPEED_TO_100 (1<<24)
  299. #define MV643XX_ETH_MAX_RX_PACKET_MASK (0x7<<17)
  300. #define MV643XX_ETH_PORT_SERIAL_CONTROL_DEFAULT_VALUE \
  301. MV643XX_ETH_DO_NOT_FORCE_LINK_PASS | \
  302. MV643XX_ETH_ENABLE_AUTO_NEG_FOR_DUPLX | \
  303. MV643XX_ETH_DISABLE_AUTO_NEG_FOR_FLOW_CTRL | \
  304. MV643XX_ETH_ADV_SYMMETRIC_FLOW_CTRL | \
  305. MV643XX_ETH_FORCE_FC_MODE_NO_PAUSE_DIS_TX | \
  306. MV643XX_ETH_FORCE_BP_MODE_NO_JAM | \
  307. (1<<9) /* reserved */ | \
  308. MV643XX_ETH_DO_NOT_FORCE_LINK_FAIL | \
  309. MV643XX_ETH_RETRANSMIT_16_ATTEMPTS | \
  310. MV643XX_ETH_ENABLE_AUTO_NEG_SPEED_GMII | \
  311. MV643XX_ETH_DTE_ADV_0 | \
  312. MV643XX_ETH_DISABLE_AUTO_NEG_BYPASS | \
  313. MV643XX_ETH_AUTO_NEG_NO_CHANGE | \
  314. MV643XX_ETH_MAX_RX_PACKET_9700BYTE | \
  315. MV643XX_ETH_CLR_EXT_LOOPBACK | \
  316. MV643XX_ETH_SET_FULL_DUPLEX_MODE | \
  317. MV643XX_ETH_ENABLE_FLOW_CTRL_TX_RX_IN_FULL_DUPLEX
  318. /* These macros describe Ethernet Serial Status reg (PSR) bits */
  319. #define MV643XX_ETH_PORT_STATUS_MODE_10_BIT (1<<0)
  320. #define MV643XX_ETH_PORT_STATUS_LINK_UP (1<<1)
  321. #define MV643XX_ETH_PORT_STATUS_FULL_DUPLEX (1<<2)
  322. #define MV643XX_ETH_PORT_STATUS_FLOW_CONTROL (1<<3)
  323. #define MV643XX_ETH_PORT_STATUS_GMII_1000 (1<<4)
  324. #define MV643XX_ETH_PORT_STATUS_MII_100 (1<<5)
  325. /* PSR bit 6 is undocumented */
  326. #define MV643XX_ETH_PORT_STATUS_TX_IN_PROGRESS (1<<7)
  327. #define MV643XX_ETH_PORT_STATUS_AUTONEG_BYPASSED (1<<8)
  328. #define MV643XX_ETH_PORT_STATUS_PARTITION (1<<9)
  329. #define MV643XX_ETH_PORT_STATUS_TX_FIFO_EMPTY (1<<10)
  330. /* PSR bits 11-31 are reserved */
  331. #define MV643XX_ETH_PORT_DEFAULT_TRANSMIT_QUEUE_SIZE 800
  332. #define MV643XX_ETH_PORT_DEFAULT_RECEIVE_QUEUE_SIZE 400
  333. #define MV643XX_ETH_DESC_SIZE 64
  334. #define ETH_RX_QUEUES_ENABLED (1 << 0) /* use only Q0 for receive */
  335. #define ETH_TX_QUEUES_ENABLED (1 << 0) /* use only Q0 for transmit */
  336. #define ETH_INT_CAUSE_RX_DONE (ETH_RX_QUEUES_ENABLED << 2)
  337. #define ETH_INT_CAUSE_RX_ERROR (ETH_RX_QUEUES_ENABLED << 9)
  338. #define ETH_INT_CAUSE_RX (ETH_INT_CAUSE_RX_DONE | ETH_INT_CAUSE_RX_ERROR)
  339. #define ETH_INT_CAUSE_EXT 0x00000002
  340. #define ETH_INT_UNMASK_ALL (ETH_INT_CAUSE_RX | ETH_INT_CAUSE_EXT)
  341. #define ETH_INT_CAUSE_TX_DONE (ETH_TX_QUEUES_ENABLED << 0)
  342. #define ETH_INT_CAUSE_TX_ERROR (ETH_TX_QUEUES_ENABLED << 8)
  343. #define ETH_INT_CAUSE_TX (ETH_INT_CAUSE_TX_DONE | ETH_INT_CAUSE_TX_ERROR)
  344. #define ETH_INT_CAUSE_PHY 0x00010000
  345. #define ETH_INT_CAUSE_STATE 0x00100000
  346. #define ETH_INT_UNMASK_ALL_EXT (ETH_INT_CAUSE_TX | ETH_INT_CAUSE_PHY | \
  347. ETH_INT_CAUSE_STATE)
  348. #define ETH_INT_MASK_ALL 0x00000000
  349. #define ETH_INT_MASK_ALL_EXT 0x00000000
  350. #define PHY_WAIT_ITERATIONS 1000 /* 1000 iterations * 10uS = 10mS max */
  351. #define PHY_WAIT_MICRO_SECONDS 10
  352. /* Buffer offset from buffer pointer */
  353. #define RX_BUF_OFFSET 0x2
  354. /* Gigabit Ethernet Unit Global Registers */
  355. /* MIB Counters register definitions */
  356. #define ETH_MIB_GOOD_OCTETS_RECEIVED_LOW 0x0
  357. #define ETH_MIB_GOOD_OCTETS_RECEIVED_HIGH 0x4
  358. #define ETH_MIB_BAD_OCTETS_RECEIVED 0x8
  359. #define ETH_MIB_INTERNAL_MAC_TRANSMIT_ERR 0xc
  360. #define ETH_MIB_GOOD_FRAMES_RECEIVED 0x10
  361. #define ETH_MIB_BAD_FRAMES_RECEIVED 0x14
  362. #define ETH_MIB_BROADCAST_FRAMES_RECEIVED 0x18
  363. #define ETH_MIB_MULTICAST_FRAMES_RECEIVED 0x1c
  364. #define ETH_MIB_FRAMES_64_OCTETS 0x20
  365. #define ETH_MIB_FRAMES_65_TO_127_OCTETS 0x24
  366. #define ETH_MIB_FRAMES_128_TO_255_OCTETS 0x28
  367. #define ETH_MIB_FRAMES_256_TO_511_OCTETS 0x2c
  368. #define ETH_MIB_FRAMES_512_TO_1023_OCTETS 0x30
  369. #define ETH_MIB_FRAMES_1024_TO_MAX_OCTETS 0x34
  370. #define ETH_MIB_GOOD_OCTETS_SENT_LOW 0x38
  371. #define ETH_MIB_GOOD_OCTETS_SENT_HIGH 0x3c
  372. #define ETH_MIB_GOOD_FRAMES_SENT 0x40
  373. #define ETH_MIB_EXCESSIVE_COLLISION 0x44
  374. #define ETH_MIB_MULTICAST_FRAMES_SENT 0x48
  375. #define ETH_MIB_BROADCAST_FRAMES_SENT 0x4c
  376. #define ETH_MIB_UNREC_MAC_CONTROL_RECEIVED 0x50
  377. #define ETH_MIB_FC_SENT 0x54
  378. #define ETH_MIB_GOOD_FC_RECEIVED 0x58
  379. #define ETH_MIB_BAD_FC_RECEIVED 0x5c
  380. #define ETH_MIB_UNDERSIZE_RECEIVED 0x60
  381. #define ETH_MIB_FRAGMENTS_RECEIVED 0x64
  382. #define ETH_MIB_OVERSIZE_RECEIVED 0x68
  383. #define ETH_MIB_JABBER_RECEIVED 0x6c
  384. #define ETH_MIB_MAC_RECEIVE_ERROR 0x70
  385. #define ETH_MIB_BAD_CRC_EVENT 0x74
  386. #define ETH_MIB_COLLISION 0x78
  387. #define ETH_MIB_LATE_COLLISION 0x7c
  388. /* Port serial status reg (PSR) */
  389. #define ETH_INTERFACE_PCM 0x00000001
  390. #define ETH_LINK_IS_UP 0x00000002
  391. #define ETH_PORT_AT_FULL_DUPLEX 0x00000004
  392. #define ETH_RX_FLOW_CTRL_ENABLED 0x00000008
  393. #define ETH_GMII_SPEED_1000 0x00000010
  394. #define ETH_MII_SPEED_100 0x00000020
  395. #define ETH_TX_IN_PROGRESS 0x00000080
  396. #define ETH_BYPASS_ACTIVE 0x00000100
  397. #define ETH_PORT_AT_PARTITION_STATE 0x00000200
  398. #define ETH_PORT_TX_FIFO_EMPTY 0x00000400
  399. /* SMI reg */
  400. #define ETH_SMI_BUSY 0x10000000 /* 0 - Write, 1 - Read */
  401. #define ETH_SMI_READ_VALID 0x08000000 /* 0 - Write, 1 - Read */
  402. #define ETH_SMI_OPCODE_WRITE 0 /* Completion of Read */
  403. #define ETH_SMI_OPCODE_READ 0x04000000 /* Operation is in progress */
  404. /* Interrupt Cause Register Bit Definitions */
  405. /* SDMA command status fields macros */
  406. /* Tx & Rx descriptors status */
  407. #define ETH_ERROR_SUMMARY 0x00000001
  408. /* Tx & Rx descriptors command */
  409. #define ETH_BUFFER_OWNED_BY_DMA 0x80000000
  410. /* Tx descriptors status */
  411. #define ETH_LC_ERROR 0
  412. #define ETH_UR_ERROR 0x00000002
  413. #define ETH_RL_ERROR 0x00000004
  414. #define ETH_LLC_SNAP_FORMAT 0x00000200
  415. /* Rx descriptors status */
  416. #define ETH_OVERRUN_ERROR 0x00000002
  417. #define ETH_MAX_FRAME_LENGTH_ERROR 0x00000004
  418. #define ETH_RESOURCE_ERROR 0x00000006
  419. #define ETH_VLAN_TAGGED 0x00080000
  420. #define ETH_BPDU_FRAME 0x00100000
  421. #define ETH_UDP_FRAME_OVER_IP_V_4 0x00200000
  422. #define ETH_OTHER_FRAME_TYPE 0x00400000
  423. #define ETH_LAYER_2_IS_ETH_V_2 0x00800000
  424. #define ETH_FRAME_TYPE_IP_V_4 0x01000000
  425. #define ETH_FRAME_HEADER_OK 0x02000000
  426. #define ETH_RX_LAST_DESC 0x04000000
  427. #define ETH_RX_FIRST_DESC 0x08000000
  428. #define ETH_UNKNOWN_DESTINATION_ADDR 0x10000000
  429. #define ETH_RX_ENABLE_INTERRUPT 0x20000000
  430. #define ETH_LAYER_4_CHECKSUM_OK 0x40000000
  431. /* Rx descriptors byte count */
  432. #define ETH_FRAME_FRAGMENTED 0x00000004
  433. /* Tx descriptors command */
  434. #define ETH_LAYER_4_CHECKSUM_FIRST_DESC 0x00000400
  435. #define ETH_FRAME_SET_TO_VLAN 0x00008000
  436. #define ETH_UDP_FRAME 0x00010000
  437. #define ETH_GEN_TCP_UDP_CHECKSUM 0x00020000
  438. #define ETH_GEN_IP_V_4_CHECKSUM 0x00040000
  439. #define ETH_ZERO_PADDING 0x00080000
  440. #define ETH_TX_LAST_DESC 0x00100000
  441. #define ETH_TX_FIRST_DESC 0x00200000
  442. #define ETH_GEN_CRC 0x00400000
  443. #define ETH_TX_ENABLE_INTERRUPT 0x00800000
  444. #define ETH_AUTO_MODE 0x40000000
  445. #define ETH_TX_IHL_SHIFT 11
  446. /* typedefs */
  447. typedef enum _eth_func_ret_status {
  448. ETH_OK, /* Returned as expected. */
  449. ETH_ERROR, /* Fundamental error. */
  450. ETH_RETRY, /* Could not process request. Try later.*/
  451. ETH_END_OF_JOB, /* Ring has nothing to process. */
  452. ETH_QUEUE_FULL, /* Ring resource error. */
  453. ETH_QUEUE_LAST_RESOURCE /* Ring resources about to exhaust. */
  454. } ETH_FUNC_RET_STATUS;
  455. typedef enum _eth_target {
  456. ETH_TARGET_DRAM,
  457. ETH_TARGET_DEVICE,
  458. ETH_TARGET_CBS,
  459. ETH_TARGET_PCI0,
  460. ETH_TARGET_PCI1
  461. } ETH_TARGET;
  462. /* These are for big-endian machines. Little endian needs different
  463. * definitions.
  464. */
  465. #if defined(__BIG_ENDIAN)
  466. struct eth_rx_desc {
  467. u16 byte_cnt; /* Descriptor buffer byte count */
  468. u16 buf_size; /* Buffer size */
  469. u32 cmd_sts; /* Descriptor command status */
  470. u32 next_desc_ptr; /* Next descriptor pointer */
  471. u32 buf_ptr; /* Descriptor buffer pointer */
  472. };
  473. struct eth_tx_desc {
  474. u16 byte_cnt; /* buffer byte count */
  475. u16 l4i_chk; /* CPU provided TCP checksum */
  476. u32 cmd_sts; /* Command/status field */
  477. u32 next_desc_ptr; /* Pointer to next descriptor */
  478. u32 buf_ptr; /* pointer to buffer for this descriptor*/
  479. };
  480. #elif defined(__LITTLE_ENDIAN)
  481. struct eth_rx_desc {
  482. u32 cmd_sts; /* Descriptor command status */
  483. u16 buf_size; /* Buffer size */
  484. u16 byte_cnt; /* Descriptor buffer byte count */
  485. u32 buf_ptr; /* Descriptor buffer pointer */
  486. u32 next_desc_ptr; /* Next descriptor pointer */
  487. };
  488. struct eth_tx_desc {
  489. u32 cmd_sts; /* Command/status field */
  490. u16 l4i_chk; /* CPU provided TCP checksum */
  491. u16 byte_cnt; /* buffer byte count */
  492. u32 buf_ptr; /* pointer to buffer for this descriptor*/
  493. u32 next_desc_ptr; /* Pointer to next descriptor */
  494. };
  495. #else
  496. #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
  497. #endif
  498. /* Unified struct for Rx and Tx operations. The user is not required to */
  499. /* be familier with neither Tx nor Rx descriptors. */
  500. struct pkt_info {
  501. unsigned short byte_cnt; /* Descriptor buffer byte count */
  502. unsigned short l4i_chk; /* Tx CPU provided TCP Checksum */
  503. unsigned int cmd_sts; /* Descriptor command status */
  504. dma_addr_t buf_ptr; /* Descriptor buffer pointer */
  505. struct sk_buff *return_info; /* User resource return information */
  506. };
  507. /* Ethernet port specific information */
  508. struct mv643xx_mib_counters {
  509. u64 good_octets_received;
  510. u32 bad_octets_received;
  511. u32 internal_mac_transmit_err;
  512. u32 good_frames_received;
  513. u32 bad_frames_received;
  514. u32 broadcast_frames_received;
  515. u32 multicast_frames_received;
  516. u32 frames_64_octets;
  517. u32 frames_65_to_127_octets;
  518. u32 frames_128_to_255_octets;
  519. u32 frames_256_to_511_octets;
  520. u32 frames_512_to_1023_octets;
  521. u32 frames_1024_to_max_octets;
  522. u64 good_octets_sent;
  523. u32 good_frames_sent;
  524. u32 excessive_collision;
  525. u32 multicast_frames_sent;
  526. u32 broadcast_frames_sent;
  527. u32 unrec_mac_control_received;
  528. u32 fc_sent;
  529. u32 good_fc_received;
  530. u32 bad_fc_received;
  531. u32 undersize_received;
  532. u32 fragments_received;
  533. u32 oversize_received;
  534. u32 jabber_received;
  535. u32 mac_receive_error;
  536. u32 bad_crc_event;
  537. u32 collision;
  538. u32 late_collision;
  539. };
  540. struct mv643xx_private {
  541. int port_num; /* User Ethernet port number */
  542. u32 rx_sram_addr; /* Base address of rx sram area */
  543. u32 rx_sram_size; /* Size of rx sram area */
  544. u32 tx_sram_addr; /* Base address of tx sram area */
  545. u32 tx_sram_size; /* Size of tx sram area */
  546. int rx_resource_err; /* Rx ring resource error flag */
  547. /* Tx/Rx rings managment indexes fields. For driver use */
  548. /* Next available and first returning Rx resource */
  549. int rx_curr_desc_q, rx_used_desc_q;
  550. /* Next available and first returning Tx resource */
  551. int tx_curr_desc_q, tx_used_desc_q;
  552. #ifdef MV643XX_TX_FAST_REFILL
  553. u32 tx_clean_threshold;
  554. #endif
  555. struct eth_rx_desc *p_rx_desc_area;
  556. dma_addr_t rx_desc_dma;
  557. int rx_desc_area_size;
  558. struct sk_buff **rx_skb;
  559. struct eth_tx_desc *p_tx_desc_area;
  560. dma_addr_t tx_desc_dma;
  561. int tx_desc_area_size;
  562. struct sk_buff **tx_skb;
  563. struct work_struct tx_timeout_task;
  564. struct net_device *dev;
  565. struct napi_struct napi;
  566. struct net_device_stats stats;
  567. struct mv643xx_mib_counters mib_counters;
  568. spinlock_t lock;
  569. /* Size of Tx Ring per queue */
  570. int tx_ring_size;
  571. /* Number of tx descriptors in use */
  572. int tx_desc_count;
  573. /* Size of Rx Ring per queue */
  574. int rx_ring_size;
  575. /* Number of rx descriptors in use */
  576. int rx_desc_count;
  577. /*
  578. * Used in case RX Ring is empty, which can be caused when
  579. * system does not have resources (skb's)
  580. */
  581. struct timer_list timeout;
  582. u32 rx_int_coal;
  583. u32 tx_int_coal;
  584. struct mii_if_info mii;
  585. };
  586. /* Port operation control routines */
  587. static void eth_port_init(struct mv643xx_private *mp);
  588. static void eth_port_reset(unsigned int eth_port_num);
  589. static void eth_port_start(struct net_device *dev);
  590. /* PHY and MIB routines */
  591. static void ethernet_phy_reset(unsigned int eth_port_num);
  592. static void eth_port_write_smi_reg(unsigned int eth_port_num,
  593. unsigned int phy_reg, unsigned int value);
  594. static void eth_port_read_smi_reg(unsigned int eth_port_num,
  595. unsigned int phy_reg, unsigned int *value);
  596. static void eth_clear_mib_counters(unsigned int eth_port_num);
  597. /* Port data flow control routines */
  598. static ETH_FUNC_RET_STATUS eth_port_receive(struct mv643xx_private *mp,
  599. struct pkt_info *p_pkt_info);
  600. static ETH_FUNC_RET_STATUS eth_rx_return_buff(struct mv643xx_private *mp,
  601. struct pkt_info *p_pkt_info);
  602. #endif /* __MV643XX_ETH_H__ */