pcic.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026
  1. /*
  2. * pcic.c: MicroSPARC-IIep PCI controller support
  3. *
  4. * Copyright (C) 1998 V. Roganov and G. Raiko
  5. *
  6. * Code is derived from Ultra/PCI PSYCHO controller support, see that
  7. * for author info.
  8. *
  9. * Support for diverse IIep based platforms by Pete Zaitcev.
  10. * CP-1200 by Eric Brower.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/types.h>
  14. #include <linux/init.h>
  15. #include <linux/mm.h>
  16. #include <linux/slab.h>
  17. #include <linux/jiffies.h>
  18. #include <asm/ebus.h>
  19. #include <asm/sbus.h> /* for sanity check... */
  20. #include <asm/swift.h> /* for cache flushing. */
  21. #include <asm/io.h>
  22. #include <linux/ctype.h>
  23. #include <linux/pci.h>
  24. #include <linux/time.h>
  25. #include <linux/timex.h>
  26. #include <linux/interrupt.h>
  27. #include <asm/irq.h>
  28. #include <asm/oplib.h>
  29. #include <asm/prom.h>
  30. #include <asm/pcic.h>
  31. #include <asm/timer.h>
  32. #include <asm/uaccess.h>
  33. #include <asm/irq_regs.h>
  34. #include "irq.h"
  35. /*
  36. * I studied different documents and many live PROMs both from 2.30
  37. * family and 3.xx versions. I came to the amazing conclusion: there is
  38. * absolutely no way to route interrupts in IIep systems relying on
  39. * information which PROM presents. We must hardcode interrupt routing
  40. * schematics. And this actually sucks. -- zaitcev 1999/05/12
  41. *
  42. * To find irq for a device we determine which routing map
  43. * is in effect or, in other words, on which machine we are running.
  44. * We use PROM name for this although other techniques may be used
  45. * in special cases (Gleb reports a PROMless IIep based system).
  46. * Once we know the map we take device configuration address and
  47. * find PCIC pin number where INT line goes. Then we may either program
  48. * preferred irq into the PCIC or supply the preexisting irq to the device.
  49. */
  50. struct pcic_ca2irq {
  51. unsigned char busno; /* PCI bus number */
  52. unsigned char devfn; /* Configuration address */
  53. unsigned char pin; /* PCIC external interrupt pin */
  54. unsigned char irq; /* Preferred IRQ (mappable in PCIC) */
  55. unsigned int force; /* Enforce preferred IRQ */
  56. };
  57. struct pcic_sn2list {
  58. char *sysname;
  59. struct pcic_ca2irq *intmap;
  60. int mapdim;
  61. };
  62. /*
  63. * JavaEngine-1 apparently has different versions.
  64. *
  65. * According to communications with Sun folks, for P2 build 501-4628-03:
  66. * pin 0 - parallel, audio;
  67. * pin 1 - Ethernet;
  68. * pin 2 - su;
  69. * pin 3 - PS/2 kbd and mouse.
  70. *
  71. * OEM manual (805-1486):
  72. * pin 0: Ethernet
  73. * pin 1: All EBus
  74. * pin 2: IGA (unused)
  75. * pin 3: Not connected
  76. * OEM manual says that 501-4628 & 501-4811 are the same thing,
  77. * only the latter has NAND flash in place.
  78. *
  79. * So far unofficial Sun wins over the OEM manual. Poor OEMs...
  80. */
  81. static struct pcic_ca2irq pcic_i_je1a[] = { /* 501-4811-03 */
  82. { 0, 0x00, 2, 12, 0 }, /* EBus: hogs all */
  83. { 0, 0x01, 1, 6, 1 }, /* Happy Meal */
  84. { 0, 0x80, 0, 7, 0 }, /* IGA (unused) */
  85. };
  86. /* XXX JS-E entry is incomplete - PCI Slot 2 address (pin 7)? */
  87. static struct pcic_ca2irq pcic_i_jse[] = {
  88. { 0, 0x00, 0, 13, 0 }, /* Ebus - serial and keyboard */
  89. { 0, 0x01, 1, 6, 0 }, /* hme */
  90. { 0, 0x08, 2, 9, 0 }, /* VGA - we hope not used :) */
  91. { 0, 0x10, 6, 8, 0 }, /* PCI INTA# in Slot 1 */
  92. { 0, 0x18, 7, 12, 0 }, /* PCI INTA# in Slot 2, shared w. RTC */
  93. { 0, 0x38, 4, 9, 0 }, /* All ISA devices. Read 8259. */
  94. { 0, 0x80, 5, 11, 0 }, /* EIDE */
  95. /* {0,0x88, 0,0,0} - unknown device... PMU? Probably no interrupt. */
  96. { 0, 0xA0, 4, 9, 0 }, /* USB */
  97. /*
  98. * Some pins belong to non-PCI devices, we hardcode them in drivers.
  99. * sun4m timers - irq 10, 14
  100. * PC style RTC - pin 7, irq 4 ?
  101. * Smart card, Parallel - pin 4 shared with USB, ISA
  102. * audio - pin 3, irq 5 ?
  103. */
  104. };
  105. /* SPARCengine-6 was the original release name of CP1200.
  106. * The documentation differs between the two versions
  107. */
  108. static struct pcic_ca2irq pcic_i_se6[] = {
  109. { 0, 0x08, 0, 2, 0 }, /* SCSI */
  110. { 0, 0x01, 1, 6, 0 }, /* HME */
  111. { 0, 0x00, 3, 13, 0 }, /* EBus */
  112. };
  113. /*
  114. * Krups (courtesy of Varol Kaptan)
  115. * No documentation available, but it was easy to guess
  116. * because it was very similar to Espresso.
  117. *
  118. * pin 0 - kbd, mouse, serial;
  119. * pin 1 - Ethernet;
  120. * pin 2 - igs (we do not use it);
  121. * pin 3 - audio;
  122. * pin 4,5,6 - unused;
  123. * pin 7 - RTC (from P2 onwards as David B. says).
  124. */
  125. static struct pcic_ca2irq pcic_i_jk[] = {
  126. { 0, 0x00, 0, 13, 0 }, /* Ebus - serial and keyboard */
  127. { 0, 0x01, 1, 6, 0 }, /* hme */
  128. };
  129. /*
  130. * Several entries in this list may point to the same routing map
  131. * as several PROMs may be installed on the same physical board.
  132. */
  133. #define SN2L_INIT(name, map) \
  134. { name, map, ARRAY_SIZE(map) }
  135. static struct pcic_sn2list pcic_known_sysnames[] = {
  136. SN2L_INIT("SUNW,JavaEngine1", pcic_i_je1a), /* JE1, PROM 2.32 */
  137. SN2L_INIT("SUNW,JS-E", pcic_i_jse), /* PROLL JavaStation-E */
  138. SN2L_INIT("SUNW,SPARCengine-6", pcic_i_se6), /* SPARCengine-6/CP-1200 */
  139. SN2L_INIT("SUNW,JS-NC", pcic_i_jk), /* PROLL JavaStation-NC */
  140. SN2L_INIT("SUNW,JSIIep", pcic_i_jk), /* OBP JavaStation-NC */
  141. { NULL, NULL, 0 }
  142. };
  143. /*
  144. * Only one PCIC per IIep,
  145. * and since we have no SMP IIep, only one per system.
  146. */
  147. static int pcic0_up;
  148. static struct linux_pcic pcic0;
  149. void __iomem *pcic_regs;
  150. volatile int pcic_speculative;
  151. volatile int pcic_trapped;
  152. static void pci_do_gettimeofday(struct timeval *tv);
  153. static int pci_do_settimeofday(struct timespec *tv);
  154. #define CONFIG_CMD(bus, device_fn, where) (0x80000000 | (((unsigned int)bus) << 16) | (((unsigned int)device_fn) << 8) | (where & ~3))
  155. static int pcic_read_config_dword(unsigned int busno, unsigned int devfn,
  156. int where, u32 *value)
  157. {
  158. struct linux_pcic *pcic;
  159. unsigned long flags;
  160. pcic = &pcic0;
  161. local_irq_save(flags);
  162. #if 0 /* does not fail here */
  163. pcic_speculative = 1;
  164. pcic_trapped = 0;
  165. #endif
  166. writel(CONFIG_CMD(busno, devfn, where), pcic->pcic_config_space_addr);
  167. #if 0 /* does not fail here */
  168. nop();
  169. if (pcic_trapped) {
  170. local_irq_restore(flags);
  171. *value = ~0;
  172. return 0;
  173. }
  174. #endif
  175. pcic_speculative = 2;
  176. pcic_trapped = 0;
  177. *value = readl(pcic->pcic_config_space_data + (where&4));
  178. nop();
  179. if (pcic_trapped) {
  180. pcic_speculative = 0;
  181. local_irq_restore(flags);
  182. *value = ~0;
  183. return 0;
  184. }
  185. pcic_speculative = 0;
  186. local_irq_restore(flags);
  187. return 0;
  188. }
  189. static int pcic_read_config(struct pci_bus *bus, unsigned int devfn,
  190. int where, int size, u32 *val)
  191. {
  192. unsigned int v;
  193. if (bus->number != 0) return -EINVAL;
  194. switch (size) {
  195. case 1:
  196. pcic_read_config_dword(bus->number, devfn, where&~3, &v);
  197. *val = 0xff & (v >> (8*(where & 3)));
  198. return 0;
  199. case 2:
  200. if (where&1) return -EINVAL;
  201. pcic_read_config_dword(bus->number, devfn, where&~3, &v);
  202. *val = 0xffff & (v >> (8*(where & 3)));
  203. return 0;
  204. case 4:
  205. if (where&3) return -EINVAL;
  206. pcic_read_config_dword(bus->number, devfn, where&~3, val);
  207. return 0;
  208. }
  209. return -EINVAL;
  210. }
  211. static int pcic_write_config_dword(unsigned int busno, unsigned int devfn,
  212. int where, u32 value)
  213. {
  214. struct linux_pcic *pcic;
  215. unsigned long flags;
  216. pcic = &pcic0;
  217. local_irq_save(flags);
  218. writel(CONFIG_CMD(busno, devfn, where), pcic->pcic_config_space_addr);
  219. writel(value, pcic->pcic_config_space_data + (where&4));
  220. local_irq_restore(flags);
  221. return 0;
  222. }
  223. static int pcic_write_config(struct pci_bus *bus, unsigned int devfn,
  224. int where, int size, u32 val)
  225. {
  226. unsigned int v;
  227. if (bus->number != 0) return -EINVAL;
  228. switch (size) {
  229. case 1:
  230. pcic_read_config_dword(bus->number, devfn, where&~3, &v);
  231. v = (v & ~(0xff << (8*(where&3)))) |
  232. ((0xff&val) << (8*(where&3)));
  233. return pcic_write_config_dword(bus->number, devfn, where&~3, v);
  234. case 2:
  235. if (where&1) return -EINVAL;
  236. pcic_read_config_dword(bus->number, devfn, where&~3, &v);
  237. v = (v & ~(0xffff << (8*(where&3)))) |
  238. ((0xffff&val) << (8*(where&3)));
  239. return pcic_write_config_dword(bus->number, devfn, where&~3, v);
  240. case 4:
  241. if (where&3) return -EINVAL;
  242. return pcic_write_config_dword(bus->number, devfn, where, val);
  243. }
  244. return -EINVAL;
  245. }
  246. static struct pci_ops pcic_ops = {
  247. .read = pcic_read_config,
  248. .write = pcic_write_config,
  249. };
  250. /*
  251. * On sparc64 pcibios_init() calls pci_controller_probe().
  252. * We want PCIC probed little ahead so that interrupt controller
  253. * would be operational.
  254. */
  255. int __init pcic_probe(void)
  256. {
  257. struct linux_pcic *pcic;
  258. struct linux_prom_registers regs[PROMREG_MAX];
  259. struct linux_pbm_info* pbm;
  260. char namebuf[64];
  261. int node;
  262. int err;
  263. if (pcic0_up) {
  264. prom_printf("PCIC: called twice!\n");
  265. prom_halt();
  266. }
  267. pcic = &pcic0;
  268. node = prom_getchild (prom_root_node);
  269. node = prom_searchsiblings (node, "pci");
  270. if (node == 0)
  271. return -ENODEV;
  272. /*
  273. * Map in PCIC register set, config space, and IO base
  274. */
  275. err = prom_getproperty(node, "reg", (char*)regs, sizeof(regs));
  276. if (err == 0 || err == -1) {
  277. prom_printf("PCIC: Error, cannot get PCIC registers "
  278. "from PROM.\n");
  279. prom_halt();
  280. }
  281. pcic0_up = 1;
  282. pcic->pcic_res_regs.name = "pcic_registers";
  283. pcic->pcic_regs = ioremap(regs[0].phys_addr, regs[0].reg_size);
  284. if (!pcic->pcic_regs) {
  285. prom_printf("PCIC: Error, cannot map PCIC registers.\n");
  286. prom_halt();
  287. }
  288. pcic->pcic_res_io.name = "pcic_io";
  289. if ((pcic->pcic_io = (unsigned long)
  290. ioremap(regs[1].phys_addr, 0x10000)) == 0) {
  291. prom_printf("PCIC: Error, cannot map PCIC IO Base.\n");
  292. prom_halt();
  293. }
  294. pcic->pcic_res_cfg_addr.name = "pcic_cfg_addr";
  295. if ((pcic->pcic_config_space_addr =
  296. ioremap(regs[2].phys_addr, regs[2].reg_size * 2)) == 0) {
  297. prom_printf("PCIC: Error, cannot map "
  298. "PCI Configuration Space Address.\n");
  299. prom_halt();
  300. }
  301. /*
  302. * Docs say three least significant bits in address and data
  303. * must be the same. Thus, we need adjust size of data.
  304. */
  305. pcic->pcic_res_cfg_data.name = "pcic_cfg_data";
  306. if ((pcic->pcic_config_space_data =
  307. ioremap(regs[3].phys_addr, regs[3].reg_size * 2)) == 0) {
  308. prom_printf("PCIC: Error, cannot map "
  309. "PCI Configuration Space Data.\n");
  310. prom_halt();
  311. }
  312. pbm = &pcic->pbm;
  313. pbm->prom_node = node;
  314. prom_getstring(node, "name", namebuf, 63); namebuf[63] = 0;
  315. strcpy(pbm->prom_name, namebuf);
  316. {
  317. extern volatile int t_nmi[1];
  318. extern int pcic_nmi_trap_patch[1];
  319. t_nmi[0] = pcic_nmi_trap_patch[0];
  320. t_nmi[1] = pcic_nmi_trap_patch[1];
  321. t_nmi[2] = pcic_nmi_trap_patch[2];
  322. t_nmi[3] = pcic_nmi_trap_patch[3];
  323. swift_flush_dcache();
  324. pcic_regs = pcic->pcic_regs;
  325. }
  326. prom_getstring(prom_root_node, "name", namebuf, 63); namebuf[63] = 0;
  327. {
  328. struct pcic_sn2list *p;
  329. for (p = pcic_known_sysnames; p->sysname != NULL; p++) {
  330. if (strcmp(namebuf, p->sysname) == 0)
  331. break;
  332. }
  333. pcic->pcic_imap = p->intmap;
  334. pcic->pcic_imdim = p->mapdim;
  335. }
  336. if (pcic->pcic_imap == NULL) {
  337. /*
  338. * We do not panic here for the sake of embedded systems.
  339. */
  340. printk("PCIC: System %s is unknown, cannot route interrupts\n",
  341. namebuf);
  342. }
  343. return 0;
  344. }
  345. static void __init pcic_pbm_scan_bus(struct linux_pcic *pcic)
  346. {
  347. struct linux_pbm_info *pbm = &pcic->pbm;
  348. pbm->pci_bus = pci_scan_bus(pbm->pci_first_busno, &pcic_ops, pbm);
  349. #if 0 /* deadwood transplanted from sparc64 */
  350. pci_fill_in_pbm_cookies(pbm->pci_bus, pbm, pbm->prom_node);
  351. pci_record_assignments(pbm, pbm->pci_bus);
  352. pci_assign_unassigned(pbm, pbm->pci_bus);
  353. pci_fixup_irq(pbm, pbm->pci_bus);
  354. #endif
  355. }
  356. /*
  357. * Main entry point from the PCI subsystem.
  358. */
  359. static int __init pcic_init(void)
  360. {
  361. struct linux_pcic *pcic;
  362. /*
  363. * PCIC should be initialized at start of the timer.
  364. * So, here we report the presence of PCIC and do some magic passes.
  365. */
  366. if(!pcic0_up)
  367. return 0;
  368. pcic = &pcic0;
  369. /*
  370. * Switch off IOTLB translation.
  371. */
  372. writeb(PCI_DVMA_CONTROL_IOTLB_DISABLE,
  373. pcic->pcic_regs+PCI_DVMA_CONTROL);
  374. /*
  375. * Increase mapped size for PCI memory space (DMA access).
  376. * Should be done in that order (size first, address second).
  377. * Why we couldn't set up 4GB and forget about it? XXX
  378. */
  379. writel(0xF0000000UL, pcic->pcic_regs+PCI_SIZE_0);
  380. writel(0+PCI_BASE_ADDRESS_SPACE_MEMORY,
  381. pcic->pcic_regs+PCI_BASE_ADDRESS_0);
  382. pcic_pbm_scan_bus(pcic);
  383. ebus_init();
  384. return 0;
  385. }
  386. int pcic_present(void)
  387. {
  388. return pcic0_up;
  389. }
  390. static int __init pdev_to_pnode(struct linux_pbm_info *pbm,
  391. struct pci_dev *pdev)
  392. {
  393. struct linux_prom_pci_registers regs[PROMREG_MAX];
  394. int err;
  395. int node = prom_getchild(pbm->prom_node);
  396. while(node) {
  397. err = prom_getproperty(node, "reg",
  398. (char *)&regs[0], sizeof(regs));
  399. if(err != 0 && err != -1) {
  400. unsigned long devfn = (regs[0].which_io >> 8) & 0xff;
  401. if(devfn == pdev->devfn)
  402. return node;
  403. }
  404. node = prom_getsibling(node);
  405. }
  406. return 0;
  407. }
  408. static inline struct pcidev_cookie *pci_devcookie_alloc(void)
  409. {
  410. return kmalloc(sizeof(struct pcidev_cookie), GFP_ATOMIC);
  411. }
  412. static void pcic_map_pci_device(struct linux_pcic *pcic,
  413. struct pci_dev *dev, int node)
  414. {
  415. char namebuf[64];
  416. unsigned long address;
  417. unsigned long flags;
  418. int j;
  419. if (node == 0 || node == -1) {
  420. strcpy(namebuf, "???");
  421. } else {
  422. prom_getstring(node, "name", namebuf, 63); namebuf[63] = 0;
  423. }
  424. for (j = 0; j < 6; j++) {
  425. address = dev->resource[j].start;
  426. if (address == 0) break; /* are sequential */
  427. flags = dev->resource[j].flags;
  428. if ((flags & IORESOURCE_IO) != 0) {
  429. if (address < 0x10000) {
  430. /*
  431. * A device responds to I/O cycles on PCI.
  432. * We generate these cycles with memory
  433. * access into the fixed map (phys 0x30000000).
  434. *
  435. * Since a device driver does not want to
  436. * do ioremap() before accessing PC-style I/O,
  437. * we supply virtual, ready to access address.
  438. *
  439. * Ebus devices do not come here even if
  440. * CheerIO makes a similar conversion.
  441. * See ebus.c for details.
  442. *
  443. * Note that request_region()
  444. * works for these devices.
  445. *
  446. * XXX Neat trick, but it's a *bad* idea
  447. * to shit into regions like that.
  448. * What if we want to allocate one more
  449. * PCI base address...
  450. */
  451. dev->resource[j].start =
  452. pcic->pcic_io + address;
  453. dev->resource[j].end = 1; /* XXX */
  454. dev->resource[j].flags =
  455. (flags & ~IORESOURCE_IO) | IORESOURCE_MEM;
  456. } else {
  457. /*
  458. * OOPS... PCI Spec allows this. Sun does
  459. * not have any devices getting above 64K
  460. * so it must be user with a weird I/O
  461. * board in a PCI slot. We must remap it
  462. * under 64K but it is not done yet. XXX
  463. */
  464. printk("PCIC: Skipping I/O space at 0x%lx, "
  465. "this will Oops if a driver attaches "
  466. "device '%s' at %02x:%02x)\n", address,
  467. namebuf, dev->bus->number, dev->devfn);
  468. }
  469. }
  470. }
  471. }
  472. static void
  473. pcic_fill_irq(struct linux_pcic *pcic, struct pci_dev *dev, int node)
  474. {
  475. struct pcic_ca2irq *p;
  476. int i, ivec;
  477. char namebuf[64];
  478. if (node == 0 || node == -1) {
  479. strcpy(namebuf, "???");
  480. } else {
  481. prom_getstring(node, "name", namebuf, sizeof(namebuf));
  482. }
  483. if ((p = pcic->pcic_imap) == 0) {
  484. dev->irq = 0;
  485. return;
  486. }
  487. for (i = 0; i < pcic->pcic_imdim; i++) {
  488. if (p->busno == dev->bus->number && p->devfn == dev->devfn)
  489. break;
  490. p++;
  491. }
  492. if (i >= pcic->pcic_imdim) {
  493. printk("PCIC: device %s devfn %02x:%02x not found in %d\n",
  494. namebuf, dev->bus->number, dev->devfn, pcic->pcic_imdim);
  495. dev->irq = 0;
  496. return;
  497. }
  498. i = p->pin;
  499. if (i >= 0 && i < 4) {
  500. ivec = readw(pcic->pcic_regs+PCI_INT_SELECT_LO);
  501. dev->irq = ivec >> (i << 2) & 0xF;
  502. } else if (i >= 4 && i < 8) {
  503. ivec = readw(pcic->pcic_regs+PCI_INT_SELECT_HI);
  504. dev->irq = ivec >> ((i-4) << 2) & 0xF;
  505. } else { /* Corrupted map */
  506. printk("PCIC: BAD PIN %d\n", i); for (;;) {}
  507. }
  508. /* P3 */ /* printk("PCIC: device %s pin %d ivec 0x%x irq %x\n", namebuf, i, ivec, dev->irq); */
  509. /*
  510. * dev->irq=0 means PROM did not bother to program the upper
  511. * half of PCIC. This happens on JS-E with PROM 3.11, for instance.
  512. */
  513. if (dev->irq == 0 || p->force) {
  514. if (p->irq == 0 || p->irq >= 15) { /* Corrupted map */
  515. printk("PCIC: BAD IRQ %d\n", p->irq); for (;;) {}
  516. }
  517. printk("PCIC: setting irq %d at pin %d for device %02x:%02x\n",
  518. p->irq, p->pin, dev->bus->number, dev->devfn);
  519. dev->irq = p->irq;
  520. i = p->pin;
  521. if (i >= 4) {
  522. ivec = readw(pcic->pcic_regs+PCI_INT_SELECT_HI);
  523. ivec &= ~(0xF << ((i - 4) << 2));
  524. ivec |= p->irq << ((i - 4) << 2);
  525. writew(ivec, pcic->pcic_regs+PCI_INT_SELECT_HI);
  526. } else {
  527. ivec = readw(pcic->pcic_regs+PCI_INT_SELECT_LO);
  528. ivec &= ~(0xF << (i << 2));
  529. ivec |= p->irq << (i << 2);
  530. writew(ivec, pcic->pcic_regs+PCI_INT_SELECT_LO);
  531. }
  532. }
  533. return;
  534. }
  535. /*
  536. * Normally called from {do_}pci_scan_bus...
  537. */
  538. void __devinit pcibios_fixup_bus(struct pci_bus *bus)
  539. {
  540. struct pci_dev *dev;
  541. int i, has_io, has_mem;
  542. unsigned int cmd;
  543. struct linux_pcic *pcic;
  544. /* struct linux_pbm_info* pbm = &pcic->pbm; */
  545. int node;
  546. struct pcidev_cookie *pcp;
  547. if (!pcic0_up) {
  548. printk("pcibios_fixup_bus: no PCIC\n");
  549. return;
  550. }
  551. pcic = &pcic0;
  552. /*
  553. * Next crud is an equivalent of pbm = pcic_bus_to_pbm(bus);
  554. */
  555. if (bus->number != 0) {
  556. printk("pcibios_fixup_bus: nonzero bus 0x%x\n", bus->number);
  557. return;
  558. }
  559. list_for_each_entry(dev, &bus->devices, bus_list) {
  560. /*
  561. * Comment from i386 branch:
  562. * There are buggy BIOSes that forget to enable I/O and memory
  563. * access to PCI devices. We try to fix this, but we need to
  564. * be sure that the BIOS didn't forget to assign an address
  565. * to the device. [mj]
  566. * OBP is a case of such BIOS :-)
  567. */
  568. has_io = has_mem = 0;
  569. for(i=0; i<6; i++) {
  570. unsigned long f = dev->resource[i].flags;
  571. if (f & IORESOURCE_IO) {
  572. has_io = 1;
  573. } else if (f & IORESOURCE_MEM)
  574. has_mem = 1;
  575. }
  576. pcic_read_config(dev->bus, dev->devfn, PCI_COMMAND, 2, &cmd);
  577. if (has_io && !(cmd & PCI_COMMAND_IO)) {
  578. printk("PCIC: Enabling I/O for device %02x:%02x\n",
  579. dev->bus->number, dev->devfn);
  580. cmd |= PCI_COMMAND_IO;
  581. pcic_write_config(dev->bus, dev->devfn,
  582. PCI_COMMAND, 2, cmd);
  583. }
  584. if (has_mem && !(cmd & PCI_COMMAND_MEMORY)) {
  585. printk("PCIC: Enabling memory for device %02x:%02x\n",
  586. dev->bus->number, dev->devfn);
  587. cmd |= PCI_COMMAND_MEMORY;
  588. pcic_write_config(dev->bus, dev->devfn,
  589. PCI_COMMAND, 2, cmd);
  590. }
  591. node = pdev_to_pnode(&pcic->pbm, dev);
  592. if(node == 0)
  593. node = -1;
  594. /* cookies */
  595. pcp = pci_devcookie_alloc();
  596. pcp->pbm = &pcic->pbm;
  597. pcp->prom_node = of_find_node_by_phandle(node);
  598. dev->sysdata = pcp;
  599. /* fixing I/O to look like memory */
  600. if ((dev->class>>16) != PCI_BASE_CLASS_BRIDGE)
  601. pcic_map_pci_device(pcic, dev, node);
  602. pcic_fill_irq(pcic, dev, node);
  603. }
  604. }
  605. /*
  606. * pcic_pin_to_irq() is exported to ebus.c.
  607. */
  608. unsigned int
  609. pcic_pin_to_irq(unsigned int pin, const char *name)
  610. {
  611. struct linux_pcic *pcic = &pcic0;
  612. unsigned int irq;
  613. unsigned int ivec;
  614. if (pin < 4) {
  615. ivec = readw(pcic->pcic_regs+PCI_INT_SELECT_LO);
  616. irq = ivec >> (pin << 2) & 0xF;
  617. } else if (pin < 8) {
  618. ivec = readw(pcic->pcic_regs+PCI_INT_SELECT_HI);
  619. irq = ivec >> ((pin-4) << 2) & 0xF;
  620. } else { /* Corrupted map */
  621. printk("PCIC: BAD PIN %d FOR %s\n", pin, name);
  622. for (;;) {} /* XXX Cannot panic properly in case of PROLL */
  623. }
  624. /* P3 */ /* printk("PCIC: dev %s pin %d ivec 0x%x irq %x\n", name, pin, ivec, irq); */
  625. return irq;
  626. }
  627. /* Makes compiler happy */
  628. static volatile int pcic_timer_dummy;
  629. static void pcic_clear_clock_irq(void)
  630. {
  631. pcic_timer_dummy = readl(pcic0.pcic_regs+PCI_SYS_LIMIT);
  632. }
  633. static irqreturn_t pcic_timer_handler (int irq, void *h)
  634. {
  635. write_seqlock(&xtime_lock); /* Dummy, to show that we remember */
  636. pcic_clear_clock_irq();
  637. do_timer(1);
  638. write_sequnlock(&xtime_lock);
  639. #ifndef CONFIG_SMP
  640. update_process_times(user_mode(get_irq_regs()));
  641. #endif
  642. return IRQ_HANDLED;
  643. }
  644. #define USECS_PER_JIFFY 10000 /* We have 100HZ "standard" timer for sparc */
  645. #define TICK_TIMER_LIMIT ((100*1000000/4)/100)
  646. void __init pci_time_init(void)
  647. {
  648. struct linux_pcic *pcic = &pcic0;
  649. unsigned long v;
  650. int timer_irq, irq;
  651. /* A hack until do_gettimeofday prototype is moved to arch specific headers
  652. and btfixupped. Patch do_gettimeofday with ba pci_do_gettimeofday; nop */
  653. ((unsigned int *)do_gettimeofday)[0] =
  654. 0x10800000 | ((((unsigned long)pci_do_gettimeofday -
  655. (unsigned long)do_gettimeofday) >> 2) & 0x003fffff);
  656. ((unsigned int *)do_gettimeofday)[1] = 0x01000000;
  657. BTFIXUPSET_CALL(bus_do_settimeofday, pci_do_settimeofday, BTFIXUPCALL_NORM);
  658. btfixup();
  659. writel (TICK_TIMER_LIMIT, pcic->pcic_regs+PCI_SYS_LIMIT);
  660. /* PROM should set appropriate irq */
  661. v = readb(pcic->pcic_regs+PCI_COUNTER_IRQ);
  662. timer_irq = PCI_COUNTER_IRQ_SYS(v);
  663. writel (PCI_COUNTER_IRQ_SET(timer_irq, 0),
  664. pcic->pcic_regs+PCI_COUNTER_IRQ);
  665. irq = request_irq(timer_irq, pcic_timer_handler,
  666. (IRQF_DISABLED | SA_STATIC_ALLOC), "timer", NULL);
  667. if (irq) {
  668. prom_printf("time_init: unable to attach IRQ%d\n", timer_irq);
  669. prom_halt();
  670. }
  671. local_irq_enable();
  672. }
  673. static inline unsigned long do_gettimeoffset(void)
  674. {
  675. /*
  676. * We divide all by 100
  677. * to have microsecond resolution and to avoid overflow
  678. */
  679. unsigned long count =
  680. readl(pcic0.pcic_regs+PCI_SYS_COUNTER) & ~PCI_SYS_COUNTER_OVERFLOW;
  681. count = ((count/100)*USECS_PER_JIFFY) / (TICK_TIMER_LIMIT/100);
  682. return count;
  683. }
  684. static void pci_do_gettimeofday(struct timeval *tv)
  685. {
  686. unsigned long flags;
  687. unsigned long seq;
  688. unsigned long usec, sec;
  689. unsigned long max_ntp_tick = tick_usec - tickadj;
  690. do {
  691. seq = read_seqbegin_irqsave(&xtime_lock, flags);
  692. usec = do_gettimeoffset();
  693. /*
  694. * If time_adjust is negative then NTP is slowing the clock
  695. * so make sure not to go into next possible interval.
  696. * Better to lose some accuracy than have time go backwards..
  697. */
  698. if (unlikely(time_adjust < 0))
  699. usec = min(usec, max_ntp_tick);
  700. sec = xtime.tv_sec;
  701. usec += (xtime.tv_nsec / 1000);
  702. } while (read_seqretry_irqrestore(&xtime_lock, seq, flags));
  703. while (usec >= 1000000) {
  704. usec -= 1000000;
  705. sec++;
  706. }
  707. tv->tv_sec = sec;
  708. tv->tv_usec = usec;
  709. }
  710. static int pci_do_settimeofday(struct timespec *tv)
  711. {
  712. if ((unsigned long)tv->tv_nsec >= NSEC_PER_SEC)
  713. return -EINVAL;
  714. /*
  715. * This is revolting. We need to set "xtime" correctly. However, the
  716. * value in this location is the value at the most recent update of
  717. * wall time. Discover what correction gettimeofday() would have
  718. * made, and then undo it!
  719. */
  720. tv->tv_nsec -= 1000 * do_gettimeoffset();
  721. while (tv->tv_nsec < 0) {
  722. tv->tv_nsec += NSEC_PER_SEC;
  723. tv->tv_sec--;
  724. }
  725. wall_to_monotonic.tv_sec += xtime.tv_sec - tv->tv_sec;
  726. wall_to_monotonic.tv_nsec += xtime.tv_nsec - tv->tv_nsec;
  727. if (wall_to_monotonic.tv_nsec > NSEC_PER_SEC) {
  728. wall_to_monotonic.tv_nsec -= NSEC_PER_SEC;
  729. wall_to_monotonic.tv_sec++;
  730. }
  731. if (wall_to_monotonic.tv_nsec < 0) {
  732. wall_to_monotonic.tv_nsec += NSEC_PER_SEC;
  733. wall_to_monotonic.tv_sec--;
  734. }
  735. xtime.tv_sec = tv->tv_sec;
  736. xtime.tv_nsec = tv->tv_nsec;
  737. ntp_clear();
  738. return 0;
  739. }
  740. #if 0
  741. static void watchdog_reset() {
  742. writeb(0, pcic->pcic_regs+PCI_SYS_STATUS);
  743. }
  744. #endif
  745. /*
  746. * Other archs parse arguments here.
  747. */
  748. char * __devinit pcibios_setup(char *str)
  749. {
  750. return str;
  751. }
  752. void pcibios_align_resource(void *data, struct resource *res,
  753. resource_size_t size, resource_size_t align)
  754. {
  755. }
  756. int pcibios_enable_device(struct pci_dev *pdev, int mask)
  757. {
  758. return 0;
  759. }
  760. /*
  761. * NMI
  762. */
  763. void pcic_nmi(unsigned int pend, struct pt_regs *regs)
  764. {
  765. pend = flip_dword(pend);
  766. if (!pcic_speculative || (pend & PCI_SYS_INT_PENDING_PIO) == 0) {
  767. /*
  768. * XXX On CP-1200 PCI #SERR may happen, we do not know
  769. * what to do about it yet.
  770. */
  771. printk("Aiee, NMI pend 0x%x pc 0x%x spec %d, hanging\n",
  772. pend, (int)regs->pc, pcic_speculative);
  773. for (;;) { }
  774. }
  775. pcic_speculative = 0;
  776. pcic_trapped = 1;
  777. regs->pc = regs->npc;
  778. regs->npc += 4;
  779. }
  780. static inline unsigned long get_irqmask(int irq_nr)
  781. {
  782. return 1 << irq_nr;
  783. }
  784. static void pcic_disable_irq(unsigned int irq_nr)
  785. {
  786. unsigned long mask, flags;
  787. mask = get_irqmask(irq_nr);
  788. local_irq_save(flags);
  789. writel(mask, pcic0.pcic_regs+PCI_SYS_INT_TARGET_MASK_SET);
  790. local_irq_restore(flags);
  791. }
  792. static void pcic_enable_irq(unsigned int irq_nr)
  793. {
  794. unsigned long mask, flags;
  795. mask = get_irqmask(irq_nr);
  796. local_irq_save(flags);
  797. writel(mask, pcic0.pcic_regs+PCI_SYS_INT_TARGET_MASK_CLEAR);
  798. local_irq_restore(flags);
  799. }
  800. static void pcic_clear_profile_irq(int cpu)
  801. {
  802. printk("PCIC: unimplemented code: FILE=%s LINE=%d", __FILE__, __LINE__);
  803. }
  804. static void pcic_load_profile_irq(int cpu, unsigned int limit)
  805. {
  806. printk("PCIC: unimplemented code: FILE=%s LINE=%d", __FILE__, __LINE__);
  807. }
  808. /* We assume the caller has disabled local interrupts when these are called,
  809. * or else very bizarre behavior will result.
  810. */
  811. static void pcic_disable_pil_irq(unsigned int pil)
  812. {
  813. writel(get_irqmask(pil), pcic0.pcic_regs+PCI_SYS_INT_TARGET_MASK_SET);
  814. }
  815. static void pcic_enable_pil_irq(unsigned int pil)
  816. {
  817. writel(get_irqmask(pil), pcic0.pcic_regs+PCI_SYS_INT_TARGET_MASK_CLEAR);
  818. }
  819. void __init sun4m_pci_init_IRQ(void)
  820. {
  821. BTFIXUPSET_CALL(enable_irq, pcic_enable_irq, BTFIXUPCALL_NORM);
  822. BTFIXUPSET_CALL(disable_irq, pcic_disable_irq, BTFIXUPCALL_NORM);
  823. BTFIXUPSET_CALL(enable_pil_irq, pcic_enable_pil_irq, BTFIXUPCALL_NORM);
  824. BTFIXUPSET_CALL(disable_pil_irq, pcic_disable_pil_irq, BTFIXUPCALL_NORM);
  825. BTFIXUPSET_CALL(clear_clock_irq, pcic_clear_clock_irq, BTFIXUPCALL_NORM);
  826. BTFIXUPSET_CALL(clear_profile_irq, pcic_clear_profile_irq, BTFIXUPCALL_NORM);
  827. BTFIXUPSET_CALL(load_profile_irq, pcic_load_profile_irq, BTFIXUPCALL_NORM);
  828. }
  829. int pcibios_assign_resource(struct pci_dev *pdev, int resource)
  830. {
  831. return -ENXIO;
  832. }
  833. struct device_node *pci_device_to_OF_node(struct pci_dev *pdev)
  834. {
  835. struct pcidev_cookie *pc = pdev->sysdata;
  836. return pc->prom_node;
  837. }
  838. EXPORT_SYMBOL(pci_device_to_OF_node);
  839. /*
  840. * This probably belongs here rather than ioport.c because
  841. * we do not want this crud linked into SBus kernels.
  842. * Also, think for a moment about likes of floppy.c that
  843. * include architecture specific parts. They may want to redefine ins/outs.
  844. *
  845. * We do not use horrible macros here because we want to
  846. * advance pointer by sizeof(size).
  847. */
  848. void outsb(unsigned long addr, const void *src, unsigned long count)
  849. {
  850. while (count) {
  851. count -= 1;
  852. outb(*(const char *)src, addr);
  853. src += 1;
  854. /* addr += 1; */
  855. }
  856. }
  857. void outsw(unsigned long addr, const void *src, unsigned long count)
  858. {
  859. while (count) {
  860. count -= 2;
  861. outw(*(const short *)src, addr);
  862. src += 2;
  863. /* addr += 2; */
  864. }
  865. }
  866. void outsl(unsigned long addr, const void *src, unsigned long count)
  867. {
  868. while (count) {
  869. count -= 4;
  870. outl(*(const long *)src, addr);
  871. src += 4;
  872. /* addr += 4; */
  873. }
  874. }
  875. void insb(unsigned long addr, void *dst, unsigned long count)
  876. {
  877. while (count) {
  878. count -= 1;
  879. *(unsigned char *)dst = inb(addr);
  880. dst += 1;
  881. /* addr += 1; */
  882. }
  883. }
  884. void insw(unsigned long addr, void *dst, unsigned long count)
  885. {
  886. while (count) {
  887. count -= 2;
  888. *(unsigned short *)dst = inw(addr);
  889. dst += 2;
  890. /* addr += 2; */
  891. }
  892. }
  893. void insl(unsigned long addr, void *dst, unsigned long count)
  894. {
  895. while (count) {
  896. count -= 4;
  897. /*
  898. * XXX I am sure we are in for an unaligned trap here.
  899. */
  900. *(unsigned long *)dst = inl(addr);
  901. dst += 4;
  902. /* addr += 4; */
  903. }
  904. }
  905. subsys_initcall(pcic_init);