fw.c 61 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  4. * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #include <linux/etherdevice.h>
  35. #include <linux/mlx4/cmd.h>
  36. #include <linux/module.h>
  37. #include <linux/cache.h>
  38. #include "fw.h"
  39. #include "icm.h"
  40. enum {
  41. MLX4_COMMAND_INTERFACE_MIN_REV = 2,
  42. MLX4_COMMAND_INTERFACE_MAX_REV = 3,
  43. MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS = 3,
  44. };
  45. extern void __buggy_use_of_MLX4_GET(void);
  46. extern void __buggy_use_of_MLX4_PUT(void);
  47. static bool enable_qos;
  48. module_param(enable_qos, bool, 0444);
  49. MODULE_PARM_DESC(enable_qos, "Enable Quality of Service support in the HCA (default: off)");
  50. #define MLX4_GET(dest, source, offset) \
  51. do { \
  52. void *__p = (char *) (source) + (offset); \
  53. switch (sizeof (dest)) { \
  54. case 1: (dest) = *(u8 *) __p; break; \
  55. case 2: (dest) = be16_to_cpup(__p); break; \
  56. case 4: (dest) = be32_to_cpup(__p); break; \
  57. case 8: (dest) = be64_to_cpup(__p); break; \
  58. default: __buggy_use_of_MLX4_GET(); \
  59. } \
  60. } while (0)
  61. #define MLX4_PUT(dest, source, offset) \
  62. do { \
  63. void *__d = ((char *) (dest) + (offset)); \
  64. switch (sizeof(source)) { \
  65. case 1: *(u8 *) __d = (source); break; \
  66. case 2: *(__be16 *) __d = cpu_to_be16(source); break; \
  67. case 4: *(__be32 *) __d = cpu_to_be32(source); break; \
  68. case 8: *(__be64 *) __d = cpu_to_be64(source); break; \
  69. default: __buggy_use_of_MLX4_PUT(); \
  70. } \
  71. } while (0)
  72. static void dump_dev_cap_flags(struct mlx4_dev *dev, u64 flags)
  73. {
  74. static const char *fname[] = {
  75. [ 0] = "RC transport",
  76. [ 1] = "UC transport",
  77. [ 2] = "UD transport",
  78. [ 3] = "XRC transport",
  79. [ 4] = "reliable multicast",
  80. [ 5] = "FCoIB support",
  81. [ 6] = "SRQ support",
  82. [ 7] = "IPoIB checksum offload",
  83. [ 8] = "P_Key violation counter",
  84. [ 9] = "Q_Key violation counter",
  85. [10] = "VMM",
  86. [12] = "Dual Port Different Protocol (DPDP) support",
  87. [15] = "Big LSO headers",
  88. [16] = "MW support",
  89. [17] = "APM support",
  90. [18] = "Atomic ops support",
  91. [19] = "Raw multicast support",
  92. [20] = "Address vector port checking support",
  93. [21] = "UD multicast support",
  94. [24] = "Demand paging support",
  95. [25] = "Router support",
  96. [30] = "IBoE support",
  97. [32] = "Unicast loopback support",
  98. [34] = "FCS header control",
  99. [38] = "Wake On LAN support",
  100. [40] = "UDP RSS support",
  101. [41] = "Unicast VEP steering support",
  102. [42] = "Multicast VEP steering support",
  103. [48] = "Counters support",
  104. [53] = "Port ETS Scheduler support",
  105. [55] = "Port link type sensing support",
  106. [59] = "Port management change event support",
  107. [61] = "64 byte EQE support",
  108. [62] = "64 byte CQE support",
  109. };
  110. int i;
  111. mlx4_dbg(dev, "DEV_CAP flags:\n");
  112. for (i = 0; i < ARRAY_SIZE(fname); ++i)
  113. if (fname[i] && (flags & (1LL << i)))
  114. mlx4_dbg(dev, " %s\n", fname[i]);
  115. }
  116. static void dump_dev_cap_flags2(struct mlx4_dev *dev, u64 flags)
  117. {
  118. static const char * const fname[] = {
  119. [0] = "RSS support",
  120. [1] = "RSS Toeplitz Hash Function support",
  121. [2] = "RSS XOR Hash Function support",
  122. [3] = "Device manage flow steering support",
  123. [4] = "Automatic MAC reassignment support",
  124. [5] = "Time stamping support",
  125. [6] = "VST (control vlan insertion/stripping) support",
  126. [7] = "FSM (MAC anti-spoofing) support",
  127. [8] = "Dynamic QP updates support"
  128. };
  129. int i;
  130. for (i = 0; i < ARRAY_SIZE(fname); ++i)
  131. if (fname[i] && (flags & (1LL << i)))
  132. mlx4_dbg(dev, " %s\n", fname[i]);
  133. }
  134. int mlx4_MOD_STAT_CFG(struct mlx4_dev *dev, struct mlx4_mod_stat_cfg *cfg)
  135. {
  136. struct mlx4_cmd_mailbox *mailbox;
  137. u32 *inbox;
  138. int err = 0;
  139. #define MOD_STAT_CFG_IN_SIZE 0x100
  140. #define MOD_STAT_CFG_PG_SZ_M_OFFSET 0x002
  141. #define MOD_STAT_CFG_PG_SZ_OFFSET 0x003
  142. mailbox = mlx4_alloc_cmd_mailbox(dev);
  143. if (IS_ERR(mailbox))
  144. return PTR_ERR(mailbox);
  145. inbox = mailbox->buf;
  146. MLX4_PUT(inbox, cfg->log_pg_sz, MOD_STAT_CFG_PG_SZ_OFFSET);
  147. MLX4_PUT(inbox, cfg->log_pg_sz_m, MOD_STAT_CFG_PG_SZ_M_OFFSET);
  148. err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_MOD_STAT_CFG,
  149. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  150. mlx4_free_cmd_mailbox(dev, mailbox);
  151. return err;
  152. }
  153. int mlx4_QUERY_FUNC_CAP_wrapper(struct mlx4_dev *dev, int slave,
  154. struct mlx4_vhcr *vhcr,
  155. struct mlx4_cmd_mailbox *inbox,
  156. struct mlx4_cmd_mailbox *outbox,
  157. struct mlx4_cmd_info *cmd)
  158. {
  159. struct mlx4_priv *priv = mlx4_priv(dev);
  160. u8 field;
  161. u32 size;
  162. int err = 0;
  163. #define QUERY_FUNC_CAP_FLAGS_OFFSET 0x0
  164. #define QUERY_FUNC_CAP_NUM_PORTS_OFFSET 0x1
  165. #define QUERY_FUNC_CAP_PF_BHVR_OFFSET 0x4
  166. #define QUERY_FUNC_CAP_FMR_OFFSET 0x8
  167. #define QUERY_FUNC_CAP_QP_QUOTA_OFFSET_DEP 0x10
  168. #define QUERY_FUNC_CAP_CQ_QUOTA_OFFSET_DEP 0x14
  169. #define QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET_DEP 0x18
  170. #define QUERY_FUNC_CAP_MPT_QUOTA_OFFSET_DEP 0x20
  171. #define QUERY_FUNC_CAP_MTT_QUOTA_OFFSET_DEP 0x24
  172. #define QUERY_FUNC_CAP_MCG_QUOTA_OFFSET_DEP 0x28
  173. #define QUERY_FUNC_CAP_MAX_EQ_OFFSET 0x2c
  174. #define QUERY_FUNC_CAP_RESERVED_EQ_OFFSET 0x30
  175. #define QUERY_FUNC_CAP_QP_QUOTA_OFFSET 0x50
  176. #define QUERY_FUNC_CAP_CQ_QUOTA_OFFSET 0x54
  177. #define QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET 0x58
  178. #define QUERY_FUNC_CAP_MPT_QUOTA_OFFSET 0x60
  179. #define QUERY_FUNC_CAP_MTT_QUOTA_OFFSET 0x64
  180. #define QUERY_FUNC_CAP_MCG_QUOTA_OFFSET 0x68
  181. #define QUERY_FUNC_CAP_FMR_FLAG 0x80
  182. #define QUERY_FUNC_CAP_FLAG_RDMA 0x40
  183. #define QUERY_FUNC_CAP_FLAG_ETH 0x80
  184. #define QUERY_FUNC_CAP_FLAG_QUOTAS 0x10
  185. /* when opcode modifier = 1 */
  186. #define QUERY_FUNC_CAP_PHYS_PORT_OFFSET 0x3
  187. #define QUERY_FUNC_CAP_RDMA_PROPS_OFFSET 0x8
  188. #define QUERY_FUNC_CAP_ETH_PROPS_OFFSET 0xc
  189. #define QUERY_FUNC_CAP_QP0_TUNNEL 0x10
  190. #define QUERY_FUNC_CAP_QP0_PROXY 0x14
  191. #define QUERY_FUNC_CAP_QP1_TUNNEL 0x18
  192. #define QUERY_FUNC_CAP_QP1_PROXY 0x1c
  193. #define QUERY_FUNC_CAP_ETH_PROPS_FORCE_MAC 0x40
  194. #define QUERY_FUNC_CAP_ETH_PROPS_FORCE_VLAN 0x80
  195. #define QUERY_FUNC_CAP_RDMA_PROPS_FORCE_PHY_WQE_GID 0x80
  196. if (vhcr->op_modifier == 1) {
  197. field = 0;
  198. /* ensure force vlan and force mac bits are not set */
  199. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_ETH_PROPS_OFFSET);
  200. /* ensure that phy_wqe_gid bit is not set */
  201. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_RDMA_PROPS_OFFSET);
  202. field = vhcr->in_modifier; /* phys-port = logical-port */
  203. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_PHYS_PORT_OFFSET);
  204. /* size is now the QP number */
  205. size = dev->phys_caps.base_tunnel_sqpn + 8 * slave + field - 1;
  206. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP0_TUNNEL);
  207. size += 2;
  208. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP1_TUNNEL);
  209. size = dev->phys_caps.base_proxy_sqpn + 8 * slave + field - 1;
  210. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP0_PROXY);
  211. size += 2;
  212. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP1_PROXY);
  213. } else if (vhcr->op_modifier == 0) {
  214. /* enable rdma and ethernet interfaces, and new quota locations */
  215. field = (QUERY_FUNC_CAP_FLAG_ETH | QUERY_FUNC_CAP_FLAG_RDMA |
  216. QUERY_FUNC_CAP_FLAG_QUOTAS);
  217. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FLAGS_OFFSET);
  218. field = dev->caps.num_ports;
  219. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_NUM_PORTS_OFFSET);
  220. size = dev->caps.function_caps; /* set PF behaviours */
  221. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_PF_BHVR_OFFSET);
  222. field = 0; /* protected FMR support not available as yet */
  223. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FMR_OFFSET);
  224. size = priv->mfunc.master.res_tracker.res_alloc[RES_QP].quota[slave];
  225. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP_QUOTA_OFFSET);
  226. size = dev->caps.num_qps;
  227. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP_QUOTA_OFFSET_DEP);
  228. size = priv->mfunc.master.res_tracker.res_alloc[RES_SRQ].quota[slave];
  229. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET);
  230. size = dev->caps.num_srqs;
  231. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET_DEP);
  232. size = priv->mfunc.master.res_tracker.res_alloc[RES_CQ].quota[slave];
  233. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET);
  234. size = dev->caps.num_cqs;
  235. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET_DEP);
  236. size = dev->caps.num_eqs;
  237. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
  238. size = dev->caps.reserved_eqs;
  239. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
  240. size = priv->mfunc.master.res_tracker.res_alloc[RES_MPT].quota[slave];
  241. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET);
  242. size = dev->caps.num_mpts;
  243. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET_DEP);
  244. size = priv->mfunc.master.res_tracker.res_alloc[RES_MTT].quota[slave];
  245. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET);
  246. size = dev->caps.num_mtts;
  247. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET_DEP);
  248. size = dev->caps.num_mgms + dev->caps.num_amgms;
  249. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET);
  250. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET_DEP);
  251. } else
  252. err = -EINVAL;
  253. return err;
  254. }
  255. int mlx4_QUERY_FUNC_CAP(struct mlx4_dev *dev, u32 gen_or_port,
  256. struct mlx4_func_cap *func_cap)
  257. {
  258. struct mlx4_cmd_mailbox *mailbox;
  259. u32 *outbox;
  260. u8 field, op_modifier;
  261. u32 size;
  262. int err = 0, quotas = 0;
  263. op_modifier = !!gen_or_port; /* 0 = general, 1 = logical port */
  264. mailbox = mlx4_alloc_cmd_mailbox(dev);
  265. if (IS_ERR(mailbox))
  266. return PTR_ERR(mailbox);
  267. err = mlx4_cmd_box(dev, 0, mailbox->dma, gen_or_port, op_modifier,
  268. MLX4_CMD_QUERY_FUNC_CAP,
  269. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  270. if (err)
  271. goto out;
  272. outbox = mailbox->buf;
  273. if (!op_modifier) {
  274. MLX4_GET(field, outbox, QUERY_FUNC_CAP_FLAGS_OFFSET);
  275. if (!(field & (QUERY_FUNC_CAP_FLAG_ETH | QUERY_FUNC_CAP_FLAG_RDMA))) {
  276. mlx4_err(dev, "The host supports neither eth nor rdma interfaces\n");
  277. err = -EPROTONOSUPPORT;
  278. goto out;
  279. }
  280. func_cap->flags = field;
  281. quotas = !!(func_cap->flags & QUERY_FUNC_CAP_FLAG_QUOTAS);
  282. MLX4_GET(field, outbox, QUERY_FUNC_CAP_NUM_PORTS_OFFSET);
  283. func_cap->num_ports = field;
  284. MLX4_GET(size, outbox, QUERY_FUNC_CAP_PF_BHVR_OFFSET);
  285. func_cap->pf_context_behaviour = size;
  286. if (quotas) {
  287. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP_QUOTA_OFFSET);
  288. func_cap->qp_quota = size & 0xFFFFFF;
  289. MLX4_GET(size, outbox, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET);
  290. func_cap->srq_quota = size & 0xFFFFFF;
  291. MLX4_GET(size, outbox, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET);
  292. func_cap->cq_quota = size & 0xFFFFFF;
  293. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET);
  294. func_cap->mpt_quota = size & 0xFFFFFF;
  295. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET);
  296. func_cap->mtt_quota = size & 0xFFFFFF;
  297. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET);
  298. func_cap->mcg_quota = size & 0xFFFFFF;
  299. } else {
  300. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP_QUOTA_OFFSET_DEP);
  301. func_cap->qp_quota = size & 0xFFFFFF;
  302. MLX4_GET(size, outbox, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET_DEP);
  303. func_cap->srq_quota = size & 0xFFFFFF;
  304. MLX4_GET(size, outbox, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET_DEP);
  305. func_cap->cq_quota = size & 0xFFFFFF;
  306. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET_DEP);
  307. func_cap->mpt_quota = size & 0xFFFFFF;
  308. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET_DEP);
  309. func_cap->mtt_quota = size & 0xFFFFFF;
  310. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET_DEP);
  311. func_cap->mcg_quota = size & 0xFFFFFF;
  312. }
  313. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
  314. func_cap->max_eq = size & 0xFFFFFF;
  315. MLX4_GET(size, outbox, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
  316. func_cap->reserved_eq = size & 0xFFFFFF;
  317. goto out;
  318. }
  319. /* logical port query */
  320. if (gen_or_port > dev->caps.num_ports) {
  321. err = -EINVAL;
  322. goto out;
  323. }
  324. if (dev->caps.port_type[gen_or_port] == MLX4_PORT_TYPE_ETH) {
  325. MLX4_GET(field, outbox, QUERY_FUNC_CAP_ETH_PROPS_OFFSET);
  326. if (field & QUERY_FUNC_CAP_ETH_PROPS_FORCE_VLAN) {
  327. mlx4_err(dev, "VLAN is enforced on this port\n");
  328. err = -EPROTONOSUPPORT;
  329. goto out;
  330. }
  331. if (field & QUERY_FUNC_CAP_ETH_PROPS_FORCE_MAC) {
  332. mlx4_err(dev, "Force mac is enabled on this port\n");
  333. err = -EPROTONOSUPPORT;
  334. goto out;
  335. }
  336. } else if (dev->caps.port_type[gen_or_port] == MLX4_PORT_TYPE_IB) {
  337. MLX4_GET(field, outbox, QUERY_FUNC_CAP_RDMA_PROPS_OFFSET);
  338. if (field & QUERY_FUNC_CAP_RDMA_PROPS_FORCE_PHY_WQE_GID) {
  339. mlx4_err(dev, "phy_wqe_gid is "
  340. "enforced on this ib port\n");
  341. err = -EPROTONOSUPPORT;
  342. goto out;
  343. }
  344. }
  345. MLX4_GET(field, outbox, QUERY_FUNC_CAP_PHYS_PORT_OFFSET);
  346. func_cap->physical_port = field;
  347. if (func_cap->physical_port != gen_or_port) {
  348. err = -ENOSYS;
  349. goto out;
  350. }
  351. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP0_TUNNEL);
  352. func_cap->qp0_tunnel_qpn = size & 0xFFFFFF;
  353. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP0_PROXY);
  354. func_cap->qp0_proxy_qpn = size & 0xFFFFFF;
  355. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP1_TUNNEL);
  356. func_cap->qp1_tunnel_qpn = size & 0xFFFFFF;
  357. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP1_PROXY);
  358. func_cap->qp1_proxy_qpn = size & 0xFFFFFF;
  359. /* All other resources are allocated by the master, but we still report
  360. * 'num' and 'reserved' capabilities as follows:
  361. * - num remains the maximum resource index
  362. * - 'num - reserved' is the total available objects of a resource, but
  363. * resource indices may be less than 'reserved'
  364. * TODO: set per-resource quotas */
  365. out:
  366. mlx4_free_cmd_mailbox(dev, mailbox);
  367. return err;
  368. }
  369. int mlx4_QUERY_DEV_CAP(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
  370. {
  371. struct mlx4_cmd_mailbox *mailbox;
  372. u32 *outbox;
  373. u8 field;
  374. u32 field32, flags, ext_flags;
  375. u16 size;
  376. u16 stat_rate;
  377. int err;
  378. int i;
  379. #define QUERY_DEV_CAP_OUT_SIZE 0x100
  380. #define QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET 0x10
  381. #define QUERY_DEV_CAP_MAX_QP_SZ_OFFSET 0x11
  382. #define QUERY_DEV_CAP_RSVD_QP_OFFSET 0x12
  383. #define QUERY_DEV_CAP_MAX_QP_OFFSET 0x13
  384. #define QUERY_DEV_CAP_RSVD_SRQ_OFFSET 0x14
  385. #define QUERY_DEV_CAP_MAX_SRQ_OFFSET 0x15
  386. #define QUERY_DEV_CAP_RSVD_EEC_OFFSET 0x16
  387. #define QUERY_DEV_CAP_MAX_EEC_OFFSET 0x17
  388. #define QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET 0x19
  389. #define QUERY_DEV_CAP_RSVD_CQ_OFFSET 0x1a
  390. #define QUERY_DEV_CAP_MAX_CQ_OFFSET 0x1b
  391. #define QUERY_DEV_CAP_MAX_MPT_OFFSET 0x1d
  392. #define QUERY_DEV_CAP_RSVD_EQ_OFFSET 0x1e
  393. #define QUERY_DEV_CAP_MAX_EQ_OFFSET 0x1f
  394. #define QUERY_DEV_CAP_RSVD_MTT_OFFSET 0x20
  395. #define QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET 0x21
  396. #define QUERY_DEV_CAP_RSVD_MRW_OFFSET 0x22
  397. #define QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET 0x23
  398. #define QUERY_DEV_CAP_MAX_AV_OFFSET 0x27
  399. #define QUERY_DEV_CAP_MAX_REQ_QP_OFFSET 0x29
  400. #define QUERY_DEV_CAP_MAX_RES_QP_OFFSET 0x2b
  401. #define QUERY_DEV_CAP_MAX_GSO_OFFSET 0x2d
  402. #define QUERY_DEV_CAP_RSS_OFFSET 0x2e
  403. #define QUERY_DEV_CAP_MAX_RDMA_OFFSET 0x2f
  404. #define QUERY_DEV_CAP_RSZ_SRQ_OFFSET 0x33
  405. #define QUERY_DEV_CAP_ACK_DELAY_OFFSET 0x35
  406. #define QUERY_DEV_CAP_MTU_WIDTH_OFFSET 0x36
  407. #define QUERY_DEV_CAP_VL_PORT_OFFSET 0x37
  408. #define QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET 0x38
  409. #define QUERY_DEV_CAP_MAX_GID_OFFSET 0x3b
  410. #define QUERY_DEV_CAP_RATE_SUPPORT_OFFSET 0x3c
  411. #define QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET 0x3e
  412. #define QUERY_DEV_CAP_MAX_PKEY_OFFSET 0x3f
  413. #define QUERY_DEV_CAP_EXT_FLAGS_OFFSET 0x40
  414. #define QUERY_DEV_CAP_FLAGS_OFFSET 0x44
  415. #define QUERY_DEV_CAP_RSVD_UAR_OFFSET 0x48
  416. #define QUERY_DEV_CAP_UAR_SZ_OFFSET 0x49
  417. #define QUERY_DEV_CAP_PAGE_SZ_OFFSET 0x4b
  418. #define QUERY_DEV_CAP_BF_OFFSET 0x4c
  419. #define QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET 0x4d
  420. #define QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET 0x4e
  421. #define QUERY_DEV_CAP_LOG_MAX_BF_PAGES_OFFSET 0x4f
  422. #define QUERY_DEV_CAP_MAX_SG_SQ_OFFSET 0x51
  423. #define QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET 0x52
  424. #define QUERY_DEV_CAP_MAX_SG_RQ_OFFSET 0x55
  425. #define QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET 0x56
  426. #define QUERY_DEV_CAP_MAX_QP_MCG_OFFSET 0x61
  427. #define QUERY_DEV_CAP_RSVD_MCG_OFFSET 0x62
  428. #define QUERY_DEV_CAP_MAX_MCG_OFFSET 0x63
  429. #define QUERY_DEV_CAP_RSVD_PD_OFFSET 0x64
  430. #define QUERY_DEV_CAP_MAX_PD_OFFSET 0x65
  431. #define QUERY_DEV_CAP_RSVD_XRC_OFFSET 0x66
  432. #define QUERY_DEV_CAP_MAX_XRC_OFFSET 0x67
  433. #define QUERY_DEV_CAP_MAX_COUNTERS_OFFSET 0x68
  434. #define QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET 0x70
  435. #define QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET 0x76
  436. #define QUERY_DEV_CAP_FLOW_STEERING_MAX_QP_OFFSET 0x77
  437. #define QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET 0x80
  438. #define QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET 0x82
  439. #define QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET 0x84
  440. #define QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET 0x86
  441. #define QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET 0x88
  442. #define QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET 0x8a
  443. #define QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET 0x8c
  444. #define QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET 0x8e
  445. #define QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET 0x90
  446. #define QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET 0x92
  447. #define QUERY_DEV_CAP_BMME_FLAGS_OFFSET 0x94
  448. #define QUERY_DEV_CAP_RSVD_LKEY_OFFSET 0x98
  449. #define QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET 0xa0
  450. #define QUERY_DEV_CAP_FW_REASSIGN_MAC 0x9d
  451. dev_cap->flags2 = 0;
  452. mailbox = mlx4_alloc_cmd_mailbox(dev);
  453. if (IS_ERR(mailbox))
  454. return PTR_ERR(mailbox);
  455. outbox = mailbox->buf;
  456. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
  457. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  458. if (err)
  459. goto out;
  460. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_QP_OFFSET);
  461. dev_cap->reserved_qps = 1 << (field & 0xf);
  462. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_OFFSET);
  463. dev_cap->max_qps = 1 << (field & 0x1f);
  464. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_SRQ_OFFSET);
  465. dev_cap->reserved_srqs = 1 << (field >> 4);
  466. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_OFFSET);
  467. dev_cap->max_srqs = 1 << (field & 0x1f);
  468. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET);
  469. dev_cap->max_cq_sz = 1 << field;
  470. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_CQ_OFFSET);
  471. dev_cap->reserved_cqs = 1 << (field & 0xf);
  472. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_OFFSET);
  473. dev_cap->max_cqs = 1 << (field & 0x1f);
  474. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MPT_OFFSET);
  475. dev_cap->max_mpts = 1 << (field & 0x3f);
  476. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_EQ_OFFSET);
  477. dev_cap->reserved_eqs = field & 0xf;
  478. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_EQ_OFFSET);
  479. dev_cap->max_eqs = 1 << (field & 0xf);
  480. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MTT_OFFSET);
  481. dev_cap->reserved_mtts = 1 << (field >> 4);
  482. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET);
  483. dev_cap->max_mrw_sz = 1 << field;
  484. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MRW_OFFSET);
  485. dev_cap->reserved_mrws = 1 << (field & 0xf);
  486. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET);
  487. dev_cap->max_mtt_seg = 1 << (field & 0x3f);
  488. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_REQ_QP_OFFSET);
  489. dev_cap->max_requester_per_qp = 1 << (field & 0x3f);
  490. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RES_QP_OFFSET);
  491. dev_cap->max_responder_per_qp = 1 << (field & 0x3f);
  492. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GSO_OFFSET);
  493. field &= 0x1f;
  494. if (!field)
  495. dev_cap->max_gso_sz = 0;
  496. else
  497. dev_cap->max_gso_sz = 1 << field;
  498. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSS_OFFSET);
  499. if (field & 0x20)
  500. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS_XOR;
  501. if (field & 0x10)
  502. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS_TOP;
  503. field &= 0xf;
  504. if (field) {
  505. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS;
  506. dev_cap->max_rss_tbl_sz = 1 << field;
  507. } else
  508. dev_cap->max_rss_tbl_sz = 0;
  509. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RDMA_OFFSET);
  510. dev_cap->max_rdma_global = 1 << (field & 0x3f);
  511. MLX4_GET(field, outbox, QUERY_DEV_CAP_ACK_DELAY_OFFSET);
  512. dev_cap->local_ca_ack_delay = field & 0x1f;
  513. MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
  514. dev_cap->num_ports = field & 0xf;
  515. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET);
  516. dev_cap->max_msg_sz = 1 << (field & 0x1f);
  517. MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
  518. if (field & 0x80)
  519. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_FS_EN;
  520. dev_cap->fs_log_max_ucast_qp_range_size = field & 0x1f;
  521. MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_MAX_QP_OFFSET);
  522. dev_cap->fs_max_num_qp_per_entry = field;
  523. MLX4_GET(stat_rate, outbox, QUERY_DEV_CAP_RATE_SUPPORT_OFFSET);
  524. dev_cap->stat_rate_support = stat_rate;
  525. MLX4_GET(field, outbox, QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET);
  526. if (field & 0x80)
  527. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_TS;
  528. MLX4_GET(ext_flags, outbox, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
  529. MLX4_GET(flags, outbox, QUERY_DEV_CAP_FLAGS_OFFSET);
  530. dev_cap->flags = flags | (u64)ext_flags << 32;
  531. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_UAR_OFFSET);
  532. dev_cap->reserved_uars = field >> 4;
  533. MLX4_GET(field, outbox, QUERY_DEV_CAP_UAR_SZ_OFFSET);
  534. dev_cap->uar_size = 1 << ((field & 0x3f) + 20);
  535. MLX4_GET(field, outbox, QUERY_DEV_CAP_PAGE_SZ_OFFSET);
  536. dev_cap->min_page_sz = 1 << field;
  537. MLX4_GET(field, outbox, QUERY_DEV_CAP_BF_OFFSET);
  538. if (field & 0x80) {
  539. MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET);
  540. dev_cap->bf_reg_size = 1 << (field & 0x1f);
  541. MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET);
  542. if ((1 << (field & 0x3f)) > (PAGE_SIZE / dev_cap->bf_reg_size))
  543. field = 3;
  544. dev_cap->bf_regs_per_page = 1 << (field & 0x3f);
  545. mlx4_dbg(dev, "BlueFlame available (reg size %d, regs/page %d)\n",
  546. dev_cap->bf_reg_size, dev_cap->bf_regs_per_page);
  547. } else {
  548. dev_cap->bf_reg_size = 0;
  549. mlx4_dbg(dev, "BlueFlame not available\n");
  550. }
  551. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_SQ_OFFSET);
  552. dev_cap->max_sq_sg = field;
  553. MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET);
  554. dev_cap->max_sq_desc_sz = size;
  555. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_MCG_OFFSET);
  556. dev_cap->max_qp_per_mcg = 1 << field;
  557. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MCG_OFFSET);
  558. dev_cap->reserved_mgms = field & 0xf;
  559. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MCG_OFFSET);
  560. dev_cap->max_mcgs = 1 << field;
  561. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_PD_OFFSET);
  562. dev_cap->reserved_pds = field >> 4;
  563. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PD_OFFSET);
  564. dev_cap->max_pds = 1 << (field & 0x3f);
  565. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_XRC_OFFSET);
  566. dev_cap->reserved_xrcds = field >> 4;
  567. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_XRC_OFFSET);
  568. dev_cap->max_xrcds = 1 << (field & 0x1f);
  569. MLX4_GET(size, outbox, QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET);
  570. dev_cap->rdmarc_entry_sz = size;
  571. MLX4_GET(size, outbox, QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET);
  572. dev_cap->qpc_entry_sz = size;
  573. MLX4_GET(size, outbox, QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET);
  574. dev_cap->aux_entry_sz = size;
  575. MLX4_GET(size, outbox, QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET);
  576. dev_cap->altc_entry_sz = size;
  577. MLX4_GET(size, outbox, QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET);
  578. dev_cap->eqc_entry_sz = size;
  579. MLX4_GET(size, outbox, QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET);
  580. dev_cap->cqc_entry_sz = size;
  581. MLX4_GET(size, outbox, QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET);
  582. dev_cap->srq_entry_sz = size;
  583. MLX4_GET(size, outbox, QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET);
  584. dev_cap->cmpt_entry_sz = size;
  585. MLX4_GET(size, outbox, QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET);
  586. dev_cap->mtt_entry_sz = size;
  587. MLX4_GET(size, outbox, QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET);
  588. dev_cap->dmpt_entry_sz = size;
  589. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET);
  590. dev_cap->max_srq_sz = 1 << field;
  591. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_SZ_OFFSET);
  592. dev_cap->max_qp_sz = 1 << field;
  593. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSZ_SRQ_OFFSET);
  594. dev_cap->resize_srq = field & 1;
  595. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_RQ_OFFSET);
  596. dev_cap->max_rq_sg = field;
  597. MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET);
  598. dev_cap->max_rq_desc_sz = size;
  599. MLX4_GET(dev_cap->bmme_flags, outbox,
  600. QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
  601. MLX4_GET(dev_cap->reserved_lkey, outbox,
  602. QUERY_DEV_CAP_RSVD_LKEY_OFFSET);
  603. MLX4_GET(field, outbox, QUERY_DEV_CAP_FW_REASSIGN_MAC);
  604. if (field & 1<<6)
  605. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_REASSIGN_MAC_EN;
  606. MLX4_GET(dev_cap->max_icm_sz, outbox,
  607. QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET);
  608. if (dev_cap->flags & MLX4_DEV_CAP_FLAG_COUNTERS)
  609. MLX4_GET(dev_cap->max_counters, outbox,
  610. QUERY_DEV_CAP_MAX_COUNTERS_OFFSET);
  611. MLX4_GET(field32, outbox, QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET);
  612. if (field32 & (1 << 16))
  613. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_UPDATE_QP;
  614. if (field32 & (1 << 26))
  615. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_VLAN_CONTROL;
  616. if (field32 & (1 << 20))
  617. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_FSM;
  618. if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
  619. for (i = 1; i <= dev_cap->num_ports; ++i) {
  620. MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
  621. dev_cap->max_vl[i] = field >> 4;
  622. MLX4_GET(field, outbox, QUERY_DEV_CAP_MTU_WIDTH_OFFSET);
  623. dev_cap->ib_mtu[i] = field >> 4;
  624. dev_cap->max_port_width[i] = field & 0xf;
  625. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GID_OFFSET);
  626. dev_cap->max_gids[i] = 1 << (field & 0xf);
  627. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PKEY_OFFSET);
  628. dev_cap->max_pkeys[i] = 1 << (field & 0xf);
  629. }
  630. } else {
  631. #define QUERY_PORT_SUPPORTED_TYPE_OFFSET 0x00
  632. #define QUERY_PORT_MTU_OFFSET 0x01
  633. #define QUERY_PORT_ETH_MTU_OFFSET 0x02
  634. #define QUERY_PORT_WIDTH_OFFSET 0x06
  635. #define QUERY_PORT_MAX_GID_PKEY_OFFSET 0x07
  636. #define QUERY_PORT_MAX_MACVLAN_OFFSET 0x0a
  637. #define QUERY_PORT_MAX_VL_OFFSET 0x0b
  638. #define QUERY_PORT_MAC_OFFSET 0x10
  639. #define QUERY_PORT_TRANS_VENDOR_OFFSET 0x18
  640. #define QUERY_PORT_WAVELENGTH_OFFSET 0x1c
  641. #define QUERY_PORT_TRANS_CODE_OFFSET 0x20
  642. for (i = 1; i <= dev_cap->num_ports; ++i) {
  643. err = mlx4_cmd_box(dev, 0, mailbox->dma, i, 0, MLX4_CMD_QUERY_PORT,
  644. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  645. if (err)
  646. goto out;
  647. MLX4_GET(field, outbox, QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  648. dev_cap->supported_port_types[i] = field & 3;
  649. dev_cap->suggested_type[i] = (field >> 3) & 1;
  650. dev_cap->default_sense[i] = (field >> 4) & 1;
  651. MLX4_GET(field, outbox, QUERY_PORT_MTU_OFFSET);
  652. dev_cap->ib_mtu[i] = field & 0xf;
  653. MLX4_GET(field, outbox, QUERY_PORT_WIDTH_OFFSET);
  654. dev_cap->max_port_width[i] = field & 0xf;
  655. MLX4_GET(field, outbox, QUERY_PORT_MAX_GID_PKEY_OFFSET);
  656. dev_cap->max_gids[i] = 1 << (field >> 4);
  657. dev_cap->max_pkeys[i] = 1 << (field & 0xf);
  658. MLX4_GET(field, outbox, QUERY_PORT_MAX_VL_OFFSET);
  659. dev_cap->max_vl[i] = field & 0xf;
  660. MLX4_GET(field, outbox, QUERY_PORT_MAX_MACVLAN_OFFSET);
  661. dev_cap->log_max_macs[i] = field & 0xf;
  662. dev_cap->log_max_vlans[i] = field >> 4;
  663. MLX4_GET(dev_cap->eth_mtu[i], outbox, QUERY_PORT_ETH_MTU_OFFSET);
  664. MLX4_GET(dev_cap->def_mac[i], outbox, QUERY_PORT_MAC_OFFSET);
  665. MLX4_GET(field32, outbox, QUERY_PORT_TRANS_VENDOR_OFFSET);
  666. dev_cap->trans_type[i] = field32 >> 24;
  667. dev_cap->vendor_oui[i] = field32 & 0xffffff;
  668. MLX4_GET(dev_cap->wavelength[i], outbox, QUERY_PORT_WAVELENGTH_OFFSET);
  669. MLX4_GET(dev_cap->trans_code[i], outbox, QUERY_PORT_TRANS_CODE_OFFSET);
  670. }
  671. }
  672. mlx4_dbg(dev, "Base MM extensions: flags %08x, rsvd L_Key %08x\n",
  673. dev_cap->bmme_flags, dev_cap->reserved_lkey);
  674. /*
  675. * Each UAR has 4 EQ doorbells; so if a UAR is reserved, then
  676. * we can't use any EQs whose doorbell falls on that page,
  677. * even if the EQ itself isn't reserved.
  678. */
  679. dev_cap->reserved_eqs = max(dev_cap->reserved_uars * 4,
  680. dev_cap->reserved_eqs);
  681. mlx4_dbg(dev, "Max ICM size %lld MB\n",
  682. (unsigned long long) dev_cap->max_icm_sz >> 20);
  683. mlx4_dbg(dev, "Max QPs: %d, reserved QPs: %d, entry size: %d\n",
  684. dev_cap->max_qps, dev_cap->reserved_qps, dev_cap->qpc_entry_sz);
  685. mlx4_dbg(dev, "Max SRQs: %d, reserved SRQs: %d, entry size: %d\n",
  686. dev_cap->max_srqs, dev_cap->reserved_srqs, dev_cap->srq_entry_sz);
  687. mlx4_dbg(dev, "Max CQs: %d, reserved CQs: %d, entry size: %d\n",
  688. dev_cap->max_cqs, dev_cap->reserved_cqs, dev_cap->cqc_entry_sz);
  689. mlx4_dbg(dev, "Max EQs: %d, reserved EQs: %d, entry size: %d\n",
  690. dev_cap->max_eqs, dev_cap->reserved_eqs, dev_cap->eqc_entry_sz);
  691. mlx4_dbg(dev, "reserved MPTs: %d, reserved MTTs: %d\n",
  692. dev_cap->reserved_mrws, dev_cap->reserved_mtts);
  693. mlx4_dbg(dev, "Max PDs: %d, reserved PDs: %d, reserved UARs: %d\n",
  694. dev_cap->max_pds, dev_cap->reserved_pds, dev_cap->reserved_uars);
  695. mlx4_dbg(dev, "Max QP/MCG: %d, reserved MGMs: %d\n",
  696. dev_cap->max_pds, dev_cap->reserved_mgms);
  697. mlx4_dbg(dev, "Max CQEs: %d, max WQEs: %d, max SRQ WQEs: %d\n",
  698. dev_cap->max_cq_sz, dev_cap->max_qp_sz, dev_cap->max_srq_sz);
  699. mlx4_dbg(dev, "Local CA ACK delay: %d, max MTU: %d, port width cap: %d\n",
  700. dev_cap->local_ca_ack_delay, 128 << dev_cap->ib_mtu[1],
  701. dev_cap->max_port_width[1]);
  702. mlx4_dbg(dev, "Max SQ desc size: %d, max SQ S/G: %d\n",
  703. dev_cap->max_sq_desc_sz, dev_cap->max_sq_sg);
  704. mlx4_dbg(dev, "Max RQ desc size: %d, max RQ S/G: %d\n",
  705. dev_cap->max_rq_desc_sz, dev_cap->max_rq_sg);
  706. mlx4_dbg(dev, "Max GSO size: %d\n", dev_cap->max_gso_sz);
  707. mlx4_dbg(dev, "Max counters: %d\n", dev_cap->max_counters);
  708. mlx4_dbg(dev, "Max RSS Table size: %d\n", dev_cap->max_rss_tbl_sz);
  709. dump_dev_cap_flags(dev, dev_cap->flags);
  710. dump_dev_cap_flags2(dev, dev_cap->flags2);
  711. out:
  712. mlx4_free_cmd_mailbox(dev, mailbox);
  713. return err;
  714. }
  715. int mlx4_QUERY_DEV_CAP_wrapper(struct mlx4_dev *dev, int slave,
  716. struct mlx4_vhcr *vhcr,
  717. struct mlx4_cmd_mailbox *inbox,
  718. struct mlx4_cmd_mailbox *outbox,
  719. struct mlx4_cmd_info *cmd)
  720. {
  721. u64 flags;
  722. int err = 0;
  723. u8 field;
  724. u32 bmme_flags;
  725. err = mlx4_cmd_box(dev, 0, outbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
  726. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  727. if (err)
  728. return err;
  729. /* add port mng change event capability and disable mw type 1
  730. * unconditionally to slaves
  731. */
  732. MLX4_GET(flags, outbox->buf, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
  733. flags |= MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV;
  734. flags &= ~MLX4_DEV_CAP_FLAG_MEM_WINDOW;
  735. MLX4_PUT(outbox->buf, flags, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
  736. /* For guests, disable timestamp */
  737. MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET);
  738. field &= 0x7f;
  739. MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET);
  740. /* For guests, report Blueflame disabled */
  741. MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_BF_OFFSET);
  742. field &= 0x7f;
  743. MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_BF_OFFSET);
  744. /* For guests, disable mw type 2 */
  745. MLX4_GET(bmme_flags, outbox, QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
  746. bmme_flags &= ~MLX4_BMME_FLAG_TYPE_2_WIN;
  747. MLX4_PUT(outbox->buf, bmme_flags, QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
  748. /* turn off device-managed steering capability if not enabled */
  749. if (dev->caps.steering_mode != MLX4_STEERING_MODE_DEVICE_MANAGED) {
  750. MLX4_GET(field, outbox->buf,
  751. QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
  752. field &= 0x7f;
  753. MLX4_PUT(outbox->buf, field,
  754. QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
  755. }
  756. return 0;
  757. }
  758. int mlx4_QUERY_PORT_wrapper(struct mlx4_dev *dev, int slave,
  759. struct mlx4_vhcr *vhcr,
  760. struct mlx4_cmd_mailbox *inbox,
  761. struct mlx4_cmd_mailbox *outbox,
  762. struct mlx4_cmd_info *cmd)
  763. {
  764. struct mlx4_priv *priv = mlx4_priv(dev);
  765. u64 def_mac;
  766. u8 port_type;
  767. u16 short_field;
  768. int err;
  769. int admin_link_state;
  770. #define MLX4_VF_PORT_NO_LINK_SENSE_MASK 0xE0
  771. #define MLX4_PORT_LINK_UP_MASK 0x80
  772. #define QUERY_PORT_CUR_MAX_PKEY_OFFSET 0x0c
  773. #define QUERY_PORT_CUR_MAX_GID_OFFSET 0x0e
  774. err = mlx4_cmd_box(dev, 0, outbox->dma, vhcr->in_modifier, 0,
  775. MLX4_CMD_QUERY_PORT, MLX4_CMD_TIME_CLASS_B,
  776. MLX4_CMD_NATIVE);
  777. if (!err && dev->caps.function != slave) {
  778. def_mac = priv->mfunc.master.vf_oper[slave].vport[vhcr->in_modifier].state.mac;
  779. MLX4_PUT(outbox->buf, def_mac, QUERY_PORT_MAC_OFFSET);
  780. /* get port type - currently only eth is enabled */
  781. MLX4_GET(port_type, outbox->buf,
  782. QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  783. /* No link sensing allowed */
  784. port_type &= MLX4_VF_PORT_NO_LINK_SENSE_MASK;
  785. /* set port type to currently operating port type */
  786. port_type |= (dev->caps.port_type[vhcr->in_modifier] & 0x3);
  787. admin_link_state = priv->mfunc.master.vf_oper[slave].vport[vhcr->in_modifier].state.link_state;
  788. if (IFLA_VF_LINK_STATE_ENABLE == admin_link_state)
  789. port_type |= MLX4_PORT_LINK_UP_MASK;
  790. else if (IFLA_VF_LINK_STATE_DISABLE == admin_link_state)
  791. port_type &= ~MLX4_PORT_LINK_UP_MASK;
  792. MLX4_PUT(outbox->buf, port_type,
  793. QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  794. short_field = 1; /* slave max gids */
  795. MLX4_PUT(outbox->buf, short_field,
  796. QUERY_PORT_CUR_MAX_GID_OFFSET);
  797. short_field = dev->caps.pkey_table_len[vhcr->in_modifier];
  798. MLX4_PUT(outbox->buf, short_field,
  799. QUERY_PORT_CUR_MAX_PKEY_OFFSET);
  800. }
  801. return err;
  802. }
  803. int mlx4_get_slave_pkey_gid_tbl_len(struct mlx4_dev *dev, u8 port,
  804. int *gid_tbl_len, int *pkey_tbl_len)
  805. {
  806. struct mlx4_cmd_mailbox *mailbox;
  807. u32 *outbox;
  808. u16 field;
  809. int err;
  810. mailbox = mlx4_alloc_cmd_mailbox(dev);
  811. if (IS_ERR(mailbox))
  812. return PTR_ERR(mailbox);
  813. err = mlx4_cmd_box(dev, 0, mailbox->dma, port, 0,
  814. MLX4_CMD_QUERY_PORT, MLX4_CMD_TIME_CLASS_B,
  815. MLX4_CMD_WRAPPED);
  816. if (err)
  817. goto out;
  818. outbox = mailbox->buf;
  819. MLX4_GET(field, outbox, QUERY_PORT_CUR_MAX_GID_OFFSET);
  820. *gid_tbl_len = field;
  821. MLX4_GET(field, outbox, QUERY_PORT_CUR_MAX_PKEY_OFFSET);
  822. *pkey_tbl_len = field;
  823. out:
  824. mlx4_free_cmd_mailbox(dev, mailbox);
  825. return err;
  826. }
  827. EXPORT_SYMBOL(mlx4_get_slave_pkey_gid_tbl_len);
  828. int mlx4_map_cmd(struct mlx4_dev *dev, u16 op, struct mlx4_icm *icm, u64 virt)
  829. {
  830. struct mlx4_cmd_mailbox *mailbox;
  831. struct mlx4_icm_iter iter;
  832. __be64 *pages;
  833. int lg;
  834. int nent = 0;
  835. int i;
  836. int err = 0;
  837. int ts = 0, tc = 0;
  838. mailbox = mlx4_alloc_cmd_mailbox(dev);
  839. if (IS_ERR(mailbox))
  840. return PTR_ERR(mailbox);
  841. pages = mailbox->buf;
  842. for (mlx4_icm_first(icm, &iter);
  843. !mlx4_icm_last(&iter);
  844. mlx4_icm_next(&iter)) {
  845. /*
  846. * We have to pass pages that are aligned to their
  847. * size, so find the least significant 1 in the
  848. * address or size and use that as our log2 size.
  849. */
  850. lg = ffs(mlx4_icm_addr(&iter) | mlx4_icm_size(&iter)) - 1;
  851. if (lg < MLX4_ICM_PAGE_SHIFT) {
  852. mlx4_warn(dev, "Got FW area not aligned to %d (%llx/%lx).\n",
  853. MLX4_ICM_PAGE_SIZE,
  854. (unsigned long long) mlx4_icm_addr(&iter),
  855. mlx4_icm_size(&iter));
  856. err = -EINVAL;
  857. goto out;
  858. }
  859. for (i = 0; i < mlx4_icm_size(&iter) >> lg; ++i) {
  860. if (virt != -1) {
  861. pages[nent * 2] = cpu_to_be64(virt);
  862. virt += 1 << lg;
  863. }
  864. pages[nent * 2 + 1] =
  865. cpu_to_be64((mlx4_icm_addr(&iter) + (i << lg)) |
  866. (lg - MLX4_ICM_PAGE_SHIFT));
  867. ts += 1 << (lg - 10);
  868. ++tc;
  869. if (++nent == MLX4_MAILBOX_SIZE / 16) {
  870. err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
  871. MLX4_CMD_TIME_CLASS_B,
  872. MLX4_CMD_NATIVE);
  873. if (err)
  874. goto out;
  875. nent = 0;
  876. }
  877. }
  878. }
  879. if (nent)
  880. err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
  881. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  882. if (err)
  883. goto out;
  884. switch (op) {
  885. case MLX4_CMD_MAP_FA:
  886. mlx4_dbg(dev, "Mapped %d chunks/%d KB for FW.\n", tc, ts);
  887. break;
  888. case MLX4_CMD_MAP_ICM_AUX:
  889. mlx4_dbg(dev, "Mapped %d chunks/%d KB for ICM aux.\n", tc, ts);
  890. break;
  891. case MLX4_CMD_MAP_ICM:
  892. mlx4_dbg(dev, "Mapped %d chunks/%d KB at %llx for ICM.\n",
  893. tc, ts, (unsigned long long) virt - (ts << 10));
  894. break;
  895. }
  896. out:
  897. mlx4_free_cmd_mailbox(dev, mailbox);
  898. return err;
  899. }
  900. int mlx4_MAP_FA(struct mlx4_dev *dev, struct mlx4_icm *icm)
  901. {
  902. return mlx4_map_cmd(dev, MLX4_CMD_MAP_FA, icm, -1);
  903. }
  904. int mlx4_UNMAP_FA(struct mlx4_dev *dev)
  905. {
  906. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_UNMAP_FA,
  907. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  908. }
  909. int mlx4_RUN_FW(struct mlx4_dev *dev)
  910. {
  911. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_RUN_FW,
  912. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  913. }
  914. int mlx4_QUERY_FW(struct mlx4_dev *dev)
  915. {
  916. struct mlx4_fw *fw = &mlx4_priv(dev)->fw;
  917. struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd;
  918. struct mlx4_cmd_mailbox *mailbox;
  919. u32 *outbox;
  920. int err = 0;
  921. u64 fw_ver;
  922. u16 cmd_if_rev;
  923. u8 lg;
  924. #define QUERY_FW_OUT_SIZE 0x100
  925. #define QUERY_FW_VER_OFFSET 0x00
  926. #define QUERY_FW_PPF_ID 0x09
  927. #define QUERY_FW_CMD_IF_REV_OFFSET 0x0a
  928. #define QUERY_FW_MAX_CMD_OFFSET 0x0f
  929. #define QUERY_FW_ERR_START_OFFSET 0x30
  930. #define QUERY_FW_ERR_SIZE_OFFSET 0x38
  931. #define QUERY_FW_ERR_BAR_OFFSET 0x3c
  932. #define QUERY_FW_SIZE_OFFSET 0x00
  933. #define QUERY_FW_CLR_INT_BASE_OFFSET 0x20
  934. #define QUERY_FW_CLR_INT_BAR_OFFSET 0x28
  935. #define QUERY_FW_COMM_BASE_OFFSET 0x40
  936. #define QUERY_FW_COMM_BAR_OFFSET 0x48
  937. #define QUERY_FW_CLOCK_OFFSET 0x50
  938. #define QUERY_FW_CLOCK_BAR 0x58
  939. mailbox = mlx4_alloc_cmd_mailbox(dev);
  940. if (IS_ERR(mailbox))
  941. return PTR_ERR(mailbox);
  942. outbox = mailbox->buf;
  943. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
  944. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  945. if (err)
  946. goto out;
  947. MLX4_GET(fw_ver, outbox, QUERY_FW_VER_OFFSET);
  948. /*
  949. * FW subminor version is at more significant bits than minor
  950. * version, so swap here.
  951. */
  952. dev->caps.fw_ver = (fw_ver & 0xffff00000000ull) |
  953. ((fw_ver & 0xffff0000ull) >> 16) |
  954. ((fw_ver & 0x0000ffffull) << 16);
  955. MLX4_GET(lg, outbox, QUERY_FW_PPF_ID);
  956. dev->caps.function = lg;
  957. if (mlx4_is_slave(dev))
  958. goto out;
  959. MLX4_GET(cmd_if_rev, outbox, QUERY_FW_CMD_IF_REV_OFFSET);
  960. if (cmd_if_rev < MLX4_COMMAND_INTERFACE_MIN_REV ||
  961. cmd_if_rev > MLX4_COMMAND_INTERFACE_MAX_REV) {
  962. mlx4_err(dev, "Installed FW has unsupported "
  963. "command interface revision %d.\n",
  964. cmd_if_rev);
  965. mlx4_err(dev, "(Installed FW version is %d.%d.%03d)\n",
  966. (int) (dev->caps.fw_ver >> 32),
  967. (int) (dev->caps.fw_ver >> 16) & 0xffff,
  968. (int) dev->caps.fw_ver & 0xffff);
  969. mlx4_err(dev, "This driver version supports only revisions %d to %d.\n",
  970. MLX4_COMMAND_INTERFACE_MIN_REV, MLX4_COMMAND_INTERFACE_MAX_REV);
  971. err = -ENODEV;
  972. goto out;
  973. }
  974. if (cmd_if_rev < MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS)
  975. dev->flags |= MLX4_FLAG_OLD_PORT_CMDS;
  976. MLX4_GET(lg, outbox, QUERY_FW_MAX_CMD_OFFSET);
  977. cmd->max_cmds = 1 << lg;
  978. mlx4_dbg(dev, "FW version %d.%d.%03d (cmd intf rev %d), max commands %d\n",
  979. (int) (dev->caps.fw_ver >> 32),
  980. (int) (dev->caps.fw_ver >> 16) & 0xffff,
  981. (int) dev->caps.fw_ver & 0xffff,
  982. cmd_if_rev, cmd->max_cmds);
  983. MLX4_GET(fw->catas_offset, outbox, QUERY_FW_ERR_START_OFFSET);
  984. MLX4_GET(fw->catas_size, outbox, QUERY_FW_ERR_SIZE_OFFSET);
  985. MLX4_GET(fw->catas_bar, outbox, QUERY_FW_ERR_BAR_OFFSET);
  986. fw->catas_bar = (fw->catas_bar >> 6) * 2;
  987. mlx4_dbg(dev, "Catastrophic error buffer at 0x%llx, size 0x%x, BAR %d\n",
  988. (unsigned long long) fw->catas_offset, fw->catas_size, fw->catas_bar);
  989. MLX4_GET(fw->fw_pages, outbox, QUERY_FW_SIZE_OFFSET);
  990. MLX4_GET(fw->clr_int_base, outbox, QUERY_FW_CLR_INT_BASE_OFFSET);
  991. MLX4_GET(fw->clr_int_bar, outbox, QUERY_FW_CLR_INT_BAR_OFFSET);
  992. fw->clr_int_bar = (fw->clr_int_bar >> 6) * 2;
  993. MLX4_GET(fw->comm_base, outbox, QUERY_FW_COMM_BASE_OFFSET);
  994. MLX4_GET(fw->comm_bar, outbox, QUERY_FW_COMM_BAR_OFFSET);
  995. fw->comm_bar = (fw->comm_bar >> 6) * 2;
  996. mlx4_dbg(dev, "Communication vector bar:%d offset:0x%llx\n",
  997. fw->comm_bar, fw->comm_base);
  998. mlx4_dbg(dev, "FW size %d KB\n", fw->fw_pages >> 2);
  999. MLX4_GET(fw->clock_offset, outbox, QUERY_FW_CLOCK_OFFSET);
  1000. MLX4_GET(fw->clock_bar, outbox, QUERY_FW_CLOCK_BAR);
  1001. fw->clock_bar = (fw->clock_bar >> 6) * 2;
  1002. mlx4_dbg(dev, "Internal clock bar:%d offset:0x%llx\n",
  1003. fw->clock_bar, fw->clock_offset);
  1004. /*
  1005. * Round up number of system pages needed in case
  1006. * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
  1007. */
  1008. fw->fw_pages =
  1009. ALIGN(fw->fw_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
  1010. (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
  1011. mlx4_dbg(dev, "Clear int @ %llx, BAR %d\n",
  1012. (unsigned long long) fw->clr_int_base, fw->clr_int_bar);
  1013. out:
  1014. mlx4_free_cmd_mailbox(dev, mailbox);
  1015. return err;
  1016. }
  1017. int mlx4_QUERY_FW_wrapper(struct mlx4_dev *dev, int slave,
  1018. struct mlx4_vhcr *vhcr,
  1019. struct mlx4_cmd_mailbox *inbox,
  1020. struct mlx4_cmd_mailbox *outbox,
  1021. struct mlx4_cmd_info *cmd)
  1022. {
  1023. u8 *outbuf;
  1024. int err;
  1025. outbuf = outbox->buf;
  1026. err = mlx4_cmd_box(dev, 0, outbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
  1027. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1028. if (err)
  1029. return err;
  1030. /* for slaves, set pci PPF ID to invalid and zero out everything
  1031. * else except FW version */
  1032. outbuf[0] = outbuf[1] = 0;
  1033. memset(&outbuf[8], 0, QUERY_FW_OUT_SIZE - 8);
  1034. outbuf[QUERY_FW_PPF_ID] = MLX4_INVALID_SLAVE_ID;
  1035. return 0;
  1036. }
  1037. static void get_board_id(void *vsd, char *board_id)
  1038. {
  1039. int i;
  1040. #define VSD_OFFSET_SIG1 0x00
  1041. #define VSD_OFFSET_SIG2 0xde
  1042. #define VSD_OFFSET_MLX_BOARD_ID 0xd0
  1043. #define VSD_OFFSET_TS_BOARD_ID 0x20
  1044. #define VSD_SIGNATURE_TOPSPIN 0x5ad
  1045. memset(board_id, 0, MLX4_BOARD_ID_LEN);
  1046. if (be16_to_cpup(vsd + VSD_OFFSET_SIG1) == VSD_SIGNATURE_TOPSPIN &&
  1047. be16_to_cpup(vsd + VSD_OFFSET_SIG2) == VSD_SIGNATURE_TOPSPIN) {
  1048. strlcpy(board_id, vsd + VSD_OFFSET_TS_BOARD_ID, MLX4_BOARD_ID_LEN);
  1049. } else {
  1050. /*
  1051. * The board ID is a string but the firmware byte
  1052. * swaps each 4-byte word before passing it back to
  1053. * us. Therefore we need to swab it before printing.
  1054. */
  1055. for (i = 0; i < 4; ++i)
  1056. ((u32 *) board_id)[i] =
  1057. swab32(*(u32 *) (vsd + VSD_OFFSET_MLX_BOARD_ID + i * 4));
  1058. }
  1059. }
  1060. int mlx4_QUERY_ADAPTER(struct mlx4_dev *dev, struct mlx4_adapter *adapter)
  1061. {
  1062. struct mlx4_cmd_mailbox *mailbox;
  1063. u32 *outbox;
  1064. int err;
  1065. #define QUERY_ADAPTER_OUT_SIZE 0x100
  1066. #define QUERY_ADAPTER_INTA_PIN_OFFSET 0x10
  1067. #define QUERY_ADAPTER_VSD_OFFSET 0x20
  1068. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1069. if (IS_ERR(mailbox))
  1070. return PTR_ERR(mailbox);
  1071. outbox = mailbox->buf;
  1072. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_ADAPTER,
  1073. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1074. if (err)
  1075. goto out;
  1076. MLX4_GET(adapter->inta_pin, outbox, QUERY_ADAPTER_INTA_PIN_OFFSET);
  1077. get_board_id(outbox + QUERY_ADAPTER_VSD_OFFSET / 4,
  1078. adapter->board_id);
  1079. out:
  1080. mlx4_free_cmd_mailbox(dev, mailbox);
  1081. return err;
  1082. }
  1083. int mlx4_INIT_HCA(struct mlx4_dev *dev, struct mlx4_init_hca_param *param)
  1084. {
  1085. struct mlx4_cmd_mailbox *mailbox;
  1086. __be32 *inbox;
  1087. int err;
  1088. #define INIT_HCA_IN_SIZE 0x200
  1089. #define INIT_HCA_VERSION_OFFSET 0x000
  1090. #define INIT_HCA_VERSION 2
  1091. #define INIT_HCA_CACHELINE_SZ_OFFSET 0x0e
  1092. #define INIT_HCA_FLAGS_OFFSET 0x014
  1093. #define INIT_HCA_QPC_OFFSET 0x020
  1094. #define INIT_HCA_QPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x10)
  1095. #define INIT_HCA_LOG_QP_OFFSET (INIT_HCA_QPC_OFFSET + 0x17)
  1096. #define INIT_HCA_SRQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x28)
  1097. #define INIT_HCA_LOG_SRQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x2f)
  1098. #define INIT_HCA_CQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x30)
  1099. #define INIT_HCA_LOG_CQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x37)
  1100. #define INIT_HCA_EQE_CQE_OFFSETS (INIT_HCA_QPC_OFFSET + 0x38)
  1101. #define INIT_HCA_ALTC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x40)
  1102. #define INIT_HCA_AUXC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x50)
  1103. #define INIT_HCA_EQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x60)
  1104. #define INIT_HCA_LOG_EQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x67)
  1105. #define INIT_HCA_RDMARC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x70)
  1106. #define INIT_HCA_LOG_RD_OFFSET (INIT_HCA_QPC_OFFSET + 0x77)
  1107. #define INIT_HCA_MCAST_OFFSET 0x0c0
  1108. #define INIT_HCA_MC_BASE_OFFSET (INIT_HCA_MCAST_OFFSET + 0x00)
  1109. #define INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x12)
  1110. #define INIT_HCA_LOG_MC_HASH_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x16)
  1111. #define INIT_HCA_UC_STEERING_OFFSET (INIT_HCA_MCAST_OFFSET + 0x18)
  1112. #define INIT_HCA_LOG_MC_TABLE_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x1b)
  1113. #define INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN 0x6
  1114. #define INIT_HCA_FS_PARAM_OFFSET 0x1d0
  1115. #define INIT_HCA_FS_BASE_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x00)
  1116. #define INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x12)
  1117. #define INIT_HCA_FS_LOG_TABLE_SZ_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x1b)
  1118. #define INIT_HCA_FS_ETH_BITS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x21)
  1119. #define INIT_HCA_FS_ETH_NUM_ADDRS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x22)
  1120. #define INIT_HCA_FS_IB_BITS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x25)
  1121. #define INIT_HCA_FS_IB_NUM_ADDRS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x26)
  1122. #define INIT_HCA_TPT_OFFSET 0x0f0
  1123. #define INIT_HCA_DMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x00)
  1124. #define INIT_HCA_TPT_MW_OFFSET (INIT_HCA_TPT_OFFSET + 0x08)
  1125. #define INIT_HCA_LOG_MPT_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x0b)
  1126. #define INIT_HCA_MTT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x10)
  1127. #define INIT_HCA_CMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x18)
  1128. #define INIT_HCA_UAR_OFFSET 0x120
  1129. #define INIT_HCA_LOG_UAR_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0a)
  1130. #define INIT_HCA_UAR_PAGE_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0b)
  1131. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1132. if (IS_ERR(mailbox))
  1133. return PTR_ERR(mailbox);
  1134. inbox = mailbox->buf;
  1135. *((u8 *) mailbox->buf + INIT_HCA_VERSION_OFFSET) = INIT_HCA_VERSION;
  1136. *((u8 *) mailbox->buf + INIT_HCA_CACHELINE_SZ_OFFSET) =
  1137. (ilog2(cache_line_size()) - 4) << 5;
  1138. #if defined(__LITTLE_ENDIAN)
  1139. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) &= ~cpu_to_be32(1 << 1);
  1140. #elif defined(__BIG_ENDIAN)
  1141. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 1);
  1142. #else
  1143. #error Host endianness not defined
  1144. #endif
  1145. /* Check port for UD address vector: */
  1146. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1);
  1147. /* Enable IPoIB checksumming if we can: */
  1148. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_IPOIB_CSUM)
  1149. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 3);
  1150. /* Enable QoS support if module parameter set */
  1151. if (enable_qos)
  1152. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 2);
  1153. /* enable counters */
  1154. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS)
  1155. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 4);
  1156. /* CX3 is capable of extending CQEs/EQEs from 32 to 64 bytes */
  1157. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_64B_EQE) {
  1158. *(inbox + INIT_HCA_EQE_CQE_OFFSETS / 4) |= cpu_to_be32(1 << 29);
  1159. dev->caps.eqe_size = 64;
  1160. dev->caps.eqe_factor = 1;
  1161. } else {
  1162. dev->caps.eqe_size = 32;
  1163. dev->caps.eqe_factor = 0;
  1164. }
  1165. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_64B_CQE) {
  1166. *(inbox + INIT_HCA_EQE_CQE_OFFSETS / 4) |= cpu_to_be32(1 << 30);
  1167. dev->caps.cqe_size = 64;
  1168. dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_64B_CQE;
  1169. } else {
  1170. dev->caps.cqe_size = 32;
  1171. }
  1172. /* QPC/EEC/CQC/EQC/RDMARC attributes */
  1173. MLX4_PUT(inbox, param->qpc_base, INIT_HCA_QPC_BASE_OFFSET);
  1174. MLX4_PUT(inbox, param->log_num_qps, INIT_HCA_LOG_QP_OFFSET);
  1175. MLX4_PUT(inbox, param->srqc_base, INIT_HCA_SRQC_BASE_OFFSET);
  1176. MLX4_PUT(inbox, param->log_num_srqs, INIT_HCA_LOG_SRQ_OFFSET);
  1177. MLX4_PUT(inbox, param->cqc_base, INIT_HCA_CQC_BASE_OFFSET);
  1178. MLX4_PUT(inbox, param->log_num_cqs, INIT_HCA_LOG_CQ_OFFSET);
  1179. MLX4_PUT(inbox, param->altc_base, INIT_HCA_ALTC_BASE_OFFSET);
  1180. MLX4_PUT(inbox, param->auxc_base, INIT_HCA_AUXC_BASE_OFFSET);
  1181. MLX4_PUT(inbox, param->eqc_base, INIT_HCA_EQC_BASE_OFFSET);
  1182. MLX4_PUT(inbox, param->log_num_eqs, INIT_HCA_LOG_EQ_OFFSET);
  1183. MLX4_PUT(inbox, param->rdmarc_base, INIT_HCA_RDMARC_BASE_OFFSET);
  1184. MLX4_PUT(inbox, param->log_rd_per_qp, INIT_HCA_LOG_RD_OFFSET);
  1185. /* steering attributes */
  1186. if (dev->caps.steering_mode ==
  1187. MLX4_STEERING_MODE_DEVICE_MANAGED) {
  1188. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |=
  1189. cpu_to_be32(1 <<
  1190. INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN);
  1191. MLX4_PUT(inbox, param->mc_base, INIT_HCA_FS_BASE_OFFSET);
  1192. MLX4_PUT(inbox, param->log_mc_entry_sz,
  1193. INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET);
  1194. MLX4_PUT(inbox, param->log_mc_table_sz,
  1195. INIT_HCA_FS_LOG_TABLE_SZ_OFFSET);
  1196. /* Enable Ethernet flow steering
  1197. * with udp unicast and tcp unicast
  1198. */
  1199. MLX4_PUT(inbox, (u8) (MLX4_FS_UDP_UC_EN | MLX4_FS_TCP_UC_EN),
  1200. INIT_HCA_FS_ETH_BITS_OFFSET);
  1201. MLX4_PUT(inbox, (u16) MLX4_FS_NUM_OF_L2_ADDR,
  1202. INIT_HCA_FS_ETH_NUM_ADDRS_OFFSET);
  1203. /* Enable IPoIB flow steering
  1204. * with udp unicast and tcp unicast
  1205. */
  1206. MLX4_PUT(inbox, (u8) (MLX4_FS_UDP_UC_EN | MLX4_FS_TCP_UC_EN),
  1207. INIT_HCA_FS_IB_BITS_OFFSET);
  1208. MLX4_PUT(inbox, (u16) MLX4_FS_NUM_OF_L2_ADDR,
  1209. INIT_HCA_FS_IB_NUM_ADDRS_OFFSET);
  1210. } else {
  1211. MLX4_PUT(inbox, param->mc_base, INIT_HCA_MC_BASE_OFFSET);
  1212. MLX4_PUT(inbox, param->log_mc_entry_sz,
  1213. INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  1214. MLX4_PUT(inbox, param->log_mc_hash_sz,
  1215. INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
  1216. MLX4_PUT(inbox, param->log_mc_table_sz,
  1217. INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  1218. if (dev->caps.steering_mode == MLX4_STEERING_MODE_B0)
  1219. MLX4_PUT(inbox, (u8) (1 << 3),
  1220. INIT_HCA_UC_STEERING_OFFSET);
  1221. }
  1222. /* TPT attributes */
  1223. MLX4_PUT(inbox, param->dmpt_base, INIT_HCA_DMPT_BASE_OFFSET);
  1224. MLX4_PUT(inbox, param->mw_enabled, INIT_HCA_TPT_MW_OFFSET);
  1225. MLX4_PUT(inbox, param->log_mpt_sz, INIT_HCA_LOG_MPT_SZ_OFFSET);
  1226. MLX4_PUT(inbox, param->mtt_base, INIT_HCA_MTT_BASE_OFFSET);
  1227. MLX4_PUT(inbox, param->cmpt_base, INIT_HCA_CMPT_BASE_OFFSET);
  1228. /* UAR attributes */
  1229. MLX4_PUT(inbox, param->uar_page_sz, INIT_HCA_UAR_PAGE_SZ_OFFSET);
  1230. MLX4_PUT(inbox, param->log_uar_sz, INIT_HCA_LOG_UAR_SZ_OFFSET);
  1231. err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_INIT_HCA, 10000,
  1232. MLX4_CMD_NATIVE);
  1233. if (err)
  1234. mlx4_err(dev, "INIT_HCA returns %d\n", err);
  1235. mlx4_free_cmd_mailbox(dev, mailbox);
  1236. return err;
  1237. }
  1238. int mlx4_QUERY_HCA(struct mlx4_dev *dev,
  1239. struct mlx4_init_hca_param *param)
  1240. {
  1241. struct mlx4_cmd_mailbox *mailbox;
  1242. __be32 *outbox;
  1243. u32 dword_field;
  1244. int err;
  1245. u8 byte_field;
  1246. #define QUERY_HCA_GLOBAL_CAPS_OFFSET 0x04
  1247. #define QUERY_HCA_CORE_CLOCK_OFFSET 0x0c
  1248. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1249. if (IS_ERR(mailbox))
  1250. return PTR_ERR(mailbox);
  1251. outbox = mailbox->buf;
  1252. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0,
  1253. MLX4_CMD_QUERY_HCA,
  1254. MLX4_CMD_TIME_CLASS_B,
  1255. !mlx4_is_slave(dev));
  1256. if (err)
  1257. goto out;
  1258. MLX4_GET(param->global_caps, outbox, QUERY_HCA_GLOBAL_CAPS_OFFSET);
  1259. MLX4_GET(param->hca_core_clock, outbox, QUERY_HCA_CORE_CLOCK_OFFSET);
  1260. /* QPC/EEC/CQC/EQC/RDMARC attributes */
  1261. MLX4_GET(param->qpc_base, outbox, INIT_HCA_QPC_BASE_OFFSET);
  1262. MLX4_GET(param->log_num_qps, outbox, INIT_HCA_LOG_QP_OFFSET);
  1263. MLX4_GET(param->srqc_base, outbox, INIT_HCA_SRQC_BASE_OFFSET);
  1264. MLX4_GET(param->log_num_srqs, outbox, INIT_HCA_LOG_SRQ_OFFSET);
  1265. MLX4_GET(param->cqc_base, outbox, INIT_HCA_CQC_BASE_OFFSET);
  1266. MLX4_GET(param->log_num_cqs, outbox, INIT_HCA_LOG_CQ_OFFSET);
  1267. MLX4_GET(param->altc_base, outbox, INIT_HCA_ALTC_BASE_OFFSET);
  1268. MLX4_GET(param->auxc_base, outbox, INIT_HCA_AUXC_BASE_OFFSET);
  1269. MLX4_GET(param->eqc_base, outbox, INIT_HCA_EQC_BASE_OFFSET);
  1270. MLX4_GET(param->log_num_eqs, outbox, INIT_HCA_LOG_EQ_OFFSET);
  1271. MLX4_GET(param->rdmarc_base, outbox, INIT_HCA_RDMARC_BASE_OFFSET);
  1272. MLX4_GET(param->log_rd_per_qp, outbox, INIT_HCA_LOG_RD_OFFSET);
  1273. MLX4_GET(dword_field, outbox, INIT_HCA_FLAGS_OFFSET);
  1274. if (dword_field & (1 << INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN)) {
  1275. param->steering_mode = MLX4_STEERING_MODE_DEVICE_MANAGED;
  1276. } else {
  1277. MLX4_GET(byte_field, outbox, INIT_HCA_UC_STEERING_OFFSET);
  1278. if (byte_field & 0x8)
  1279. param->steering_mode = MLX4_STEERING_MODE_B0;
  1280. else
  1281. param->steering_mode = MLX4_STEERING_MODE_A0;
  1282. }
  1283. /* steering attributes */
  1284. if (param->steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED) {
  1285. MLX4_GET(param->mc_base, outbox, INIT_HCA_FS_BASE_OFFSET);
  1286. MLX4_GET(param->log_mc_entry_sz, outbox,
  1287. INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET);
  1288. MLX4_GET(param->log_mc_table_sz, outbox,
  1289. INIT_HCA_FS_LOG_TABLE_SZ_OFFSET);
  1290. } else {
  1291. MLX4_GET(param->mc_base, outbox, INIT_HCA_MC_BASE_OFFSET);
  1292. MLX4_GET(param->log_mc_entry_sz, outbox,
  1293. INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  1294. MLX4_GET(param->log_mc_hash_sz, outbox,
  1295. INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
  1296. MLX4_GET(param->log_mc_table_sz, outbox,
  1297. INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  1298. }
  1299. /* CX3 is capable of extending CQEs/EQEs from 32 to 64 bytes */
  1300. MLX4_GET(byte_field, outbox, INIT_HCA_EQE_CQE_OFFSETS);
  1301. if (byte_field & 0x20) /* 64-bytes eqe enabled */
  1302. param->dev_cap_enabled |= MLX4_DEV_CAP_64B_EQE_ENABLED;
  1303. if (byte_field & 0x40) /* 64-bytes cqe enabled */
  1304. param->dev_cap_enabled |= MLX4_DEV_CAP_64B_CQE_ENABLED;
  1305. /* TPT attributes */
  1306. MLX4_GET(param->dmpt_base, outbox, INIT_HCA_DMPT_BASE_OFFSET);
  1307. MLX4_GET(param->mw_enabled, outbox, INIT_HCA_TPT_MW_OFFSET);
  1308. MLX4_GET(param->log_mpt_sz, outbox, INIT_HCA_LOG_MPT_SZ_OFFSET);
  1309. MLX4_GET(param->mtt_base, outbox, INIT_HCA_MTT_BASE_OFFSET);
  1310. MLX4_GET(param->cmpt_base, outbox, INIT_HCA_CMPT_BASE_OFFSET);
  1311. /* UAR attributes */
  1312. MLX4_GET(param->uar_page_sz, outbox, INIT_HCA_UAR_PAGE_SZ_OFFSET);
  1313. MLX4_GET(param->log_uar_sz, outbox, INIT_HCA_LOG_UAR_SZ_OFFSET);
  1314. out:
  1315. mlx4_free_cmd_mailbox(dev, mailbox);
  1316. return err;
  1317. }
  1318. /* for IB-type ports only in SRIOV mode. Checks that both proxy QP0
  1319. * and real QP0 are active, so that the paravirtualized QP0 is ready
  1320. * to operate */
  1321. static int check_qp0_state(struct mlx4_dev *dev, int function, int port)
  1322. {
  1323. struct mlx4_priv *priv = mlx4_priv(dev);
  1324. /* irrelevant if not infiniband */
  1325. if (priv->mfunc.master.qp0_state[port].proxy_qp0_active &&
  1326. priv->mfunc.master.qp0_state[port].qp0_active)
  1327. return 1;
  1328. return 0;
  1329. }
  1330. int mlx4_INIT_PORT_wrapper(struct mlx4_dev *dev, int slave,
  1331. struct mlx4_vhcr *vhcr,
  1332. struct mlx4_cmd_mailbox *inbox,
  1333. struct mlx4_cmd_mailbox *outbox,
  1334. struct mlx4_cmd_info *cmd)
  1335. {
  1336. struct mlx4_priv *priv = mlx4_priv(dev);
  1337. int port = vhcr->in_modifier;
  1338. int err;
  1339. if (priv->mfunc.master.slave_state[slave].init_port_mask & (1 << port))
  1340. return 0;
  1341. if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB) {
  1342. /* Enable port only if it was previously disabled */
  1343. if (!priv->mfunc.master.init_port_ref[port]) {
  1344. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  1345. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1346. if (err)
  1347. return err;
  1348. }
  1349. priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
  1350. } else {
  1351. if (slave == mlx4_master_func_num(dev)) {
  1352. if (check_qp0_state(dev, slave, port) &&
  1353. !priv->mfunc.master.qp0_state[port].port_active) {
  1354. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  1355. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1356. if (err)
  1357. return err;
  1358. priv->mfunc.master.qp0_state[port].port_active = 1;
  1359. priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
  1360. }
  1361. } else
  1362. priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
  1363. }
  1364. ++priv->mfunc.master.init_port_ref[port];
  1365. return 0;
  1366. }
  1367. int mlx4_INIT_PORT(struct mlx4_dev *dev, int port)
  1368. {
  1369. struct mlx4_cmd_mailbox *mailbox;
  1370. u32 *inbox;
  1371. int err;
  1372. u32 flags;
  1373. u16 field;
  1374. if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
  1375. #define INIT_PORT_IN_SIZE 256
  1376. #define INIT_PORT_FLAGS_OFFSET 0x00
  1377. #define INIT_PORT_FLAG_SIG (1 << 18)
  1378. #define INIT_PORT_FLAG_NG (1 << 17)
  1379. #define INIT_PORT_FLAG_G0 (1 << 16)
  1380. #define INIT_PORT_VL_SHIFT 4
  1381. #define INIT_PORT_PORT_WIDTH_SHIFT 8
  1382. #define INIT_PORT_MTU_OFFSET 0x04
  1383. #define INIT_PORT_MAX_GID_OFFSET 0x06
  1384. #define INIT_PORT_MAX_PKEY_OFFSET 0x0a
  1385. #define INIT_PORT_GUID0_OFFSET 0x10
  1386. #define INIT_PORT_NODE_GUID_OFFSET 0x18
  1387. #define INIT_PORT_SI_GUID_OFFSET 0x20
  1388. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1389. if (IS_ERR(mailbox))
  1390. return PTR_ERR(mailbox);
  1391. inbox = mailbox->buf;
  1392. flags = 0;
  1393. flags |= (dev->caps.vl_cap[port] & 0xf) << INIT_PORT_VL_SHIFT;
  1394. flags |= (dev->caps.port_width_cap[port] & 0xf) << INIT_PORT_PORT_WIDTH_SHIFT;
  1395. MLX4_PUT(inbox, flags, INIT_PORT_FLAGS_OFFSET);
  1396. field = 128 << dev->caps.ib_mtu_cap[port];
  1397. MLX4_PUT(inbox, field, INIT_PORT_MTU_OFFSET);
  1398. field = dev->caps.gid_table_len[port];
  1399. MLX4_PUT(inbox, field, INIT_PORT_MAX_GID_OFFSET);
  1400. field = dev->caps.pkey_table_len[port];
  1401. MLX4_PUT(inbox, field, INIT_PORT_MAX_PKEY_OFFSET);
  1402. err = mlx4_cmd(dev, mailbox->dma, port, 0, MLX4_CMD_INIT_PORT,
  1403. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1404. mlx4_free_cmd_mailbox(dev, mailbox);
  1405. } else
  1406. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  1407. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  1408. return err;
  1409. }
  1410. EXPORT_SYMBOL_GPL(mlx4_INIT_PORT);
  1411. int mlx4_CLOSE_PORT_wrapper(struct mlx4_dev *dev, int slave,
  1412. struct mlx4_vhcr *vhcr,
  1413. struct mlx4_cmd_mailbox *inbox,
  1414. struct mlx4_cmd_mailbox *outbox,
  1415. struct mlx4_cmd_info *cmd)
  1416. {
  1417. struct mlx4_priv *priv = mlx4_priv(dev);
  1418. int port = vhcr->in_modifier;
  1419. int err;
  1420. if (!(priv->mfunc.master.slave_state[slave].init_port_mask &
  1421. (1 << port)))
  1422. return 0;
  1423. if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB) {
  1424. if (priv->mfunc.master.init_port_ref[port] == 1) {
  1425. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT,
  1426. 1000, MLX4_CMD_NATIVE);
  1427. if (err)
  1428. return err;
  1429. }
  1430. priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
  1431. } else {
  1432. /* infiniband port */
  1433. if (slave == mlx4_master_func_num(dev)) {
  1434. if (!priv->mfunc.master.qp0_state[port].qp0_active &&
  1435. priv->mfunc.master.qp0_state[port].port_active) {
  1436. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT,
  1437. 1000, MLX4_CMD_NATIVE);
  1438. if (err)
  1439. return err;
  1440. priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
  1441. priv->mfunc.master.qp0_state[port].port_active = 0;
  1442. }
  1443. } else
  1444. priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
  1445. }
  1446. --priv->mfunc.master.init_port_ref[port];
  1447. return 0;
  1448. }
  1449. int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port)
  1450. {
  1451. return mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT, 1000,
  1452. MLX4_CMD_WRAPPED);
  1453. }
  1454. EXPORT_SYMBOL_GPL(mlx4_CLOSE_PORT);
  1455. int mlx4_CLOSE_HCA(struct mlx4_dev *dev, int panic)
  1456. {
  1457. return mlx4_cmd(dev, 0, 0, panic, MLX4_CMD_CLOSE_HCA, 1000,
  1458. MLX4_CMD_NATIVE);
  1459. }
  1460. int mlx4_SET_ICM_SIZE(struct mlx4_dev *dev, u64 icm_size, u64 *aux_pages)
  1461. {
  1462. int ret = mlx4_cmd_imm(dev, icm_size, aux_pages, 0, 0,
  1463. MLX4_CMD_SET_ICM_SIZE,
  1464. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1465. if (ret)
  1466. return ret;
  1467. /*
  1468. * Round up number of system pages needed in case
  1469. * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
  1470. */
  1471. *aux_pages = ALIGN(*aux_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
  1472. (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
  1473. return 0;
  1474. }
  1475. int mlx4_NOP(struct mlx4_dev *dev)
  1476. {
  1477. /* Input modifier of 0x1f means "finish as soon as possible." */
  1478. return mlx4_cmd(dev, 0, 0x1f, 0, MLX4_CMD_NOP, 100, MLX4_CMD_NATIVE);
  1479. }
  1480. #define MLX4_WOL_SETUP_MODE (5 << 28)
  1481. int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port)
  1482. {
  1483. u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
  1484. return mlx4_cmd_imm(dev, 0, config, in_mod, 0x3,
  1485. MLX4_CMD_MOD_STAT_CFG, MLX4_CMD_TIME_CLASS_A,
  1486. MLX4_CMD_NATIVE);
  1487. }
  1488. EXPORT_SYMBOL_GPL(mlx4_wol_read);
  1489. int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port)
  1490. {
  1491. u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
  1492. return mlx4_cmd(dev, config, in_mod, 0x1, MLX4_CMD_MOD_STAT_CFG,
  1493. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1494. }
  1495. EXPORT_SYMBOL_GPL(mlx4_wol_write);
  1496. enum {
  1497. ADD_TO_MCG = 0x26,
  1498. };
  1499. void mlx4_opreq_action(struct work_struct *work)
  1500. {
  1501. struct mlx4_priv *priv = container_of(work, struct mlx4_priv,
  1502. opreq_task);
  1503. struct mlx4_dev *dev = &priv->dev;
  1504. int num_tasks = atomic_read(&priv->opreq_count);
  1505. struct mlx4_cmd_mailbox *mailbox;
  1506. struct mlx4_mgm *mgm;
  1507. u32 *outbox;
  1508. u32 modifier;
  1509. u16 token;
  1510. u16 type;
  1511. int err;
  1512. u32 num_qps;
  1513. struct mlx4_qp qp;
  1514. int i;
  1515. u8 rem_mcg;
  1516. u8 prot;
  1517. #define GET_OP_REQ_MODIFIER_OFFSET 0x08
  1518. #define GET_OP_REQ_TOKEN_OFFSET 0x14
  1519. #define GET_OP_REQ_TYPE_OFFSET 0x1a
  1520. #define GET_OP_REQ_DATA_OFFSET 0x20
  1521. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1522. if (IS_ERR(mailbox)) {
  1523. mlx4_err(dev, "Failed to allocate mailbox for GET_OP_REQ\n");
  1524. return;
  1525. }
  1526. outbox = mailbox->buf;
  1527. while (num_tasks) {
  1528. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0,
  1529. MLX4_CMD_GET_OP_REQ, MLX4_CMD_TIME_CLASS_A,
  1530. MLX4_CMD_NATIVE);
  1531. if (err) {
  1532. mlx4_err(dev, "Failed to retreive required operation: %d\n",
  1533. err);
  1534. return;
  1535. }
  1536. MLX4_GET(modifier, outbox, GET_OP_REQ_MODIFIER_OFFSET);
  1537. MLX4_GET(token, outbox, GET_OP_REQ_TOKEN_OFFSET);
  1538. MLX4_GET(type, outbox, GET_OP_REQ_TYPE_OFFSET);
  1539. type &= 0xfff;
  1540. switch (type) {
  1541. case ADD_TO_MCG:
  1542. if (dev->caps.steering_mode ==
  1543. MLX4_STEERING_MODE_DEVICE_MANAGED) {
  1544. mlx4_warn(dev, "ADD MCG operation is not supported in DEVICE_MANAGED steering mode\n");
  1545. err = EPERM;
  1546. break;
  1547. }
  1548. mgm = (struct mlx4_mgm *)((u8 *)(outbox) +
  1549. GET_OP_REQ_DATA_OFFSET);
  1550. num_qps = be32_to_cpu(mgm->members_count) &
  1551. MGM_QPN_MASK;
  1552. rem_mcg = ((u8 *)(&mgm->members_count))[0] & 1;
  1553. prot = ((u8 *)(&mgm->members_count))[0] >> 6;
  1554. for (i = 0; i < num_qps; i++) {
  1555. qp.qpn = be32_to_cpu(mgm->qp[i]);
  1556. if (rem_mcg)
  1557. err = mlx4_multicast_detach(dev, &qp,
  1558. mgm->gid,
  1559. prot, 0);
  1560. else
  1561. err = mlx4_multicast_attach(dev, &qp,
  1562. mgm->gid,
  1563. mgm->gid[5]
  1564. , 0, prot,
  1565. NULL);
  1566. if (err)
  1567. break;
  1568. }
  1569. break;
  1570. default:
  1571. mlx4_warn(dev, "Bad type for required operation\n");
  1572. err = EINVAL;
  1573. break;
  1574. }
  1575. err = mlx4_cmd(dev, 0, ((u32) err | cpu_to_be32(token) << 16),
  1576. 1, MLX4_CMD_GET_OP_REQ, MLX4_CMD_TIME_CLASS_A,
  1577. MLX4_CMD_NATIVE);
  1578. if (err) {
  1579. mlx4_err(dev, "Failed to acknowledge required request: %d\n",
  1580. err);
  1581. goto out;
  1582. }
  1583. memset(outbox, 0, 0xffc);
  1584. num_tasks = atomic_dec_return(&priv->opreq_count);
  1585. }
  1586. out:
  1587. mlx4_free_cmd_mailbox(dev, mailbox);
  1588. }