intel_ringbuffer.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. static u32 i915_gem_get_seqno(struct drm_device *dev)
  36. {
  37. drm_i915_private_t *dev_priv = dev->dev_private;
  38. u32 seqno;
  39. seqno = dev_priv->next_seqno;
  40. /* reserve 0 for non-seqno */
  41. if (++dev_priv->next_seqno == 0)
  42. dev_priv->next_seqno = 1;
  43. return seqno;
  44. }
  45. static void
  46. render_ring_flush(struct intel_ring_buffer *ring,
  47. u32 invalidate_domains,
  48. u32 flush_domains)
  49. {
  50. struct drm_device *dev = ring->dev;
  51. drm_i915_private_t *dev_priv = dev->dev_private;
  52. u32 cmd;
  53. #if WATCH_EXEC
  54. DRM_INFO("%s: invalidate %08x flush %08x\n", __func__,
  55. invalidate_domains, flush_domains);
  56. #endif
  57. trace_i915_gem_request_flush(dev, dev_priv->next_seqno,
  58. invalidate_domains, flush_domains);
  59. if ((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) {
  60. /*
  61. * read/write caches:
  62. *
  63. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  64. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  65. * also flushed at 2d versus 3d pipeline switches.
  66. *
  67. * read-only caches:
  68. *
  69. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  70. * MI_READ_FLUSH is set, and is always flushed on 965.
  71. *
  72. * I915_GEM_DOMAIN_COMMAND may not exist?
  73. *
  74. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  75. * invalidated when MI_EXE_FLUSH is set.
  76. *
  77. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  78. * invalidated with every MI_FLUSH.
  79. *
  80. * TLBs:
  81. *
  82. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  83. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  84. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  85. * are flushed at any MI_FLUSH.
  86. */
  87. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  88. if ((invalidate_domains|flush_domains) &
  89. I915_GEM_DOMAIN_RENDER)
  90. cmd &= ~MI_NO_WRITE_FLUSH;
  91. if (INTEL_INFO(dev)->gen < 4) {
  92. /*
  93. * On the 965, the sampler cache always gets flushed
  94. * and this bit is reserved.
  95. */
  96. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  97. cmd |= MI_READ_FLUSH;
  98. }
  99. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  100. cmd |= MI_EXE_FLUSH;
  101. #if WATCH_EXEC
  102. DRM_INFO("%s: queue flush %08x to ring\n", __func__, cmd);
  103. #endif
  104. if (intel_ring_begin(ring, 2) == 0) {
  105. intel_ring_emit(ring, cmd);
  106. intel_ring_emit(ring, MI_NOOP);
  107. intel_ring_advance(ring);
  108. }
  109. }
  110. }
  111. static void ring_write_tail(struct intel_ring_buffer *ring,
  112. u32 value)
  113. {
  114. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  115. I915_WRITE_TAIL(ring, value);
  116. }
  117. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  118. {
  119. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  120. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  121. RING_ACTHD(ring->mmio_base) : ACTHD;
  122. return I915_READ(acthd_reg);
  123. }
  124. static int init_ring_common(struct intel_ring_buffer *ring)
  125. {
  126. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  127. struct drm_i915_gem_object *obj_priv = to_intel_bo(ring->gem_object);
  128. u32 head;
  129. /* Stop the ring if it's running. */
  130. I915_WRITE_CTL(ring, 0);
  131. I915_WRITE_HEAD(ring, 0);
  132. ring->write_tail(ring, 0);
  133. /* Initialize the ring. */
  134. I915_WRITE_START(ring, obj_priv->gtt_offset);
  135. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  136. /* G45 ring initialization fails to reset head to zero */
  137. if (head != 0) {
  138. DRM_ERROR("%s head not reset to zero "
  139. "ctl %08x head %08x tail %08x start %08x\n",
  140. ring->name,
  141. I915_READ_CTL(ring),
  142. I915_READ_HEAD(ring),
  143. I915_READ_TAIL(ring),
  144. I915_READ_START(ring));
  145. I915_WRITE_HEAD(ring, 0);
  146. DRM_ERROR("%s head forced to zero "
  147. "ctl %08x head %08x tail %08x start %08x\n",
  148. ring->name,
  149. I915_READ_CTL(ring),
  150. I915_READ_HEAD(ring),
  151. I915_READ_TAIL(ring),
  152. I915_READ_START(ring));
  153. }
  154. I915_WRITE_CTL(ring,
  155. ((ring->gem_object->size - PAGE_SIZE) & RING_NR_PAGES)
  156. | RING_NO_REPORT | RING_VALID);
  157. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  158. /* If the head is still not zero, the ring is dead */
  159. if (head != 0) {
  160. DRM_ERROR("%s initialization failed "
  161. "ctl %08x head %08x tail %08x start %08x\n",
  162. ring->name,
  163. I915_READ_CTL(ring),
  164. I915_READ_HEAD(ring),
  165. I915_READ_TAIL(ring),
  166. I915_READ_START(ring));
  167. return -EIO;
  168. }
  169. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  170. i915_kernel_lost_context(ring->dev);
  171. else {
  172. ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  173. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  174. ring->space = ring->head - (ring->tail + 8);
  175. if (ring->space < 0)
  176. ring->space += ring->size;
  177. }
  178. return 0;
  179. }
  180. static int init_render_ring(struct intel_ring_buffer *ring)
  181. {
  182. struct drm_device *dev = ring->dev;
  183. int ret = init_ring_common(ring);
  184. if (INTEL_INFO(dev)->gen > 3) {
  185. drm_i915_private_t *dev_priv = dev->dev_private;
  186. int mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
  187. if (IS_GEN6(dev))
  188. mode |= MI_FLUSH_ENABLE << 16 | MI_FLUSH_ENABLE;
  189. I915_WRITE(MI_MODE, mode);
  190. }
  191. return ret;
  192. }
  193. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  194. do { \
  195. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE | \
  196. PIPE_CONTROL_DEPTH_STALL | 2); \
  197. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  198. intel_ring_emit(ring__, 0); \
  199. intel_ring_emit(ring__, 0); \
  200. } while (0)
  201. /**
  202. * Creates a new sequence number, emitting a write of it to the status page
  203. * plus an interrupt, which will trigger i915_user_interrupt_handler.
  204. *
  205. * Must be called with struct_lock held.
  206. *
  207. * Returned sequence numbers are nonzero on success.
  208. */
  209. static u32
  210. render_ring_add_request(struct intel_ring_buffer *ring,
  211. u32 flush_domains)
  212. {
  213. struct drm_device *dev = ring->dev;
  214. drm_i915_private_t *dev_priv = dev->dev_private;
  215. u32 seqno;
  216. seqno = i915_gem_get_seqno(dev);
  217. if (IS_GEN6(dev)) {
  218. if (intel_ring_begin(ring, 6) == 0) {
  219. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | 3);
  220. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE |
  221. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_IS_FLUSH |
  222. PIPE_CONTROL_NOTIFY);
  223. intel_ring_emit(ring, dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
  224. intel_ring_emit(ring, seqno);
  225. intel_ring_emit(ring, 0);
  226. intel_ring_emit(ring, 0);
  227. intel_ring_advance(ring);
  228. }
  229. } else if (HAS_PIPE_CONTROL(dev)) {
  230. u32 scratch_addr = dev_priv->seqno_gfx_addr + 128;
  231. /*
  232. * Workaround qword write incoherence by flushing the
  233. * PIPE_NOTIFY buffers out to memory before requesting
  234. * an interrupt.
  235. */
  236. if (intel_ring_begin(ring, 32) == 0) {
  237. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  238. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH);
  239. intel_ring_emit(ring, dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
  240. intel_ring_emit(ring, seqno);
  241. intel_ring_emit(ring, 0);
  242. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  243. scratch_addr += 128; /* write to separate cachelines */
  244. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  245. scratch_addr += 128;
  246. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  247. scratch_addr += 128;
  248. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  249. scratch_addr += 128;
  250. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  251. scratch_addr += 128;
  252. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  253. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  254. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH |
  255. PIPE_CONTROL_NOTIFY);
  256. intel_ring_emit(ring, dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
  257. intel_ring_emit(ring, seqno);
  258. intel_ring_emit(ring, 0);
  259. intel_ring_advance(ring);
  260. }
  261. } else {
  262. if (intel_ring_begin(ring, 4) == 0) {
  263. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  264. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  265. intel_ring_emit(ring, seqno);
  266. intel_ring_emit(ring, MI_USER_INTERRUPT);
  267. intel_ring_advance(ring);
  268. }
  269. }
  270. return seqno;
  271. }
  272. static u32
  273. render_ring_get_seqno(struct intel_ring_buffer *ring)
  274. {
  275. struct drm_device *dev = ring->dev;
  276. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  277. if (HAS_PIPE_CONTROL(dev))
  278. return ((volatile u32 *)(dev_priv->seqno_page))[0];
  279. else
  280. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  281. }
  282. static void
  283. render_ring_get_user_irq(struct intel_ring_buffer *ring)
  284. {
  285. struct drm_device *dev = ring->dev;
  286. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  287. unsigned long irqflags;
  288. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  289. if (dev->irq_enabled && (++ring->user_irq_refcount == 1)) {
  290. if (HAS_PCH_SPLIT(dev))
  291. ironlake_enable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
  292. else
  293. i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
  294. }
  295. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  296. }
  297. static void
  298. render_ring_put_user_irq(struct intel_ring_buffer *ring)
  299. {
  300. struct drm_device *dev = ring->dev;
  301. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  302. unsigned long irqflags;
  303. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  304. BUG_ON(dev->irq_enabled && ring->user_irq_refcount <= 0);
  305. if (dev->irq_enabled && (--ring->user_irq_refcount == 0)) {
  306. if (HAS_PCH_SPLIT(dev))
  307. ironlake_disable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
  308. else
  309. i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
  310. }
  311. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  312. }
  313. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  314. {
  315. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  316. u32 mmio = IS_GEN6(ring->dev) ?
  317. RING_HWS_PGA_GEN6(ring->mmio_base) :
  318. RING_HWS_PGA(ring->mmio_base);
  319. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  320. POSTING_READ(mmio);
  321. }
  322. static void
  323. bsd_ring_flush(struct intel_ring_buffer *ring,
  324. u32 invalidate_domains,
  325. u32 flush_domains)
  326. {
  327. if (intel_ring_begin(ring, 2) == 0) {
  328. intel_ring_emit(ring, MI_FLUSH);
  329. intel_ring_emit(ring, MI_NOOP);
  330. intel_ring_advance(ring);
  331. }
  332. }
  333. static u32
  334. ring_add_request(struct intel_ring_buffer *ring,
  335. u32 flush_domains)
  336. {
  337. u32 seqno;
  338. seqno = i915_gem_get_seqno(ring->dev);
  339. if (intel_ring_begin(ring, 4) == 0) {
  340. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  341. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  342. intel_ring_emit(ring, seqno);
  343. intel_ring_emit(ring, MI_USER_INTERRUPT);
  344. intel_ring_advance(ring);
  345. }
  346. DRM_DEBUG_DRIVER("%s %d\n", ring->name, seqno);
  347. return seqno;
  348. }
  349. static void
  350. bsd_ring_get_user_irq(struct intel_ring_buffer *ring)
  351. {
  352. /* do nothing */
  353. }
  354. static void
  355. bsd_ring_put_user_irq(struct intel_ring_buffer *ring)
  356. {
  357. /* do nothing */
  358. }
  359. static u32
  360. ring_status_page_get_seqno(struct intel_ring_buffer *ring)
  361. {
  362. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  363. }
  364. static int
  365. ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  366. struct drm_i915_gem_execbuffer2 *exec,
  367. struct drm_clip_rect *cliprects,
  368. uint64_t exec_offset)
  369. {
  370. uint32_t exec_start;
  371. int ret;
  372. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  373. ret = intel_ring_begin(ring, 2);
  374. if (ret)
  375. return ret;
  376. intel_ring_emit(ring,
  377. MI_BATCH_BUFFER_START |
  378. (2 << 6) |
  379. MI_BATCH_NON_SECURE_I965);
  380. intel_ring_emit(ring, exec_start);
  381. intel_ring_advance(ring);
  382. return 0;
  383. }
  384. static int
  385. render_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  386. struct drm_i915_gem_execbuffer2 *exec,
  387. struct drm_clip_rect *cliprects,
  388. uint64_t exec_offset)
  389. {
  390. struct drm_device *dev = ring->dev;
  391. drm_i915_private_t *dev_priv = dev->dev_private;
  392. int nbox = exec->num_cliprects;
  393. uint32_t exec_start, exec_len;
  394. int i, count, ret;
  395. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  396. exec_len = (uint32_t) exec->batch_len;
  397. trace_i915_gem_request_submit(dev, dev_priv->next_seqno + 1);
  398. count = nbox ? nbox : 1;
  399. for (i = 0; i < count; i++) {
  400. if (i < nbox) {
  401. ret = i915_emit_box(dev, cliprects, i,
  402. exec->DR1, exec->DR4);
  403. if (ret)
  404. return ret;
  405. }
  406. if (IS_I830(dev) || IS_845G(dev)) {
  407. ret = intel_ring_begin(ring, 4);
  408. if (ret)
  409. return ret;
  410. intel_ring_emit(ring, MI_BATCH_BUFFER);
  411. intel_ring_emit(ring, exec_start | MI_BATCH_NON_SECURE);
  412. intel_ring_emit(ring, exec_start + exec_len - 4);
  413. intel_ring_emit(ring, 0);
  414. } else {
  415. ret = intel_ring_begin(ring, 2);
  416. if (ret)
  417. return ret;
  418. if (INTEL_INFO(dev)->gen >= 4) {
  419. intel_ring_emit(ring,
  420. MI_BATCH_BUFFER_START | (2 << 6)
  421. | MI_BATCH_NON_SECURE_I965);
  422. intel_ring_emit(ring, exec_start);
  423. } else {
  424. intel_ring_emit(ring, MI_BATCH_BUFFER_START
  425. | (2 << 6));
  426. intel_ring_emit(ring, exec_start |
  427. MI_BATCH_NON_SECURE);
  428. }
  429. }
  430. intel_ring_advance(ring);
  431. }
  432. if (IS_G4X(dev) || IS_GEN5(dev)) {
  433. if (intel_ring_begin(ring, 2) == 0) {
  434. intel_ring_emit(ring, MI_FLUSH |
  435. MI_NO_WRITE_FLUSH |
  436. MI_INVALIDATE_ISP );
  437. intel_ring_emit(ring, MI_NOOP);
  438. intel_ring_advance(ring);
  439. }
  440. }
  441. /* XXX breadcrumb */
  442. return 0;
  443. }
  444. static void cleanup_status_page(struct intel_ring_buffer *ring)
  445. {
  446. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  447. struct drm_gem_object *obj;
  448. struct drm_i915_gem_object *obj_priv;
  449. obj = ring->status_page.obj;
  450. if (obj == NULL)
  451. return;
  452. obj_priv = to_intel_bo(obj);
  453. kunmap(obj_priv->pages[0]);
  454. i915_gem_object_unpin(obj);
  455. drm_gem_object_unreference(obj);
  456. ring->status_page.obj = NULL;
  457. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  458. }
  459. static int init_status_page(struct intel_ring_buffer *ring)
  460. {
  461. struct drm_device *dev = ring->dev;
  462. drm_i915_private_t *dev_priv = dev->dev_private;
  463. struct drm_gem_object *obj;
  464. struct drm_i915_gem_object *obj_priv;
  465. int ret;
  466. obj = i915_gem_alloc_object(dev, 4096);
  467. if (obj == NULL) {
  468. DRM_ERROR("Failed to allocate status page\n");
  469. ret = -ENOMEM;
  470. goto err;
  471. }
  472. obj_priv = to_intel_bo(obj);
  473. obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
  474. ret = i915_gem_object_pin(obj, 4096);
  475. if (ret != 0) {
  476. goto err_unref;
  477. }
  478. ring->status_page.gfx_addr = obj_priv->gtt_offset;
  479. ring->status_page.page_addr = kmap(obj_priv->pages[0]);
  480. if (ring->status_page.page_addr == NULL) {
  481. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  482. goto err_unpin;
  483. }
  484. ring->status_page.obj = obj;
  485. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  486. intel_ring_setup_status_page(ring);
  487. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  488. ring->name, ring->status_page.gfx_addr);
  489. return 0;
  490. err_unpin:
  491. i915_gem_object_unpin(obj);
  492. err_unref:
  493. drm_gem_object_unreference(obj);
  494. err:
  495. return ret;
  496. }
  497. int intel_init_ring_buffer(struct drm_device *dev,
  498. struct intel_ring_buffer *ring)
  499. {
  500. struct drm_i915_private *dev_priv = dev->dev_private;
  501. struct drm_i915_gem_object *obj_priv;
  502. struct drm_gem_object *obj;
  503. int ret;
  504. ring->dev = dev;
  505. INIT_LIST_HEAD(&ring->active_list);
  506. INIT_LIST_HEAD(&ring->request_list);
  507. INIT_LIST_HEAD(&ring->gpu_write_list);
  508. if (I915_NEED_GFX_HWS(dev)) {
  509. ret = init_status_page(ring);
  510. if (ret)
  511. return ret;
  512. }
  513. obj = i915_gem_alloc_object(dev, ring->size);
  514. if (obj == NULL) {
  515. DRM_ERROR("Failed to allocate ringbuffer\n");
  516. ret = -ENOMEM;
  517. goto err_hws;
  518. }
  519. ring->gem_object = obj;
  520. ret = i915_gem_object_pin(obj, PAGE_SIZE);
  521. if (ret)
  522. goto err_unref;
  523. obj_priv = to_intel_bo(obj);
  524. ring->map.size = ring->size;
  525. ring->map.offset = dev->agp->base + obj_priv->gtt_offset;
  526. ring->map.type = 0;
  527. ring->map.flags = 0;
  528. ring->map.mtrr = 0;
  529. drm_core_ioremap_wc(&ring->map, dev);
  530. if (ring->map.handle == NULL) {
  531. DRM_ERROR("Failed to map ringbuffer.\n");
  532. ret = -EINVAL;
  533. goto err_unpin;
  534. }
  535. ring->virtual_start = ring->map.handle;
  536. ret = ring->init(ring);
  537. if (ret)
  538. goto err_unmap;
  539. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  540. i915_kernel_lost_context(dev);
  541. else {
  542. ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  543. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  544. ring->space = ring->head - (ring->tail + 8);
  545. if (ring->space < 0)
  546. ring->space += ring->size;
  547. }
  548. return ret;
  549. err_unmap:
  550. drm_core_ioremapfree(&ring->map, dev);
  551. err_unpin:
  552. i915_gem_object_unpin(obj);
  553. err_unref:
  554. drm_gem_object_unreference(obj);
  555. ring->gem_object = NULL;
  556. err_hws:
  557. cleanup_status_page(ring);
  558. return ret;
  559. }
  560. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  561. {
  562. if (ring->gem_object == NULL)
  563. return;
  564. drm_core_ioremapfree(&ring->map, ring->dev);
  565. i915_gem_object_unpin(ring->gem_object);
  566. drm_gem_object_unreference(ring->gem_object);
  567. ring->gem_object = NULL;
  568. cleanup_status_page(ring);
  569. }
  570. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  571. {
  572. unsigned int *virt;
  573. int rem;
  574. rem = ring->size - ring->tail;
  575. if (ring->space < rem) {
  576. int ret = intel_wait_ring_buffer(ring, rem);
  577. if (ret)
  578. return ret;
  579. }
  580. virt = (unsigned int *)(ring->virtual_start + ring->tail);
  581. rem /= 8;
  582. while (rem--) {
  583. *virt++ = MI_NOOP;
  584. *virt++ = MI_NOOP;
  585. }
  586. ring->tail = 0;
  587. ring->space = ring->head - 8;
  588. return 0;
  589. }
  590. int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
  591. {
  592. struct drm_device *dev = ring->dev;
  593. drm_i915_private_t *dev_priv = dev->dev_private;
  594. unsigned long end;
  595. trace_i915_ring_wait_begin (dev);
  596. end = jiffies + 3 * HZ;
  597. do {
  598. ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  599. ring->space = ring->head - (ring->tail + 8);
  600. if (ring->space < 0)
  601. ring->space += ring->size;
  602. if (ring->space >= n) {
  603. trace_i915_ring_wait_end(dev);
  604. return 0;
  605. }
  606. if (dev->primary->master) {
  607. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  608. if (master_priv->sarea_priv)
  609. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  610. }
  611. msleep(1);
  612. } while (!time_after(jiffies, end));
  613. trace_i915_ring_wait_end (dev);
  614. return -EBUSY;
  615. }
  616. int intel_ring_begin(struct intel_ring_buffer *ring,
  617. int num_dwords)
  618. {
  619. int n = 4*num_dwords;
  620. int ret;
  621. if (unlikely(ring->tail + n > ring->size)) {
  622. ret = intel_wrap_ring_buffer(ring);
  623. if (unlikely(ret))
  624. return ret;
  625. }
  626. if (unlikely(ring->space < n)) {
  627. ret = intel_wait_ring_buffer(ring, n);
  628. if (unlikely(ret))
  629. return ret;
  630. }
  631. ring->space -= n;
  632. return 0;
  633. }
  634. void intel_ring_advance(struct intel_ring_buffer *ring)
  635. {
  636. ring->tail &= ring->size - 1;
  637. ring->write_tail(ring, ring->tail);
  638. }
  639. static const struct intel_ring_buffer render_ring = {
  640. .name = "render ring",
  641. .id = RING_RENDER,
  642. .mmio_base = RENDER_RING_BASE,
  643. .size = 32 * PAGE_SIZE,
  644. .init = init_render_ring,
  645. .write_tail = ring_write_tail,
  646. .flush = render_ring_flush,
  647. .add_request = render_ring_add_request,
  648. .get_seqno = render_ring_get_seqno,
  649. .user_irq_get = render_ring_get_user_irq,
  650. .user_irq_put = render_ring_put_user_irq,
  651. .dispatch_execbuffer = render_ring_dispatch_execbuffer,
  652. };
  653. /* ring buffer for bit-stream decoder */
  654. static const struct intel_ring_buffer bsd_ring = {
  655. .name = "bsd ring",
  656. .id = RING_BSD,
  657. .mmio_base = BSD_RING_BASE,
  658. .size = 32 * PAGE_SIZE,
  659. .init = init_ring_common,
  660. .write_tail = ring_write_tail,
  661. .flush = bsd_ring_flush,
  662. .add_request = ring_add_request,
  663. .get_seqno = ring_status_page_get_seqno,
  664. .user_irq_get = bsd_ring_get_user_irq,
  665. .user_irq_put = bsd_ring_put_user_irq,
  666. .dispatch_execbuffer = ring_dispatch_execbuffer,
  667. };
  668. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  669. u32 value)
  670. {
  671. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  672. /* Every tail move must follow the sequence below */
  673. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  674. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  675. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
  676. I915_WRITE(GEN6_BSD_RNCID, 0x0);
  677. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  678. GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
  679. 50))
  680. DRM_ERROR("timed out waiting for IDLE Indicator\n");
  681. I915_WRITE_TAIL(ring, value);
  682. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  683. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  684. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
  685. }
  686. static void gen6_ring_flush(struct intel_ring_buffer *ring,
  687. u32 invalidate_domains,
  688. u32 flush_domains)
  689. {
  690. if (intel_ring_begin(ring, 4) == 0) {
  691. intel_ring_emit(ring, MI_FLUSH_DW);
  692. intel_ring_emit(ring, 0);
  693. intel_ring_emit(ring, 0);
  694. intel_ring_emit(ring, 0);
  695. intel_ring_advance(ring);
  696. }
  697. }
  698. static int
  699. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  700. struct drm_i915_gem_execbuffer2 *exec,
  701. struct drm_clip_rect *cliprects,
  702. uint64_t exec_offset)
  703. {
  704. uint32_t exec_start;
  705. int ret;
  706. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  707. ret = intel_ring_begin(ring, 2);
  708. if (ret)
  709. return ret;
  710. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
  711. /* bit0-7 is the length on GEN6+ */
  712. intel_ring_emit(ring, exec_start);
  713. intel_ring_advance(ring);
  714. return 0;
  715. }
  716. /* ring buffer for Video Codec for Gen6+ */
  717. static const struct intel_ring_buffer gen6_bsd_ring = {
  718. .name = "gen6 bsd ring",
  719. .id = RING_BSD,
  720. .mmio_base = GEN6_BSD_RING_BASE,
  721. .size = 32 * PAGE_SIZE,
  722. .init = init_ring_common,
  723. .write_tail = gen6_bsd_ring_write_tail,
  724. .flush = gen6_ring_flush,
  725. .add_request = ring_add_request,
  726. .get_seqno = ring_status_page_get_seqno,
  727. .user_irq_get = bsd_ring_get_user_irq,
  728. .user_irq_put = bsd_ring_put_user_irq,
  729. .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
  730. };
  731. /* Blitter support (SandyBridge+) */
  732. static void
  733. blt_ring_get_user_irq(struct intel_ring_buffer *ring)
  734. {
  735. /* do nothing */
  736. }
  737. static void
  738. blt_ring_put_user_irq(struct intel_ring_buffer *ring)
  739. {
  740. /* do nothing */
  741. }
  742. static const struct intel_ring_buffer gen6_blt_ring = {
  743. .name = "blt ring",
  744. .id = RING_BLT,
  745. .mmio_base = BLT_RING_BASE,
  746. .size = 32 * PAGE_SIZE,
  747. .init = init_ring_common,
  748. .write_tail = ring_write_tail,
  749. .flush = gen6_ring_flush,
  750. .add_request = ring_add_request,
  751. .get_seqno = ring_status_page_get_seqno,
  752. .user_irq_get = blt_ring_get_user_irq,
  753. .user_irq_put = blt_ring_put_user_irq,
  754. .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
  755. };
  756. int intel_init_render_ring_buffer(struct drm_device *dev)
  757. {
  758. drm_i915_private_t *dev_priv = dev->dev_private;
  759. dev_priv->render_ring = render_ring;
  760. if (!I915_NEED_GFX_HWS(dev)) {
  761. dev_priv->render_ring.status_page.page_addr
  762. = dev_priv->status_page_dmah->vaddr;
  763. memset(dev_priv->render_ring.status_page.page_addr,
  764. 0, PAGE_SIZE);
  765. }
  766. return intel_init_ring_buffer(dev, &dev_priv->render_ring);
  767. }
  768. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  769. {
  770. drm_i915_private_t *dev_priv = dev->dev_private;
  771. if (IS_GEN6(dev))
  772. dev_priv->bsd_ring = gen6_bsd_ring;
  773. else
  774. dev_priv->bsd_ring = bsd_ring;
  775. return intel_init_ring_buffer(dev, &dev_priv->bsd_ring);
  776. }
  777. int intel_init_blt_ring_buffer(struct drm_device *dev)
  778. {
  779. drm_i915_private_t *dev_priv = dev->dev_private;
  780. dev_priv->blt_ring = gen6_blt_ring;
  781. return intel_init_ring_buffer(dev, &dev_priv->blt_ring);
  782. }