intel_ringbuffer.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. /*
  36. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  37. * over cache flushing.
  38. */
  39. struct pipe_control {
  40. struct drm_i915_gem_object *obj;
  41. volatile u32 *cpu_page;
  42. u32 gtt_offset;
  43. };
  44. static inline int ring_space(struct intel_ring_buffer *ring)
  45. {
  46. int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
  47. if (space < 0)
  48. space += ring->size;
  49. return space;
  50. }
  51. static int
  52. gen2_render_ring_flush(struct intel_ring_buffer *ring,
  53. u32 invalidate_domains,
  54. u32 flush_domains)
  55. {
  56. u32 cmd;
  57. int ret;
  58. cmd = MI_FLUSH;
  59. if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
  60. cmd |= MI_NO_WRITE_FLUSH;
  61. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  62. cmd |= MI_READ_FLUSH;
  63. ret = intel_ring_begin(ring, 2);
  64. if (ret)
  65. return ret;
  66. intel_ring_emit(ring, cmd);
  67. intel_ring_emit(ring, MI_NOOP);
  68. intel_ring_advance(ring);
  69. return 0;
  70. }
  71. static int
  72. gen4_render_ring_flush(struct intel_ring_buffer *ring,
  73. u32 invalidate_domains,
  74. u32 flush_domains)
  75. {
  76. struct drm_device *dev = ring->dev;
  77. u32 cmd;
  78. int ret;
  79. /*
  80. * read/write caches:
  81. *
  82. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  83. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  84. * also flushed at 2d versus 3d pipeline switches.
  85. *
  86. * read-only caches:
  87. *
  88. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  89. * MI_READ_FLUSH is set, and is always flushed on 965.
  90. *
  91. * I915_GEM_DOMAIN_COMMAND may not exist?
  92. *
  93. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  94. * invalidated when MI_EXE_FLUSH is set.
  95. *
  96. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  97. * invalidated with every MI_FLUSH.
  98. *
  99. * TLBs:
  100. *
  101. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  102. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  103. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  104. * are flushed at any MI_FLUSH.
  105. */
  106. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  107. if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
  108. cmd &= ~MI_NO_WRITE_FLUSH;
  109. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  110. cmd |= MI_EXE_FLUSH;
  111. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  112. (IS_G4X(dev) || IS_GEN5(dev)))
  113. cmd |= MI_INVALIDATE_ISP;
  114. ret = intel_ring_begin(ring, 2);
  115. if (ret)
  116. return ret;
  117. intel_ring_emit(ring, cmd);
  118. intel_ring_emit(ring, MI_NOOP);
  119. intel_ring_advance(ring);
  120. return 0;
  121. }
  122. /**
  123. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  124. * implementing two workarounds on gen6. From section 1.4.7.1
  125. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  126. *
  127. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  128. * produced by non-pipelined state commands), software needs to first
  129. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  130. * 0.
  131. *
  132. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  133. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  134. *
  135. * And the workaround for these two requires this workaround first:
  136. *
  137. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  138. * BEFORE the pipe-control with a post-sync op and no write-cache
  139. * flushes.
  140. *
  141. * And this last workaround is tricky because of the requirements on
  142. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  143. * volume 2 part 1:
  144. *
  145. * "1 of the following must also be set:
  146. * - Render Target Cache Flush Enable ([12] of DW1)
  147. * - Depth Cache Flush Enable ([0] of DW1)
  148. * - Stall at Pixel Scoreboard ([1] of DW1)
  149. * - Depth Stall ([13] of DW1)
  150. * - Post-Sync Operation ([13] of DW1)
  151. * - Notify Enable ([8] of DW1)"
  152. *
  153. * The cache flushes require the workaround flush that triggered this
  154. * one, so we can't use it. Depth stall would trigger the same.
  155. * Post-sync nonzero is what triggered this second workaround, so we
  156. * can't use that one either. Notify enable is IRQs, which aren't
  157. * really our business. That leaves only stall at scoreboard.
  158. */
  159. static int
  160. intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
  161. {
  162. struct pipe_control *pc = ring->private;
  163. u32 scratch_addr = pc->gtt_offset + 128;
  164. int ret;
  165. ret = intel_ring_begin(ring, 6);
  166. if (ret)
  167. return ret;
  168. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  169. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  170. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  171. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  172. intel_ring_emit(ring, 0); /* low dword */
  173. intel_ring_emit(ring, 0); /* high dword */
  174. intel_ring_emit(ring, MI_NOOP);
  175. intel_ring_advance(ring);
  176. ret = intel_ring_begin(ring, 6);
  177. if (ret)
  178. return ret;
  179. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  180. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  181. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  182. intel_ring_emit(ring, 0);
  183. intel_ring_emit(ring, 0);
  184. intel_ring_emit(ring, MI_NOOP);
  185. intel_ring_advance(ring);
  186. return 0;
  187. }
  188. static int
  189. gen6_render_ring_flush(struct intel_ring_buffer *ring,
  190. u32 invalidate_domains, u32 flush_domains)
  191. {
  192. u32 flags = 0;
  193. struct pipe_control *pc = ring->private;
  194. u32 scratch_addr = pc->gtt_offset + 128;
  195. int ret;
  196. /* Force SNB workarounds for PIPE_CONTROL flushes */
  197. ret = intel_emit_post_sync_nonzero_flush(ring);
  198. if (ret)
  199. return ret;
  200. /* Just flush everything. Experiments have shown that reducing the
  201. * number of bits based on the write domains has little performance
  202. * impact.
  203. */
  204. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  205. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  206. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  207. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  208. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  209. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  210. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  211. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  212. /*
  213. * Ensure that any following seqno writes only happen when the render
  214. * cache is indeed flushed (but only if the caller actually wants that).
  215. */
  216. if (flush_domains)
  217. flags |= PIPE_CONTROL_CS_STALL;
  218. ret = intel_ring_begin(ring, 6);
  219. if (ret)
  220. return ret;
  221. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  222. intel_ring_emit(ring, flags);
  223. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  224. intel_ring_emit(ring, 0); /* lower dword */
  225. intel_ring_emit(ring, 0); /* uppwer dword */
  226. intel_ring_emit(ring, MI_NOOP);
  227. intel_ring_advance(ring);
  228. return 0;
  229. }
  230. static void ring_write_tail(struct intel_ring_buffer *ring,
  231. u32 value)
  232. {
  233. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  234. I915_WRITE_TAIL(ring, value);
  235. }
  236. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  237. {
  238. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  239. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  240. RING_ACTHD(ring->mmio_base) : ACTHD;
  241. return I915_READ(acthd_reg);
  242. }
  243. static int init_ring_common(struct intel_ring_buffer *ring)
  244. {
  245. struct drm_device *dev = ring->dev;
  246. drm_i915_private_t *dev_priv = dev->dev_private;
  247. struct drm_i915_gem_object *obj = ring->obj;
  248. int ret = 0;
  249. u32 head;
  250. if (HAS_FORCE_WAKE(dev))
  251. gen6_gt_force_wake_get(dev_priv);
  252. /* Stop the ring if it's running. */
  253. I915_WRITE_CTL(ring, 0);
  254. I915_WRITE_HEAD(ring, 0);
  255. ring->write_tail(ring, 0);
  256. /* Initialize the ring. */
  257. I915_WRITE_START(ring, obj->gtt_offset);
  258. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  259. /* G45 ring initialization fails to reset head to zero */
  260. if (head != 0) {
  261. DRM_DEBUG_KMS("%s head not reset to zero "
  262. "ctl %08x head %08x tail %08x start %08x\n",
  263. ring->name,
  264. I915_READ_CTL(ring),
  265. I915_READ_HEAD(ring),
  266. I915_READ_TAIL(ring),
  267. I915_READ_START(ring));
  268. I915_WRITE_HEAD(ring, 0);
  269. if (I915_READ_HEAD(ring) & HEAD_ADDR) {
  270. DRM_ERROR("failed to set %s head to zero "
  271. "ctl %08x head %08x tail %08x start %08x\n",
  272. ring->name,
  273. I915_READ_CTL(ring),
  274. I915_READ_HEAD(ring),
  275. I915_READ_TAIL(ring),
  276. I915_READ_START(ring));
  277. }
  278. }
  279. I915_WRITE_CTL(ring,
  280. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  281. | RING_VALID);
  282. /* If the head is still not zero, the ring is dead */
  283. if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
  284. I915_READ_START(ring) == obj->gtt_offset &&
  285. (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
  286. DRM_ERROR("%s initialization failed "
  287. "ctl %08x head %08x tail %08x start %08x\n",
  288. ring->name,
  289. I915_READ_CTL(ring),
  290. I915_READ_HEAD(ring),
  291. I915_READ_TAIL(ring),
  292. I915_READ_START(ring));
  293. ret = -EIO;
  294. goto out;
  295. }
  296. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  297. i915_kernel_lost_context(ring->dev);
  298. else {
  299. ring->head = I915_READ_HEAD(ring);
  300. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  301. ring->space = ring_space(ring);
  302. ring->last_retired_head = -1;
  303. }
  304. out:
  305. if (HAS_FORCE_WAKE(dev))
  306. gen6_gt_force_wake_put(dev_priv);
  307. return ret;
  308. }
  309. static int
  310. init_pipe_control(struct intel_ring_buffer *ring)
  311. {
  312. struct pipe_control *pc;
  313. struct drm_i915_gem_object *obj;
  314. int ret;
  315. if (ring->private)
  316. return 0;
  317. pc = kmalloc(sizeof(*pc), GFP_KERNEL);
  318. if (!pc)
  319. return -ENOMEM;
  320. obj = i915_gem_alloc_object(ring->dev, 4096);
  321. if (obj == NULL) {
  322. DRM_ERROR("Failed to allocate seqno page\n");
  323. ret = -ENOMEM;
  324. goto err;
  325. }
  326. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  327. ret = i915_gem_object_pin(obj, 4096, true);
  328. if (ret)
  329. goto err_unref;
  330. pc->gtt_offset = obj->gtt_offset;
  331. pc->cpu_page = kmap(obj->pages[0]);
  332. if (pc->cpu_page == NULL)
  333. goto err_unpin;
  334. pc->obj = obj;
  335. ring->private = pc;
  336. return 0;
  337. err_unpin:
  338. i915_gem_object_unpin(obj);
  339. err_unref:
  340. drm_gem_object_unreference(&obj->base);
  341. err:
  342. kfree(pc);
  343. return ret;
  344. }
  345. static void
  346. cleanup_pipe_control(struct intel_ring_buffer *ring)
  347. {
  348. struct pipe_control *pc = ring->private;
  349. struct drm_i915_gem_object *obj;
  350. if (!ring->private)
  351. return;
  352. obj = pc->obj;
  353. kunmap(obj->pages[0]);
  354. i915_gem_object_unpin(obj);
  355. drm_gem_object_unreference(&obj->base);
  356. kfree(pc);
  357. ring->private = NULL;
  358. }
  359. static int init_render_ring(struct intel_ring_buffer *ring)
  360. {
  361. struct drm_device *dev = ring->dev;
  362. struct drm_i915_private *dev_priv = dev->dev_private;
  363. int ret = init_ring_common(ring);
  364. if (INTEL_INFO(dev)->gen > 3) {
  365. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  366. if (IS_GEN7(dev))
  367. I915_WRITE(GFX_MODE_GEN7,
  368. _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
  369. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  370. }
  371. if (INTEL_INFO(dev)->gen >= 5) {
  372. ret = init_pipe_control(ring);
  373. if (ret)
  374. return ret;
  375. }
  376. if (IS_GEN6(dev)) {
  377. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  378. * "If this bit is set, STCunit will have LRA as replacement
  379. * policy. [...] This bit must be reset. LRA replacement
  380. * policy is not supported."
  381. */
  382. I915_WRITE(CACHE_MODE_0,
  383. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  384. /* This is not explicitly set for GEN6, so read the register.
  385. * see intel_ring_mi_set_context() for why we care.
  386. * TODO: consider explicitly setting the bit for GEN5
  387. */
  388. ring->itlb_before_ctx_switch =
  389. !!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
  390. }
  391. if (INTEL_INFO(dev)->gen >= 6)
  392. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  393. if (HAS_L3_GPU_CACHE(dev))
  394. I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
  395. return ret;
  396. }
  397. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  398. {
  399. if (!ring->private)
  400. return;
  401. cleanup_pipe_control(ring);
  402. }
  403. static void
  404. update_mboxes(struct intel_ring_buffer *ring,
  405. u32 seqno,
  406. u32 mmio_offset)
  407. {
  408. intel_ring_emit(ring, MI_SEMAPHORE_MBOX |
  409. MI_SEMAPHORE_GLOBAL_GTT |
  410. MI_SEMAPHORE_REGISTER |
  411. MI_SEMAPHORE_UPDATE);
  412. intel_ring_emit(ring, seqno);
  413. intel_ring_emit(ring, mmio_offset);
  414. }
  415. /**
  416. * gen6_add_request - Update the semaphore mailbox registers
  417. *
  418. * @ring - ring that is adding a request
  419. * @seqno - return seqno stuck into the ring
  420. *
  421. * Update the mailbox registers in the *other* rings with the current seqno.
  422. * This acts like a signal in the canonical semaphore.
  423. */
  424. static int
  425. gen6_add_request(struct intel_ring_buffer *ring,
  426. u32 *seqno)
  427. {
  428. u32 mbox1_reg;
  429. u32 mbox2_reg;
  430. int ret;
  431. ret = intel_ring_begin(ring, 10);
  432. if (ret)
  433. return ret;
  434. mbox1_reg = ring->signal_mbox[0];
  435. mbox2_reg = ring->signal_mbox[1];
  436. *seqno = i915_gem_next_request_seqno(ring);
  437. update_mboxes(ring, *seqno, mbox1_reg);
  438. update_mboxes(ring, *seqno, mbox2_reg);
  439. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  440. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  441. intel_ring_emit(ring, *seqno);
  442. intel_ring_emit(ring, MI_USER_INTERRUPT);
  443. intel_ring_advance(ring);
  444. return 0;
  445. }
  446. /**
  447. * intel_ring_sync - sync the waiter to the signaller on seqno
  448. *
  449. * @waiter - ring that is waiting
  450. * @signaller - ring which has, or will signal
  451. * @seqno - seqno which the waiter will block on
  452. */
  453. static int
  454. gen6_ring_sync(struct intel_ring_buffer *waiter,
  455. struct intel_ring_buffer *signaller,
  456. u32 seqno)
  457. {
  458. int ret;
  459. u32 dw1 = MI_SEMAPHORE_MBOX |
  460. MI_SEMAPHORE_COMPARE |
  461. MI_SEMAPHORE_REGISTER;
  462. /* Throughout all of the GEM code, seqno passed implies our current
  463. * seqno is >= the last seqno executed. However for hardware the
  464. * comparison is strictly greater than.
  465. */
  466. seqno -= 1;
  467. WARN_ON(signaller->semaphore_register[waiter->id] ==
  468. MI_SEMAPHORE_SYNC_INVALID);
  469. ret = intel_ring_begin(waiter, 4);
  470. if (ret)
  471. return ret;
  472. intel_ring_emit(waiter,
  473. dw1 | signaller->semaphore_register[waiter->id]);
  474. intel_ring_emit(waiter, seqno);
  475. intel_ring_emit(waiter, 0);
  476. intel_ring_emit(waiter, MI_NOOP);
  477. intel_ring_advance(waiter);
  478. return 0;
  479. }
  480. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  481. do { \
  482. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  483. PIPE_CONTROL_DEPTH_STALL); \
  484. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  485. intel_ring_emit(ring__, 0); \
  486. intel_ring_emit(ring__, 0); \
  487. } while (0)
  488. static int
  489. pc_render_add_request(struct intel_ring_buffer *ring,
  490. u32 *result)
  491. {
  492. u32 seqno = i915_gem_next_request_seqno(ring);
  493. struct pipe_control *pc = ring->private;
  494. u32 scratch_addr = pc->gtt_offset + 128;
  495. int ret;
  496. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  497. * incoherent with writes to memory, i.e. completely fubar,
  498. * so we need to use PIPE_NOTIFY instead.
  499. *
  500. * However, we also need to workaround the qword write
  501. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  502. * memory before requesting an interrupt.
  503. */
  504. ret = intel_ring_begin(ring, 32);
  505. if (ret)
  506. return ret;
  507. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  508. PIPE_CONTROL_WRITE_FLUSH |
  509. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  510. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  511. intel_ring_emit(ring, seqno);
  512. intel_ring_emit(ring, 0);
  513. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  514. scratch_addr += 128; /* write to separate cachelines */
  515. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  516. scratch_addr += 128;
  517. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  518. scratch_addr += 128;
  519. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  520. scratch_addr += 128;
  521. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  522. scratch_addr += 128;
  523. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  524. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  525. PIPE_CONTROL_WRITE_FLUSH |
  526. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  527. PIPE_CONTROL_NOTIFY);
  528. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  529. intel_ring_emit(ring, seqno);
  530. intel_ring_emit(ring, 0);
  531. intel_ring_advance(ring);
  532. *result = seqno;
  533. return 0;
  534. }
  535. static u32
  536. gen6_ring_get_seqno(struct intel_ring_buffer *ring)
  537. {
  538. struct drm_device *dev = ring->dev;
  539. /* Workaround to force correct ordering between irq and seqno writes on
  540. * ivb (and maybe also on snb) by reading from a CS register (like
  541. * ACTHD) before reading the status page. */
  542. if (IS_GEN6(dev) || IS_GEN7(dev))
  543. intel_ring_get_active_head(ring);
  544. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  545. }
  546. static u32
  547. ring_get_seqno(struct intel_ring_buffer *ring)
  548. {
  549. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  550. }
  551. static u32
  552. pc_render_get_seqno(struct intel_ring_buffer *ring)
  553. {
  554. struct pipe_control *pc = ring->private;
  555. return pc->cpu_page[0];
  556. }
  557. static bool
  558. gen5_ring_get_irq(struct intel_ring_buffer *ring)
  559. {
  560. struct drm_device *dev = ring->dev;
  561. drm_i915_private_t *dev_priv = dev->dev_private;
  562. unsigned long flags;
  563. if (!dev->irq_enabled)
  564. return false;
  565. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  566. if (ring->irq_refcount++ == 0) {
  567. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  568. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  569. POSTING_READ(GTIMR);
  570. }
  571. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  572. return true;
  573. }
  574. static void
  575. gen5_ring_put_irq(struct intel_ring_buffer *ring)
  576. {
  577. struct drm_device *dev = ring->dev;
  578. drm_i915_private_t *dev_priv = dev->dev_private;
  579. unsigned long flags;
  580. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  581. if (--ring->irq_refcount == 0) {
  582. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  583. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  584. POSTING_READ(GTIMR);
  585. }
  586. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  587. }
  588. static bool
  589. i9xx_ring_get_irq(struct intel_ring_buffer *ring)
  590. {
  591. struct drm_device *dev = ring->dev;
  592. drm_i915_private_t *dev_priv = dev->dev_private;
  593. unsigned long flags;
  594. if (!dev->irq_enabled)
  595. return false;
  596. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  597. if (ring->irq_refcount++ == 0) {
  598. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  599. I915_WRITE(IMR, dev_priv->irq_mask);
  600. POSTING_READ(IMR);
  601. }
  602. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  603. return true;
  604. }
  605. static void
  606. i9xx_ring_put_irq(struct intel_ring_buffer *ring)
  607. {
  608. struct drm_device *dev = ring->dev;
  609. drm_i915_private_t *dev_priv = dev->dev_private;
  610. unsigned long flags;
  611. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  612. if (--ring->irq_refcount == 0) {
  613. dev_priv->irq_mask |= ring->irq_enable_mask;
  614. I915_WRITE(IMR, dev_priv->irq_mask);
  615. POSTING_READ(IMR);
  616. }
  617. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  618. }
  619. static bool
  620. i8xx_ring_get_irq(struct intel_ring_buffer *ring)
  621. {
  622. struct drm_device *dev = ring->dev;
  623. drm_i915_private_t *dev_priv = dev->dev_private;
  624. unsigned long flags;
  625. if (!dev->irq_enabled)
  626. return false;
  627. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  628. if (ring->irq_refcount++ == 0) {
  629. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  630. I915_WRITE16(IMR, dev_priv->irq_mask);
  631. POSTING_READ16(IMR);
  632. }
  633. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  634. return true;
  635. }
  636. static void
  637. i8xx_ring_put_irq(struct intel_ring_buffer *ring)
  638. {
  639. struct drm_device *dev = ring->dev;
  640. drm_i915_private_t *dev_priv = dev->dev_private;
  641. unsigned long flags;
  642. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  643. if (--ring->irq_refcount == 0) {
  644. dev_priv->irq_mask |= ring->irq_enable_mask;
  645. I915_WRITE16(IMR, dev_priv->irq_mask);
  646. POSTING_READ16(IMR);
  647. }
  648. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  649. }
  650. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  651. {
  652. struct drm_device *dev = ring->dev;
  653. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  654. u32 mmio = 0;
  655. /* The ring status page addresses are no longer next to the rest of
  656. * the ring registers as of gen7.
  657. */
  658. if (IS_GEN7(dev)) {
  659. switch (ring->id) {
  660. case RCS:
  661. mmio = RENDER_HWS_PGA_GEN7;
  662. break;
  663. case BCS:
  664. mmio = BLT_HWS_PGA_GEN7;
  665. break;
  666. case VCS:
  667. mmio = BSD_HWS_PGA_GEN7;
  668. break;
  669. }
  670. } else if (IS_GEN6(ring->dev)) {
  671. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  672. } else {
  673. mmio = RING_HWS_PGA(ring->mmio_base);
  674. }
  675. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  676. POSTING_READ(mmio);
  677. }
  678. static int
  679. bsd_ring_flush(struct intel_ring_buffer *ring,
  680. u32 invalidate_domains,
  681. u32 flush_domains)
  682. {
  683. int ret;
  684. ret = intel_ring_begin(ring, 2);
  685. if (ret)
  686. return ret;
  687. intel_ring_emit(ring, MI_FLUSH);
  688. intel_ring_emit(ring, MI_NOOP);
  689. intel_ring_advance(ring);
  690. return 0;
  691. }
  692. static int
  693. i9xx_add_request(struct intel_ring_buffer *ring,
  694. u32 *result)
  695. {
  696. u32 seqno;
  697. int ret;
  698. ret = intel_ring_begin(ring, 4);
  699. if (ret)
  700. return ret;
  701. seqno = i915_gem_next_request_seqno(ring);
  702. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  703. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  704. intel_ring_emit(ring, seqno);
  705. intel_ring_emit(ring, MI_USER_INTERRUPT);
  706. intel_ring_advance(ring);
  707. *result = seqno;
  708. return 0;
  709. }
  710. static bool
  711. gen6_ring_get_irq(struct intel_ring_buffer *ring)
  712. {
  713. struct drm_device *dev = ring->dev;
  714. drm_i915_private_t *dev_priv = dev->dev_private;
  715. unsigned long flags;
  716. if (!dev->irq_enabled)
  717. return false;
  718. /* It looks like we need to prevent the gt from suspending while waiting
  719. * for an notifiy irq, otherwise irqs seem to get lost on at least the
  720. * blt/bsd rings on ivb. */
  721. gen6_gt_force_wake_get(dev_priv);
  722. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  723. if (ring->irq_refcount++ == 0) {
  724. if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
  725. I915_WRITE_IMR(ring, ~(ring->irq_enable_mask |
  726. GEN6_RENDER_L3_PARITY_ERROR));
  727. else
  728. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  729. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  730. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  731. POSTING_READ(GTIMR);
  732. }
  733. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  734. return true;
  735. }
  736. static void
  737. gen6_ring_put_irq(struct intel_ring_buffer *ring)
  738. {
  739. struct drm_device *dev = ring->dev;
  740. drm_i915_private_t *dev_priv = dev->dev_private;
  741. unsigned long flags;
  742. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  743. if (--ring->irq_refcount == 0) {
  744. if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
  745. I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
  746. else
  747. I915_WRITE_IMR(ring, ~0);
  748. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  749. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  750. POSTING_READ(GTIMR);
  751. }
  752. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  753. gen6_gt_force_wake_put(dev_priv);
  754. }
  755. static int
  756. i965_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
  757. {
  758. int ret;
  759. ret = intel_ring_begin(ring, 2);
  760. if (ret)
  761. return ret;
  762. intel_ring_emit(ring,
  763. MI_BATCH_BUFFER_START |
  764. MI_BATCH_GTT |
  765. MI_BATCH_NON_SECURE_I965);
  766. intel_ring_emit(ring, offset);
  767. intel_ring_advance(ring);
  768. return 0;
  769. }
  770. static int
  771. i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
  772. u32 offset, u32 len)
  773. {
  774. int ret;
  775. ret = intel_ring_begin(ring, 4);
  776. if (ret)
  777. return ret;
  778. intel_ring_emit(ring, MI_BATCH_BUFFER);
  779. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  780. intel_ring_emit(ring, offset + len - 8);
  781. intel_ring_emit(ring, 0);
  782. intel_ring_advance(ring);
  783. return 0;
  784. }
  785. static int
  786. i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
  787. u32 offset, u32 len)
  788. {
  789. int ret;
  790. ret = intel_ring_begin(ring, 2);
  791. if (ret)
  792. return ret;
  793. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  794. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  795. intel_ring_advance(ring);
  796. return 0;
  797. }
  798. static void cleanup_status_page(struct intel_ring_buffer *ring)
  799. {
  800. struct drm_i915_gem_object *obj;
  801. obj = ring->status_page.obj;
  802. if (obj == NULL)
  803. return;
  804. kunmap(obj->pages[0]);
  805. i915_gem_object_unpin(obj);
  806. drm_gem_object_unreference(&obj->base);
  807. ring->status_page.obj = NULL;
  808. }
  809. static int init_status_page(struct intel_ring_buffer *ring)
  810. {
  811. struct drm_device *dev = ring->dev;
  812. struct drm_i915_gem_object *obj;
  813. int ret;
  814. obj = i915_gem_alloc_object(dev, 4096);
  815. if (obj == NULL) {
  816. DRM_ERROR("Failed to allocate status page\n");
  817. ret = -ENOMEM;
  818. goto err;
  819. }
  820. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  821. ret = i915_gem_object_pin(obj, 4096, true);
  822. if (ret != 0) {
  823. goto err_unref;
  824. }
  825. ring->status_page.gfx_addr = obj->gtt_offset;
  826. ring->status_page.page_addr = kmap(obj->pages[0]);
  827. if (ring->status_page.page_addr == NULL) {
  828. ret = -ENOMEM;
  829. goto err_unpin;
  830. }
  831. ring->status_page.obj = obj;
  832. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  833. intel_ring_setup_status_page(ring);
  834. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  835. ring->name, ring->status_page.gfx_addr);
  836. return 0;
  837. err_unpin:
  838. i915_gem_object_unpin(obj);
  839. err_unref:
  840. drm_gem_object_unreference(&obj->base);
  841. err:
  842. return ret;
  843. }
  844. static int intel_init_ring_buffer(struct drm_device *dev,
  845. struct intel_ring_buffer *ring)
  846. {
  847. struct drm_i915_gem_object *obj;
  848. struct drm_i915_private *dev_priv = dev->dev_private;
  849. int ret;
  850. ring->dev = dev;
  851. INIT_LIST_HEAD(&ring->active_list);
  852. INIT_LIST_HEAD(&ring->request_list);
  853. ring->size = 32 * PAGE_SIZE;
  854. init_waitqueue_head(&ring->irq_queue);
  855. if (I915_NEED_GFX_HWS(dev)) {
  856. ret = init_status_page(ring);
  857. if (ret)
  858. return ret;
  859. }
  860. obj = i915_gem_alloc_object(dev, ring->size);
  861. if (obj == NULL) {
  862. DRM_ERROR("Failed to allocate ringbuffer\n");
  863. ret = -ENOMEM;
  864. goto err_hws;
  865. }
  866. ring->obj = obj;
  867. ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
  868. if (ret)
  869. goto err_unref;
  870. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  871. if (ret)
  872. goto err_unpin;
  873. ring->virtual_start =
  874. ioremap_wc(dev_priv->mm.gtt->gma_bus_addr + obj->gtt_offset,
  875. ring->size);
  876. if (ring->virtual_start == NULL) {
  877. DRM_ERROR("Failed to map ringbuffer.\n");
  878. ret = -EINVAL;
  879. goto err_unpin;
  880. }
  881. ret = ring->init(ring);
  882. if (ret)
  883. goto err_unmap;
  884. /* Workaround an erratum on the i830 which causes a hang if
  885. * the TAIL pointer points to within the last 2 cachelines
  886. * of the buffer.
  887. */
  888. ring->effective_size = ring->size;
  889. if (IS_I830(ring->dev) || IS_845G(ring->dev))
  890. ring->effective_size -= 128;
  891. return 0;
  892. err_unmap:
  893. iounmap(ring->virtual_start);
  894. err_unpin:
  895. i915_gem_object_unpin(obj);
  896. err_unref:
  897. drm_gem_object_unreference(&obj->base);
  898. ring->obj = NULL;
  899. err_hws:
  900. cleanup_status_page(ring);
  901. return ret;
  902. }
  903. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  904. {
  905. struct drm_i915_private *dev_priv;
  906. int ret;
  907. if (ring->obj == NULL)
  908. return;
  909. /* Disable the ring buffer. The ring must be idle at this point */
  910. dev_priv = ring->dev->dev_private;
  911. ret = intel_wait_ring_idle(ring);
  912. if (ret)
  913. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  914. ring->name, ret);
  915. I915_WRITE_CTL(ring, 0);
  916. iounmap(ring->virtual_start);
  917. i915_gem_object_unpin(ring->obj);
  918. drm_gem_object_unreference(&ring->obj->base);
  919. ring->obj = NULL;
  920. if (ring->cleanup)
  921. ring->cleanup(ring);
  922. cleanup_status_page(ring);
  923. }
  924. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  925. {
  926. uint32_t __iomem *virt;
  927. int rem = ring->size - ring->tail;
  928. if (ring->space < rem) {
  929. int ret = intel_wait_ring_buffer(ring, rem);
  930. if (ret)
  931. return ret;
  932. }
  933. virt = ring->virtual_start + ring->tail;
  934. rem /= 4;
  935. while (rem--)
  936. iowrite32(MI_NOOP, virt++);
  937. ring->tail = 0;
  938. ring->space = ring_space(ring);
  939. return 0;
  940. }
  941. static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
  942. {
  943. int ret;
  944. ret = i915_wait_seqno(ring, seqno);
  945. if (!ret)
  946. i915_gem_retire_requests_ring(ring);
  947. return ret;
  948. }
  949. static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
  950. {
  951. struct drm_i915_gem_request *request;
  952. u32 seqno = 0;
  953. int ret;
  954. i915_gem_retire_requests_ring(ring);
  955. if (ring->last_retired_head != -1) {
  956. ring->head = ring->last_retired_head;
  957. ring->last_retired_head = -1;
  958. ring->space = ring_space(ring);
  959. if (ring->space >= n)
  960. return 0;
  961. }
  962. list_for_each_entry(request, &ring->request_list, list) {
  963. int space;
  964. if (request->tail == -1)
  965. continue;
  966. space = request->tail - (ring->tail + 8);
  967. if (space < 0)
  968. space += ring->size;
  969. if (space >= n) {
  970. seqno = request->seqno;
  971. break;
  972. }
  973. /* Consume this request in case we need more space than
  974. * is available and so need to prevent a race between
  975. * updating last_retired_head and direct reads of
  976. * I915_RING_HEAD. It also provides a nice sanity check.
  977. */
  978. request->tail = -1;
  979. }
  980. if (seqno == 0)
  981. return -ENOSPC;
  982. ret = intel_ring_wait_seqno(ring, seqno);
  983. if (ret)
  984. return ret;
  985. if (WARN_ON(ring->last_retired_head == -1))
  986. return -ENOSPC;
  987. ring->head = ring->last_retired_head;
  988. ring->last_retired_head = -1;
  989. ring->space = ring_space(ring);
  990. if (WARN_ON(ring->space < n))
  991. return -ENOSPC;
  992. return 0;
  993. }
  994. int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
  995. {
  996. struct drm_device *dev = ring->dev;
  997. struct drm_i915_private *dev_priv = dev->dev_private;
  998. unsigned long end;
  999. int ret;
  1000. ret = intel_ring_wait_request(ring, n);
  1001. if (ret != -ENOSPC)
  1002. return ret;
  1003. trace_i915_ring_wait_begin(ring);
  1004. /* With GEM the hangcheck timer should kick us out of the loop,
  1005. * leaving it early runs the risk of corrupting GEM state (due
  1006. * to running on almost untested codepaths). But on resume
  1007. * timers don't work yet, so prevent a complete hang in that
  1008. * case by choosing an insanely large timeout. */
  1009. end = jiffies + 60 * HZ;
  1010. do {
  1011. ring->head = I915_READ_HEAD(ring);
  1012. ring->space = ring_space(ring);
  1013. if (ring->space >= n) {
  1014. trace_i915_ring_wait_end(ring);
  1015. return 0;
  1016. }
  1017. if (dev->primary->master) {
  1018. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1019. if (master_priv->sarea_priv)
  1020. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  1021. }
  1022. msleep(1);
  1023. ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
  1024. if (ret)
  1025. return ret;
  1026. } while (!time_after(jiffies, end));
  1027. trace_i915_ring_wait_end(ring);
  1028. return -EBUSY;
  1029. }
  1030. int intel_ring_begin(struct intel_ring_buffer *ring,
  1031. int num_dwords)
  1032. {
  1033. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1034. int n = 4*num_dwords;
  1035. int ret;
  1036. ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
  1037. if (ret)
  1038. return ret;
  1039. if (unlikely(ring->tail + n > ring->effective_size)) {
  1040. ret = intel_wrap_ring_buffer(ring);
  1041. if (unlikely(ret))
  1042. return ret;
  1043. }
  1044. if (unlikely(ring->space < n)) {
  1045. ret = intel_wait_ring_buffer(ring, n);
  1046. if (unlikely(ret))
  1047. return ret;
  1048. }
  1049. ring->space -= n;
  1050. return 0;
  1051. }
  1052. void intel_ring_advance(struct intel_ring_buffer *ring)
  1053. {
  1054. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1055. ring->tail &= ring->size - 1;
  1056. if (dev_priv->stop_rings & intel_ring_flag(ring))
  1057. return;
  1058. ring->write_tail(ring, ring->tail);
  1059. }
  1060. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  1061. u32 value)
  1062. {
  1063. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1064. /* Every tail move must follow the sequence below */
  1065. /* Disable notification that the ring is IDLE. The GT
  1066. * will then assume that it is busy and bring it out of rc6.
  1067. */
  1068. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1069. _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1070. /* Clear the context id. Here be magic! */
  1071. I915_WRITE64(GEN6_BSD_RNCID, 0x0);
  1072. /* Wait for the ring not to be idle, i.e. for it to wake up. */
  1073. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  1074. GEN6_BSD_SLEEP_INDICATOR) == 0,
  1075. 50))
  1076. DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
  1077. /* Now that the ring is fully powered up, update the tail */
  1078. I915_WRITE_TAIL(ring, value);
  1079. POSTING_READ(RING_TAIL(ring->mmio_base));
  1080. /* Let the ring send IDLE messages to the GT again,
  1081. * and so let it sleep to conserve power when idle.
  1082. */
  1083. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1084. _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1085. }
  1086. static int gen6_ring_flush(struct intel_ring_buffer *ring,
  1087. u32 invalidate, u32 flush)
  1088. {
  1089. uint32_t cmd;
  1090. int ret;
  1091. ret = intel_ring_begin(ring, 4);
  1092. if (ret)
  1093. return ret;
  1094. cmd = MI_FLUSH_DW;
  1095. if (invalidate & I915_GEM_GPU_DOMAINS)
  1096. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
  1097. intel_ring_emit(ring, cmd);
  1098. intel_ring_emit(ring, 0);
  1099. intel_ring_emit(ring, 0);
  1100. intel_ring_emit(ring, MI_NOOP);
  1101. intel_ring_advance(ring);
  1102. return 0;
  1103. }
  1104. static int
  1105. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1106. u32 offset, u32 len)
  1107. {
  1108. int ret;
  1109. ret = intel_ring_begin(ring, 2);
  1110. if (ret)
  1111. return ret;
  1112. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
  1113. /* bit0-7 is the length on GEN6+ */
  1114. intel_ring_emit(ring, offset);
  1115. intel_ring_advance(ring);
  1116. return 0;
  1117. }
  1118. /* Blitter support (SandyBridge+) */
  1119. static int blt_ring_flush(struct intel_ring_buffer *ring,
  1120. u32 invalidate, u32 flush)
  1121. {
  1122. uint32_t cmd;
  1123. int ret;
  1124. ret = intel_ring_begin(ring, 4);
  1125. if (ret)
  1126. return ret;
  1127. cmd = MI_FLUSH_DW;
  1128. if (invalidate & I915_GEM_DOMAIN_RENDER)
  1129. cmd |= MI_INVALIDATE_TLB;
  1130. intel_ring_emit(ring, cmd);
  1131. intel_ring_emit(ring, 0);
  1132. intel_ring_emit(ring, 0);
  1133. intel_ring_emit(ring, MI_NOOP);
  1134. intel_ring_advance(ring);
  1135. return 0;
  1136. }
  1137. int intel_init_render_ring_buffer(struct drm_device *dev)
  1138. {
  1139. drm_i915_private_t *dev_priv = dev->dev_private;
  1140. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1141. ring->name = "render ring";
  1142. ring->id = RCS;
  1143. ring->mmio_base = RENDER_RING_BASE;
  1144. if (INTEL_INFO(dev)->gen >= 6) {
  1145. ring->add_request = gen6_add_request;
  1146. ring->flush = gen6_render_ring_flush;
  1147. ring->irq_get = gen6_ring_get_irq;
  1148. ring->irq_put = gen6_ring_put_irq;
  1149. ring->irq_enable_mask = GT_USER_INTERRUPT;
  1150. ring->get_seqno = gen6_ring_get_seqno;
  1151. ring->sync_to = gen6_ring_sync;
  1152. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
  1153. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
  1154. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
  1155. ring->signal_mbox[0] = GEN6_VRSYNC;
  1156. ring->signal_mbox[1] = GEN6_BRSYNC;
  1157. } else if (IS_GEN5(dev)) {
  1158. ring->add_request = pc_render_add_request;
  1159. ring->flush = gen4_render_ring_flush;
  1160. ring->get_seqno = pc_render_get_seqno;
  1161. ring->irq_get = gen5_ring_get_irq;
  1162. ring->irq_put = gen5_ring_put_irq;
  1163. ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
  1164. } else {
  1165. ring->add_request = i9xx_add_request;
  1166. if (INTEL_INFO(dev)->gen < 4)
  1167. ring->flush = gen2_render_ring_flush;
  1168. else
  1169. ring->flush = gen4_render_ring_flush;
  1170. ring->get_seqno = ring_get_seqno;
  1171. if (IS_GEN2(dev)) {
  1172. ring->irq_get = i8xx_ring_get_irq;
  1173. ring->irq_put = i8xx_ring_put_irq;
  1174. } else {
  1175. ring->irq_get = i9xx_ring_get_irq;
  1176. ring->irq_put = i9xx_ring_put_irq;
  1177. }
  1178. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1179. }
  1180. ring->write_tail = ring_write_tail;
  1181. if (INTEL_INFO(dev)->gen >= 6)
  1182. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1183. else if (INTEL_INFO(dev)->gen >= 4)
  1184. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1185. else if (IS_I830(dev) || IS_845G(dev))
  1186. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1187. else
  1188. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1189. ring->init = init_render_ring;
  1190. ring->cleanup = render_ring_cleanup;
  1191. if (!I915_NEED_GFX_HWS(dev)) {
  1192. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1193. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1194. }
  1195. return intel_init_ring_buffer(dev, ring);
  1196. }
  1197. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
  1198. {
  1199. drm_i915_private_t *dev_priv = dev->dev_private;
  1200. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1201. ring->name = "render ring";
  1202. ring->id = RCS;
  1203. ring->mmio_base = RENDER_RING_BASE;
  1204. if (INTEL_INFO(dev)->gen >= 6) {
  1205. /* non-kms not supported on gen6+ */
  1206. return -ENODEV;
  1207. }
  1208. /* Note: gem is not supported on gen5/ilk without kms (the corresponding
  1209. * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
  1210. * the special gen5 functions. */
  1211. ring->add_request = i9xx_add_request;
  1212. if (INTEL_INFO(dev)->gen < 4)
  1213. ring->flush = gen2_render_ring_flush;
  1214. else
  1215. ring->flush = gen4_render_ring_flush;
  1216. ring->get_seqno = ring_get_seqno;
  1217. if (IS_GEN2(dev)) {
  1218. ring->irq_get = i8xx_ring_get_irq;
  1219. ring->irq_put = i8xx_ring_put_irq;
  1220. } else {
  1221. ring->irq_get = i9xx_ring_get_irq;
  1222. ring->irq_put = i9xx_ring_put_irq;
  1223. }
  1224. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1225. ring->write_tail = ring_write_tail;
  1226. if (INTEL_INFO(dev)->gen >= 4)
  1227. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1228. else if (IS_I830(dev) || IS_845G(dev))
  1229. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1230. else
  1231. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1232. ring->init = init_render_ring;
  1233. ring->cleanup = render_ring_cleanup;
  1234. if (!I915_NEED_GFX_HWS(dev))
  1235. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1236. ring->dev = dev;
  1237. INIT_LIST_HEAD(&ring->active_list);
  1238. INIT_LIST_HEAD(&ring->request_list);
  1239. ring->size = size;
  1240. ring->effective_size = ring->size;
  1241. if (IS_I830(ring->dev))
  1242. ring->effective_size -= 128;
  1243. ring->virtual_start = ioremap_wc(start, size);
  1244. if (ring->virtual_start == NULL) {
  1245. DRM_ERROR("can not ioremap virtual address for"
  1246. " ring buffer\n");
  1247. return -ENOMEM;
  1248. }
  1249. return 0;
  1250. }
  1251. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  1252. {
  1253. drm_i915_private_t *dev_priv = dev->dev_private;
  1254. struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
  1255. ring->name = "bsd ring";
  1256. ring->id = VCS;
  1257. ring->write_tail = ring_write_tail;
  1258. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1259. ring->mmio_base = GEN6_BSD_RING_BASE;
  1260. /* gen6 bsd needs a special wa for tail updates */
  1261. if (IS_GEN6(dev))
  1262. ring->write_tail = gen6_bsd_ring_write_tail;
  1263. ring->flush = gen6_ring_flush;
  1264. ring->add_request = gen6_add_request;
  1265. ring->get_seqno = gen6_ring_get_seqno;
  1266. ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
  1267. ring->irq_get = gen6_ring_get_irq;
  1268. ring->irq_put = gen6_ring_put_irq;
  1269. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1270. ring->sync_to = gen6_ring_sync;
  1271. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
  1272. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
  1273. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
  1274. ring->signal_mbox[0] = GEN6_RVSYNC;
  1275. ring->signal_mbox[1] = GEN6_BVSYNC;
  1276. } else {
  1277. ring->mmio_base = BSD_RING_BASE;
  1278. ring->flush = bsd_ring_flush;
  1279. ring->add_request = i9xx_add_request;
  1280. ring->get_seqno = ring_get_seqno;
  1281. if (IS_GEN5(dev)) {
  1282. ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  1283. ring->irq_get = gen5_ring_get_irq;
  1284. ring->irq_put = gen5_ring_put_irq;
  1285. } else {
  1286. ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  1287. ring->irq_get = i9xx_ring_get_irq;
  1288. ring->irq_put = i9xx_ring_put_irq;
  1289. }
  1290. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1291. }
  1292. ring->init = init_ring_common;
  1293. return intel_init_ring_buffer(dev, ring);
  1294. }
  1295. int intel_init_blt_ring_buffer(struct drm_device *dev)
  1296. {
  1297. drm_i915_private_t *dev_priv = dev->dev_private;
  1298. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  1299. ring->name = "blitter ring";
  1300. ring->id = BCS;
  1301. ring->mmio_base = BLT_RING_BASE;
  1302. ring->write_tail = ring_write_tail;
  1303. ring->flush = blt_ring_flush;
  1304. ring->add_request = gen6_add_request;
  1305. ring->get_seqno = gen6_ring_get_seqno;
  1306. ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
  1307. ring->irq_get = gen6_ring_get_irq;
  1308. ring->irq_put = gen6_ring_put_irq;
  1309. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1310. ring->sync_to = gen6_ring_sync;
  1311. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
  1312. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
  1313. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
  1314. ring->signal_mbox[0] = GEN6_RBSYNC;
  1315. ring->signal_mbox[1] = GEN6_VBSYNC;
  1316. ring->init = init_ring_common;
  1317. return intel_init_ring_buffer(dev, ring);
  1318. }
  1319. int
  1320. intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
  1321. {
  1322. int ret;
  1323. if (!ring->gpu_caches_dirty)
  1324. return 0;
  1325. ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
  1326. if (ret)
  1327. return ret;
  1328. trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
  1329. ring->gpu_caches_dirty = false;
  1330. return 0;
  1331. }
  1332. int
  1333. intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
  1334. {
  1335. uint32_t flush_domains;
  1336. int ret;
  1337. flush_domains = 0;
  1338. if (ring->gpu_caches_dirty)
  1339. flush_domains = I915_GEM_GPU_DOMAINS;
  1340. ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  1341. if (ret)
  1342. return ret;
  1343. trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  1344. ring->gpu_caches_dirty = false;
  1345. return 0;
  1346. }