i915_irq.c 75 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include <linux/sysrq.h>
  30. #include <linux/slab.h>
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "i915_drm.h"
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include "intel_drv.h"
  37. /* For display hotplug interrupt */
  38. static void
  39. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  40. {
  41. if ((dev_priv->irq_mask & mask) != 0) {
  42. dev_priv->irq_mask &= ~mask;
  43. I915_WRITE(DEIMR, dev_priv->irq_mask);
  44. POSTING_READ(DEIMR);
  45. }
  46. }
  47. static inline void
  48. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  49. {
  50. if ((dev_priv->irq_mask & mask) != mask) {
  51. dev_priv->irq_mask |= mask;
  52. I915_WRITE(DEIMR, dev_priv->irq_mask);
  53. POSTING_READ(DEIMR);
  54. }
  55. }
  56. void
  57. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  58. {
  59. if ((dev_priv->pipestat[pipe] & mask) != mask) {
  60. u32 reg = PIPESTAT(pipe);
  61. dev_priv->pipestat[pipe] |= mask;
  62. /* Enable the interrupt, clear any pending status */
  63. I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
  64. POSTING_READ(reg);
  65. }
  66. }
  67. void
  68. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  69. {
  70. if ((dev_priv->pipestat[pipe] & mask) != 0) {
  71. u32 reg = PIPESTAT(pipe);
  72. dev_priv->pipestat[pipe] &= ~mask;
  73. I915_WRITE(reg, dev_priv->pipestat[pipe]);
  74. POSTING_READ(reg);
  75. }
  76. }
  77. /**
  78. * intel_enable_asle - enable ASLE interrupt for OpRegion
  79. */
  80. void intel_enable_asle(struct drm_device *dev)
  81. {
  82. drm_i915_private_t *dev_priv = dev->dev_private;
  83. unsigned long irqflags;
  84. /* FIXME: opregion/asle for VLV */
  85. if (IS_VALLEYVIEW(dev))
  86. return;
  87. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  88. if (HAS_PCH_SPLIT(dev))
  89. ironlake_enable_display_irq(dev_priv, DE_GSE);
  90. else {
  91. i915_enable_pipestat(dev_priv, 1,
  92. PIPE_LEGACY_BLC_EVENT_ENABLE);
  93. if (INTEL_INFO(dev)->gen >= 4)
  94. i915_enable_pipestat(dev_priv, 0,
  95. PIPE_LEGACY_BLC_EVENT_ENABLE);
  96. }
  97. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  98. }
  99. /**
  100. * i915_pipe_enabled - check if a pipe is enabled
  101. * @dev: DRM device
  102. * @pipe: pipe to check
  103. *
  104. * Reading certain registers when the pipe is disabled can hang the chip.
  105. * Use this routine to make sure the PLL is running and the pipe is active
  106. * before reading such registers if unsure.
  107. */
  108. static int
  109. i915_pipe_enabled(struct drm_device *dev, int pipe)
  110. {
  111. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  112. return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
  113. }
  114. /* Called from drm generic code, passed a 'crtc', which
  115. * we use as a pipe index
  116. */
  117. static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  118. {
  119. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  120. unsigned long high_frame;
  121. unsigned long low_frame;
  122. u32 high1, high2, low;
  123. if (!i915_pipe_enabled(dev, pipe)) {
  124. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  125. "pipe %c\n", pipe_name(pipe));
  126. return 0;
  127. }
  128. high_frame = PIPEFRAME(pipe);
  129. low_frame = PIPEFRAMEPIXEL(pipe);
  130. /*
  131. * High & low register fields aren't synchronized, so make sure
  132. * we get a low value that's stable across two reads of the high
  133. * register.
  134. */
  135. do {
  136. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  137. low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
  138. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  139. } while (high1 != high2);
  140. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  141. low >>= PIPE_FRAME_LOW_SHIFT;
  142. return (high1 << 8) | low;
  143. }
  144. static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  145. {
  146. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  147. int reg = PIPE_FRMCOUNT_GM45(pipe);
  148. if (!i915_pipe_enabled(dev, pipe)) {
  149. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  150. "pipe %c\n", pipe_name(pipe));
  151. return 0;
  152. }
  153. return I915_READ(reg);
  154. }
  155. static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
  156. int *vpos, int *hpos)
  157. {
  158. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  159. u32 vbl = 0, position = 0;
  160. int vbl_start, vbl_end, htotal, vtotal;
  161. bool in_vbl = true;
  162. int ret = 0;
  163. if (!i915_pipe_enabled(dev, pipe)) {
  164. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  165. "pipe %c\n", pipe_name(pipe));
  166. return 0;
  167. }
  168. /* Get vtotal. */
  169. vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
  170. if (INTEL_INFO(dev)->gen >= 4) {
  171. /* No obvious pixelcount register. Only query vertical
  172. * scanout position from Display scan line register.
  173. */
  174. position = I915_READ(PIPEDSL(pipe));
  175. /* Decode into vertical scanout position. Don't have
  176. * horizontal scanout position.
  177. */
  178. *vpos = position & 0x1fff;
  179. *hpos = 0;
  180. } else {
  181. /* Have access to pixelcount since start of frame.
  182. * We can split this into vertical and horizontal
  183. * scanout position.
  184. */
  185. position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  186. htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
  187. *vpos = position / htotal;
  188. *hpos = position - (*vpos * htotal);
  189. }
  190. /* Query vblank area. */
  191. vbl = I915_READ(VBLANK(pipe));
  192. /* Test position against vblank region. */
  193. vbl_start = vbl & 0x1fff;
  194. vbl_end = (vbl >> 16) & 0x1fff;
  195. if ((*vpos < vbl_start) || (*vpos > vbl_end))
  196. in_vbl = false;
  197. /* Inside "upper part" of vblank area? Apply corrective offset: */
  198. if (in_vbl && (*vpos >= vbl_start))
  199. *vpos = *vpos - vtotal;
  200. /* Readouts valid? */
  201. if (vbl > 0)
  202. ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
  203. /* In vblank? */
  204. if (in_vbl)
  205. ret |= DRM_SCANOUTPOS_INVBL;
  206. return ret;
  207. }
  208. static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
  209. int *max_error,
  210. struct timeval *vblank_time,
  211. unsigned flags)
  212. {
  213. struct drm_i915_private *dev_priv = dev->dev_private;
  214. struct drm_crtc *crtc;
  215. if (pipe < 0 || pipe >= dev_priv->num_pipe) {
  216. DRM_ERROR("Invalid crtc %d\n", pipe);
  217. return -EINVAL;
  218. }
  219. /* Get drm_crtc to timestamp: */
  220. crtc = intel_get_crtc_for_pipe(dev, pipe);
  221. if (crtc == NULL) {
  222. DRM_ERROR("Invalid crtc %d\n", pipe);
  223. return -EINVAL;
  224. }
  225. if (!crtc->enabled) {
  226. DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
  227. return -EBUSY;
  228. }
  229. /* Helper routine in DRM core does all the work: */
  230. return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
  231. vblank_time, flags,
  232. crtc);
  233. }
  234. /*
  235. * Handle hotplug events outside the interrupt handler proper.
  236. */
  237. static void i915_hotplug_work_func(struct work_struct *work)
  238. {
  239. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  240. hotplug_work);
  241. struct drm_device *dev = dev_priv->dev;
  242. struct drm_mode_config *mode_config = &dev->mode_config;
  243. struct intel_encoder *encoder;
  244. mutex_lock(&mode_config->mutex);
  245. DRM_DEBUG_KMS("running encoder hotplug functions\n");
  246. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  247. if (encoder->hot_plug)
  248. encoder->hot_plug(encoder);
  249. mutex_unlock(&mode_config->mutex);
  250. /* Just fire off a uevent and let userspace tell us what to do */
  251. drm_helper_hpd_irq_event(dev);
  252. }
  253. static void i915_handle_rps_change(struct drm_device *dev)
  254. {
  255. drm_i915_private_t *dev_priv = dev->dev_private;
  256. u32 busy_up, busy_down, max_avg, min_avg;
  257. u8 new_delay = dev_priv->cur_delay;
  258. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  259. busy_up = I915_READ(RCPREVBSYTUPAVG);
  260. busy_down = I915_READ(RCPREVBSYTDNAVG);
  261. max_avg = I915_READ(RCBMAXAVG);
  262. min_avg = I915_READ(RCBMINAVG);
  263. /* Handle RCS change request from hw */
  264. if (busy_up > max_avg) {
  265. if (dev_priv->cur_delay != dev_priv->max_delay)
  266. new_delay = dev_priv->cur_delay - 1;
  267. if (new_delay < dev_priv->max_delay)
  268. new_delay = dev_priv->max_delay;
  269. } else if (busy_down < min_avg) {
  270. if (dev_priv->cur_delay != dev_priv->min_delay)
  271. new_delay = dev_priv->cur_delay + 1;
  272. if (new_delay > dev_priv->min_delay)
  273. new_delay = dev_priv->min_delay;
  274. }
  275. if (ironlake_set_drps(dev, new_delay))
  276. dev_priv->cur_delay = new_delay;
  277. return;
  278. }
  279. static void notify_ring(struct drm_device *dev,
  280. struct intel_ring_buffer *ring)
  281. {
  282. struct drm_i915_private *dev_priv = dev->dev_private;
  283. if (ring->obj == NULL)
  284. return;
  285. trace_i915_gem_request_complete(ring, ring->get_seqno(ring));
  286. wake_up_all(&ring->irq_queue);
  287. if (i915_enable_hangcheck) {
  288. dev_priv->hangcheck_count = 0;
  289. mod_timer(&dev_priv->hangcheck_timer,
  290. jiffies +
  291. msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  292. }
  293. }
  294. static void gen6_pm_rps_work(struct work_struct *work)
  295. {
  296. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  297. rps_work);
  298. u32 pm_iir, pm_imr;
  299. u8 new_delay;
  300. spin_lock_irq(&dev_priv->rps_lock);
  301. pm_iir = dev_priv->pm_iir;
  302. dev_priv->pm_iir = 0;
  303. pm_imr = I915_READ(GEN6_PMIMR);
  304. I915_WRITE(GEN6_PMIMR, 0);
  305. spin_unlock_irq(&dev_priv->rps_lock);
  306. if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
  307. return;
  308. mutex_lock(&dev_priv->dev->struct_mutex);
  309. if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
  310. new_delay = dev_priv->cur_delay + 1;
  311. else
  312. new_delay = dev_priv->cur_delay - 1;
  313. gen6_set_rps(dev_priv->dev, new_delay);
  314. mutex_unlock(&dev_priv->dev->struct_mutex);
  315. }
  316. /**
  317. * ivybridge_parity_work - Workqueue called when a parity error interrupt
  318. * occurred.
  319. * @work: workqueue struct
  320. *
  321. * Doesn't actually do anything except notify userspace. As a consequence of
  322. * this event, userspace should try to remap the bad rows since statistically
  323. * it is likely the same row is more likely to go bad again.
  324. */
  325. static void ivybridge_parity_work(struct work_struct *work)
  326. {
  327. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  328. parity_error_work);
  329. u32 error_status, row, bank, subbank;
  330. char *parity_event[5];
  331. uint32_t misccpctl;
  332. unsigned long flags;
  333. /* We must turn off DOP level clock gating to access the L3 registers.
  334. * In order to prevent a get/put style interface, acquire struct mutex
  335. * any time we access those registers.
  336. */
  337. mutex_lock(&dev_priv->dev->struct_mutex);
  338. misccpctl = I915_READ(GEN7_MISCCPCTL);
  339. I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
  340. POSTING_READ(GEN7_MISCCPCTL);
  341. error_status = I915_READ(GEN7_L3CDERRST1);
  342. row = GEN7_PARITY_ERROR_ROW(error_status);
  343. bank = GEN7_PARITY_ERROR_BANK(error_status);
  344. subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
  345. I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
  346. GEN7_L3CDERRST1_ENABLE);
  347. POSTING_READ(GEN7_L3CDERRST1);
  348. I915_WRITE(GEN7_MISCCPCTL, misccpctl);
  349. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  350. dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  351. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  352. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  353. mutex_unlock(&dev_priv->dev->struct_mutex);
  354. parity_event[0] = "L3_PARITY_ERROR=1";
  355. parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
  356. parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
  357. parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
  358. parity_event[4] = NULL;
  359. kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
  360. KOBJ_CHANGE, parity_event);
  361. DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
  362. row, bank, subbank);
  363. kfree(parity_event[3]);
  364. kfree(parity_event[2]);
  365. kfree(parity_event[1]);
  366. }
  367. static void ivybridge_handle_parity_error(struct drm_device *dev)
  368. {
  369. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  370. unsigned long flags;
  371. if (!HAS_L3_GPU_CACHE(dev))
  372. return;
  373. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  374. dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  375. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  376. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  377. queue_work(dev_priv->wq, &dev_priv->parity_error_work);
  378. }
  379. static void snb_gt_irq_handler(struct drm_device *dev,
  380. struct drm_i915_private *dev_priv,
  381. u32 gt_iir)
  382. {
  383. if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
  384. GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
  385. notify_ring(dev, &dev_priv->ring[RCS]);
  386. if (gt_iir & GEN6_BSD_USER_INTERRUPT)
  387. notify_ring(dev, &dev_priv->ring[VCS]);
  388. if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
  389. notify_ring(dev, &dev_priv->ring[BCS]);
  390. if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
  391. GT_GEN6_BSD_CS_ERROR_INTERRUPT |
  392. GT_RENDER_CS_ERROR_INTERRUPT)) {
  393. DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
  394. i915_handle_error(dev, false);
  395. }
  396. if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
  397. ivybridge_handle_parity_error(dev);
  398. }
  399. static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
  400. u32 pm_iir)
  401. {
  402. unsigned long flags;
  403. /*
  404. * IIR bits should never already be set because IMR should
  405. * prevent an interrupt from being shown in IIR. The warning
  406. * displays a case where we've unsafely cleared
  407. * dev_priv->pm_iir. Although missing an interrupt of the same
  408. * type is not a problem, it displays a problem in the logic.
  409. *
  410. * The mask bit in IMR is cleared by rps_work.
  411. */
  412. spin_lock_irqsave(&dev_priv->rps_lock, flags);
  413. WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n");
  414. dev_priv->pm_iir |= pm_iir;
  415. I915_WRITE(GEN6_PMIMR, dev_priv->pm_iir);
  416. POSTING_READ(GEN6_PMIMR);
  417. spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
  418. queue_work(dev_priv->wq, &dev_priv->rps_work);
  419. }
  420. static irqreturn_t valleyview_irq_handler(DRM_IRQ_ARGS)
  421. {
  422. struct drm_device *dev = (struct drm_device *) arg;
  423. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  424. u32 iir, gt_iir, pm_iir;
  425. irqreturn_t ret = IRQ_NONE;
  426. unsigned long irqflags;
  427. int pipe;
  428. u32 pipe_stats[I915_MAX_PIPES];
  429. bool blc_event;
  430. atomic_inc(&dev_priv->irq_received);
  431. while (true) {
  432. iir = I915_READ(VLV_IIR);
  433. gt_iir = I915_READ(GTIIR);
  434. pm_iir = I915_READ(GEN6_PMIIR);
  435. if (gt_iir == 0 && pm_iir == 0 && iir == 0)
  436. goto out;
  437. ret = IRQ_HANDLED;
  438. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  439. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  440. for_each_pipe(pipe) {
  441. int reg = PIPESTAT(pipe);
  442. pipe_stats[pipe] = I915_READ(reg);
  443. /*
  444. * Clear the PIPE*STAT regs before the IIR
  445. */
  446. if (pipe_stats[pipe] & 0x8000ffff) {
  447. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  448. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  449. pipe_name(pipe));
  450. I915_WRITE(reg, pipe_stats[pipe]);
  451. }
  452. }
  453. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  454. for_each_pipe(pipe) {
  455. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
  456. drm_handle_vblank(dev, pipe);
  457. if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
  458. intel_prepare_page_flip(dev, pipe);
  459. intel_finish_page_flip(dev, pipe);
  460. }
  461. }
  462. /* Consume port. Then clear IIR or we'll miss events */
  463. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  464. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  465. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  466. hotplug_status);
  467. if (hotplug_status & dev_priv->hotplug_supported_mask)
  468. queue_work(dev_priv->wq,
  469. &dev_priv->hotplug_work);
  470. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  471. I915_READ(PORT_HOTPLUG_STAT);
  472. }
  473. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  474. blc_event = true;
  475. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  476. gen6_queue_rps_work(dev_priv, pm_iir);
  477. I915_WRITE(GTIIR, gt_iir);
  478. I915_WRITE(GEN6_PMIIR, pm_iir);
  479. I915_WRITE(VLV_IIR, iir);
  480. }
  481. out:
  482. return ret;
  483. }
  484. static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
  485. {
  486. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  487. int pipe;
  488. if (pch_iir & SDE_AUDIO_POWER_MASK)
  489. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  490. (pch_iir & SDE_AUDIO_POWER_MASK) >>
  491. SDE_AUDIO_POWER_SHIFT);
  492. if (pch_iir & SDE_GMBUS)
  493. DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
  494. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  495. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  496. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  497. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  498. if (pch_iir & SDE_POISON)
  499. DRM_ERROR("PCH poison interrupt\n");
  500. if (pch_iir & SDE_FDI_MASK)
  501. for_each_pipe(pipe)
  502. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  503. pipe_name(pipe),
  504. I915_READ(FDI_RX_IIR(pipe)));
  505. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  506. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  507. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  508. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  509. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  510. DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
  511. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  512. DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
  513. }
  514. static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
  515. {
  516. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  517. int pipe;
  518. if (pch_iir & SDE_AUDIO_POWER_MASK_CPT)
  519. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  520. (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
  521. SDE_AUDIO_POWER_SHIFT_CPT);
  522. if (pch_iir & SDE_AUX_MASK_CPT)
  523. DRM_DEBUG_DRIVER("AUX channel interrupt\n");
  524. if (pch_iir & SDE_GMBUS_CPT)
  525. DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
  526. if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
  527. DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
  528. if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
  529. DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
  530. if (pch_iir & SDE_FDI_MASK_CPT)
  531. for_each_pipe(pipe)
  532. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  533. pipe_name(pipe),
  534. I915_READ(FDI_RX_IIR(pipe)));
  535. }
  536. static irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS)
  537. {
  538. struct drm_device *dev = (struct drm_device *) arg;
  539. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  540. u32 de_iir, gt_iir, de_ier, pm_iir;
  541. irqreturn_t ret = IRQ_NONE;
  542. int i;
  543. atomic_inc(&dev_priv->irq_received);
  544. /* disable master interrupt before clearing iir */
  545. de_ier = I915_READ(DEIER);
  546. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  547. gt_iir = I915_READ(GTIIR);
  548. if (gt_iir) {
  549. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  550. I915_WRITE(GTIIR, gt_iir);
  551. ret = IRQ_HANDLED;
  552. }
  553. de_iir = I915_READ(DEIIR);
  554. if (de_iir) {
  555. if (de_iir & DE_GSE_IVB)
  556. intel_opregion_gse_intr(dev);
  557. for (i = 0; i < 3; i++) {
  558. if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
  559. intel_prepare_page_flip(dev, i);
  560. intel_finish_page_flip_plane(dev, i);
  561. }
  562. if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
  563. drm_handle_vblank(dev, i);
  564. }
  565. /* check event from PCH */
  566. if (de_iir & DE_PCH_EVENT_IVB) {
  567. u32 pch_iir = I915_READ(SDEIIR);
  568. if (pch_iir & SDE_HOTPLUG_MASK_CPT)
  569. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  570. cpt_irq_handler(dev, pch_iir);
  571. /* clear PCH hotplug event before clear CPU irq */
  572. I915_WRITE(SDEIIR, pch_iir);
  573. }
  574. I915_WRITE(DEIIR, de_iir);
  575. ret = IRQ_HANDLED;
  576. }
  577. pm_iir = I915_READ(GEN6_PMIIR);
  578. if (pm_iir) {
  579. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  580. gen6_queue_rps_work(dev_priv, pm_iir);
  581. I915_WRITE(GEN6_PMIIR, pm_iir);
  582. ret = IRQ_HANDLED;
  583. }
  584. I915_WRITE(DEIER, de_ier);
  585. POSTING_READ(DEIER);
  586. return ret;
  587. }
  588. static void ilk_gt_irq_handler(struct drm_device *dev,
  589. struct drm_i915_private *dev_priv,
  590. u32 gt_iir)
  591. {
  592. if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
  593. notify_ring(dev, &dev_priv->ring[RCS]);
  594. if (gt_iir & GT_BSD_USER_INTERRUPT)
  595. notify_ring(dev, &dev_priv->ring[VCS]);
  596. }
  597. static irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS)
  598. {
  599. struct drm_device *dev = (struct drm_device *) arg;
  600. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  601. int ret = IRQ_NONE;
  602. u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
  603. u32 hotplug_mask;
  604. atomic_inc(&dev_priv->irq_received);
  605. /* disable master interrupt before clearing iir */
  606. de_ier = I915_READ(DEIER);
  607. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  608. POSTING_READ(DEIER);
  609. de_iir = I915_READ(DEIIR);
  610. gt_iir = I915_READ(GTIIR);
  611. pch_iir = I915_READ(SDEIIR);
  612. pm_iir = I915_READ(GEN6_PMIIR);
  613. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
  614. (!IS_GEN6(dev) || pm_iir == 0))
  615. goto done;
  616. if (HAS_PCH_CPT(dev))
  617. hotplug_mask = SDE_HOTPLUG_MASK_CPT;
  618. else
  619. hotplug_mask = SDE_HOTPLUG_MASK;
  620. ret = IRQ_HANDLED;
  621. if (IS_GEN5(dev))
  622. ilk_gt_irq_handler(dev, dev_priv, gt_iir);
  623. else
  624. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  625. if (de_iir & DE_GSE)
  626. intel_opregion_gse_intr(dev);
  627. if (de_iir & DE_PLANEA_FLIP_DONE) {
  628. intel_prepare_page_flip(dev, 0);
  629. intel_finish_page_flip_plane(dev, 0);
  630. }
  631. if (de_iir & DE_PLANEB_FLIP_DONE) {
  632. intel_prepare_page_flip(dev, 1);
  633. intel_finish_page_flip_plane(dev, 1);
  634. }
  635. if (de_iir & DE_PIPEA_VBLANK)
  636. drm_handle_vblank(dev, 0);
  637. if (de_iir & DE_PIPEB_VBLANK)
  638. drm_handle_vblank(dev, 1);
  639. /* check event from PCH */
  640. if (de_iir & DE_PCH_EVENT) {
  641. if (pch_iir & hotplug_mask)
  642. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  643. if (HAS_PCH_CPT(dev))
  644. cpt_irq_handler(dev, pch_iir);
  645. else
  646. ibx_irq_handler(dev, pch_iir);
  647. }
  648. if (de_iir & DE_PCU_EVENT) {
  649. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  650. i915_handle_rps_change(dev);
  651. }
  652. if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
  653. gen6_queue_rps_work(dev_priv, pm_iir);
  654. /* should clear PCH hotplug event before clear CPU irq */
  655. I915_WRITE(SDEIIR, pch_iir);
  656. I915_WRITE(GTIIR, gt_iir);
  657. I915_WRITE(DEIIR, de_iir);
  658. I915_WRITE(GEN6_PMIIR, pm_iir);
  659. done:
  660. I915_WRITE(DEIER, de_ier);
  661. POSTING_READ(DEIER);
  662. return ret;
  663. }
  664. /**
  665. * i915_error_work_func - do process context error handling work
  666. * @work: work struct
  667. *
  668. * Fire an error uevent so userspace can see that a hang or error
  669. * was detected.
  670. */
  671. static void i915_error_work_func(struct work_struct *work)
  672. {
  673. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  674. error_work);
  675. struct drm_device *dev = dev_priv->dev;
  676. char *error_event[] = { "ERROR=1", NULL };
  677. char *reset_event[] = { "RESET=1", NULL };
  678. char *reset_done_event[] = { "ERROR=0", NULL };
  679. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  680. if (atomic_read(&dev_priv->mm.wedged)) {
  681. DRM_DEBUG_DRIVER("resetting chip\n");
  682. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
  683. if (!i915_reset(dev)) {
  684. atomic_set(&dev_priv->mm.wedged, 0);
  685. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
  686. }
  687. complete_all(&dev_priv->error_completion);
  688. }
  689. }
  690. #ifdef CONFIG_DEBUG_FS
  691. static struct drm_i915_error_object *
  692. i915_error_object_create(struct drm_i915_private *dev_priv,
  693. struct drm_i915_gem_object *src)
  694. {
  695. struct drm_i915_error_object *dst;
  696. int page, page_count;
  697. u32 reloc_offset;
  698. if (src == NULL || src->pages == NULL)
  699. return NULL;
  700. page_count = src->base.size / PAGE_SIZE;
  701. dst = kmalloc(sizeof(*dst) + page_count * sizeof(u32 *), GFP_ATOMIC);
  702. if (dst == NULL)
  703. return NULL;
  704. reloc_offset = src->gtt_offset;
  705. for (page = 0; page < page_count; page++) {
  706. unsigned long flags;
  707. void *d;
  708. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  709. if (d == NULL)
  710. goto unwind;
  711. local_irq_save(flags);
  712. if (reloc_offset < dev_priv->mm.gtt_mappable_end &&
  713. src->has_global_gtt_mapping) {
  714. void __iomem *s;
  715. /* Simply ignore tiling or any overlapping fence.
  716. * It's part of the error state, and this hopefully
  717. * captures what the GPU read.
  718. */
  719. s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  720. reloc_offset);
  721. memcpy_fromio(d, s, PAGE_SIZE);
  722. io_mapping_unmap_atomic(s);
  723. } else {
  724. void *s;
  725. drm_clflush_pages(&src->pages[page], 1);
  726. s = kmap_atomic(src->pages[page]);
  727. memcpy(d, s, PAGE_SIZE);
  728. kunmap_atomic(s);
  729. drm_clflush_pages(&src->pages[page], 1);
  730. }
  731. local_irq_restore(flags);
  732. dst->pages[page] = d;
  733. reloc_offset += PAGE_SIZE;
  734. }
  735. dst->page_count = page_count;
  736. dst->gtt_offset = src->gtt_offset;
  737. return dst;
  738. unwind:
  739. while (page--)
  740. kfree(dst->pages[page]);
  741. kfree(dst);
  742. return NULL;
  743. }
  744. static void
  745. i915_error_object_free(struct drm_i915_error_object *obj)
  746. {
  747. int page;
  748. if (obj == NULL)
  749. return;
  750. for (page = 0; page < obj->page_count; page++)
  751. kfree(obj->pages[page]);
  752. kfree(obj);
  753. }
  754. void
  755. i915_error_state_free(struct kref *error_ref)
  756. {
  757. struct drm_i915_error_state *error = container_of(error_ref,
  758. typeof(*error), ref);
  759. int i;
  760. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  761. i915_error_object_free(error->ring[i].batchbuffer);
  762. i915_error_object_free(error->ring[i].ringbuffer);
  763. kfree(error->ring[i].requests);
  764. }
  765. kfree(error->active_bo);
  766. kfree(error->overlay);
  767. kfree(error);
  768. }
  769. static void capture_bo(struct drm_i915_error_buffer *err,
  770. struct drm_i915_gem_object *obj)
  771. {
  772. err->size = obj->base.size;
  773. err->name = obj->base.name;
  774. err->rseqno = obj->last_read_seqno;
  775. err->wseqno = obj->last_write_seqno;
  776. err->gtt_offset = obj->gtt_offset;
  777. err->read_domains = obj->base.read_domains;
  778. err->write_domain = obj->base.write_domain;
  779. err->fence_reg = obj->fence_reg;
  780. err->pinned = 0;
  781. if (obj->pin_count > 0)
  782. err->pinned = 1;
  783. if (obj->user_pin_count > 0)
  784. err->pinned = -1;
  785. err->tiling = obj->tiling_mode;
  786. err->dirty = obj->dirty;
  787. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  788. err->ring = obj->ring ? obj->ring->id : -1;
  789. err->cache_level = obj->cache_level;
  790. }
  791. static u32 capture_active_bo(struct drm_i915_error_buffer *err,
  792. int count, struct list_head *head)
  793. {
  794. struct drm_i915_gem_object *obj;
  795. int i = 0;
  796. list_for_each_entry(obj, head, mm_list) {
  797. capture_bo(err++, obj);
  798. if (++i == count)
  799. break;
  800. }
  801. return i;
  802. }
  803. static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
  804. int count, struct list_head *head)
  805. {
  806. struct drm_i915_gem_object *obj;
  807. int i = 0;
  808. list_for_each_entry(obj, head, gtt_list) {
  809. if (obj->pin_count == 0)
  810. continue;
  811. capture_bo(err++, obj);
  812. if (++i == count)
  813. break;
  814. }
  815. return i;
  816. }
  817. static void i915_gem_record_fences(struct drm_device *dev,
  818. struct drm_i915_error_state *error)
  819. {
  820. struct drm_i915_private *dev_priv = dev->dev_private;
  821. int i;
  822. /* Fences */
  823. switch (INTEL_INFO(dev)->gen) {
  824. case 7:
  825. case 6:
  826. for (i = 0; i < 16; i++)
  827. error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  828. break;
  829. case 5:
  830. case 4:
  831. for (i = 0; i < 16; i++)
  832. error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  833. break;
  834. case 3:
  835. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  836. for (i = 0; i < 8; i++)
  837. error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  838. case 2:
  839. for (i = 0; i < 8; i++)
  840. error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  841. break;
  842. }
  843. }
  844. static struct drm_i915_error_object *
  845. i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
  846. struct intel_ring_buffer *ring)
  847. {
  848. struct drm_i915_gem_object *obj;
  849. u32 seqno;
  850. if (!ring->get_seqno)
  851. return NULL;
  852. seqno = ring->get_seqno(ring);
  853. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
  854. if (obj->ring != ring)
  855. continue;
  856. if (i915_seqno_passed(seqno, obj->last_read_seqno))
  857. continue;
  858. if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
  859. continue;
  860. /* We need to copy these to an anonymous buffer as the simplest
  861. * method to avoid being overwritten by userspace.
  862. */
  863. return i915_error_object_create(dev_priv, obj);
  864. }
  865. return NULL;
  866. }
  867. static void i915_record_ring_state(struct drm_device *dev,
  868. struct drm_i915_error_state *error,
  869. struct intel_ring_buffer *ring)
  870. {
  871. struct drm_i915_private *dev_priv = dev->dev_private;
  872. if (INTEL_INFO(dev)->gen >= 6) {
  873. error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
  874. error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
  875. error->semaphore_mboxes[ring->id][0]
  876. = I915_READ(RING_SYNC_0(ring->mmio_base));
  877. error->semaphore_mboxes[ring->id][1]
  878. = I915_READ(RING_SYNC_1(ring->mmio_base));
  879. }
  880. if (INTEL_INFO(dev)->gen >= 4) {
  881. error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
  882. error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
  883. error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
  884. error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
  885. error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
  886. if (ring->id == RCS) {
  887. error->instdone1 = I915_READ(INSTDONE1);
  888. error->bbaddr = I915_READ64(BB_ADDR);
  889. }
  890. } else {
  891. error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
  892. error->ipeir[ring->id] = I915_READ(IPEIR);
  893. error->ipehr[ring->id] = I915_READ(IPEHR);
  894. error->instdone[ring->id] = I915_READ(INSTDONE);
  895. }
  896. error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
  897. error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
  898. error->seqno[ring->id] = ring->get_seqno(ring);
  899. error->acthd[ring->id] = intel_ring_get_active_head(ring);
  900. error->head[ring->id] = I915_READ_HEAD(ring);
  901. error->tail[ring->id] = I915_READ_TAIL(ring);
  902. error->cpu_ring_head[ring->id] = ring->head;
  903. error->cpu_ring_tail[ring->id] = ring->tail;
  904. }
  905. static void i915_gem_record_rings(struct drm_device *dev,
  906. struct drm_i915_error_state *error)
  907. {
  908. struct drm_i915_private *dev_priv = dev->dev_private;
  909. struct intel_ring_buffer *ring;
  910. struct drm_i915_gem_request *request;
  911. int i, count;
  912. for_each_ring(ring, dev_priv, i) {
  913. i915_record_ring_state(dev, error, ring);
  914. error->ring[i].batchbuffer =
  915. i915_error_first_batchbuffer(dev_priv, ring);
  916. error->ring[i].ringbuffer =
  917. i915_error_object_create(dev_priv, ring->obj);
  918. count = 0;
  919. list_for_each_entry(request, &ring->request_list, list)
  920. count++;
  921. error->ring[i].num_requests = count;
  922. error->ring[i].requests =
  923. kmalloc(count*sizeof(struct drm_i915_error_request),
  924. GFP_ATOMIC);
  925. if (error->ring[i].requests == NULL) {
  926. error->ring[i].num_requests = 0;
  927. continue;
  928. }
  929. count = 0;
  930. list_for_each_entry(request, &ring->request_list, list) {
  931. struct drm_i915_error_request *erq;
  932. erq = &error->ring[i].requests[count++];
  933. erq->seqno = request->seqno;
  934. erq->jiffies = request->emitted_jiffies;
  935. erq->tail = request->tail;
  936. }
  937. }
  938. }
  939. /**
  940. * i915_capture_error_state - capture an error record for later analysis
  941. * @dev: drm device
  942. *
  943. * Should be called when an error is detected (either a hang or an error
  944. * interrupt) to capture error state from the time of the error. Fills
  945. * out a structure which becomes available in debugfs for user level tools
  946. * to pick up.
  947. */
  948. static void i915_capture_error_state(struct drm_device *dev)
  949. {
  950. struct drm_i915_private *dev_priv = dev->dev_private;
  951. struct drm_i915_gem_object *obj;
  952. struct drm_i915_error_state *error;
  953. unsigned long flags;
  954. int i, pipe;
  955. spin_lock_irqsave(&dev_priv->error_lock, flags);
  956. error = dev_priv->first_error;
  957. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  958. if (error)
  959. return;
  960. /* Account for pipe specific data like PIPE*STAT */
  961. error = kzalloc(sizeof(*error), GFP_ATOMIC);
  962. if (!error) {
  963. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  964. return;
  965. }
  966. DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
  967. dev->primary->index);
  968. kref_init(&error->ref);
  969. error->eir = I915_READ(EIR);
  970. error->pgtbl_er = I915_READ(PGTBL_ER);
  971. error->ccid = I915_READ(CCID);
  972. if (HAS_PCH_SPLIT(dev))
  973. error->ier = I915_READ(DEIER) | I915_READ(GTIER);
  974. else if (IS_VALLEYVIEW(dev))
  975. error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
  976. else if (IS_GEN2(dev))
  977. error->ier = I915_READ16(IER);
  978. else
  979. error->ier = I915_READ(IER);
  980. for_each_pipe(pipe)
  981. error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
  982. if (INTEL_INFO(dev)->gen >= 6) {
  983. error->error = I915_READ(ERROR_GEN6);
  984. error->done_reg = I915_READ(DONE_REG);
  985. }
  986. i915_gem_record_fences(dev, error);
  987. i915_gem_record_rings(dev, error);
  988. /* Record buffers on the active and pinned lists. */
  989. error->active_bo = NULL;
  990. error->pinned_bo = NULL;
  991. i = 0;
  992. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
  993. i++;
  994. error->active_bo_count = i;
  995. list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list)
  996. if (obj->pin_count)
  997. i++;
  998. error->pinned_bo_count = i - error->active_bo_count;
  999. error->active_bo = NULL;
  1000. error->pinned_bo = NULL;
  1001. if (i) {
  1002. error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
  1003. GFP_ATOMIC);
  1004. if (error->active_bo)
  1005. error->pinned_bo =
  1006. error->active_bo + error->active_bo_count;
  1007. }
  1008. if (error->active_bo)
  1009. error->active_bo_count =
  1010. capture_active_bo(error->active_bo,
  1011. error->active_bo_count,
  1012. &dev_priv->mm.active_list);
  1013. if (error->pinned_bo)
  1014. error->pinned_bo_count =
  1015. capture_pinned_bo(error->pinned_bo,
  1016. error->pinned_bo_count,
  1017. &dev_priv->mm.gtt_list);
  1018. do_gettimeofday(&error->time);
  1019. error->overlay = intel_overlay_capture_error_state(dev);
  1020. error->display = intel_display_capture_error_state(dev);
  1021. spin_lock_irqsave(&dev_priv->error_lock, flags);
  1022. if (dev_priv->first_error == NULL) {
  1023. dev_priv->first_error = error;
  1024. error = NULL;
  1025. }
  1026. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  1027. if (error)
  1028. i915_error_state_free(&error->ref);
  1029. }
  1030. void i915_destroy_error_state(struct drm_device *dev)
  1031. {
  1032. struct drm_i915_private *dev_priv = dev->dev_private;
  1033. struct drm_i915_error_state *error;
  1034. unsigned long flags;
  1035. spin_lock_irqsave(&dev_priv->error_lock, flags);
  1036. error = dev_priv->first_error;
  1037. dev_priv->first_error = NULL;
  1038. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  1039. if (error)
  1040. kref_put(&error->ref, i915_error_state_free);
  1041. }
  1042. #else
  1043. #define i915_capture_error_state(x)
  1044. #endif
  1045. static void i915_report_and_clear_eir(struct drm_device *dev)
  1046. {
  1047. struct drm_i915_private *dev_priv = dev->dev_private;
  1048. u32 eir = I915_READ(EIR);
  1049. int pipe;
  1050. if (!eir)
  1051. return;
  1052. pr_err("render error detected, EIR: 0x%08x\n", eir);
  1053. if (IS_G4X(dev)) {
  1054. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  1055. u32 ipeir = I915_READ(IPEIR_I965);
  1056. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1057. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1058. pr_err(" INSTDONE: 0x%08x\n",
  1059. I915_READ(INSTDONE_I965));
  1060. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1061. pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1));
  1062. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1063. I915_WRITE(IPEIR_I965, ipeir);
  1064. POSTING_READ(IPEIR_I965);
  1065. }
  1066. if (eir & GM45_ERROR_PAGE_TABLE) {
  1067. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1068. pr_err("page table error\n");
  1069. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1070. I915_WRITE(PGTBL_ER, pgtbl_err);
  1071. POSTING_READ(PGTBL_ER);
  1072. }
  1073. }
  1074. if (!IS_GEN2(dev)) {
  1075. if (eir & I915_ERROR_PAGE_TABLE) {
  1076. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1077. pr_err("page table error\n");
  1078. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1079. I915_WRITE(PGTBL_ER, pgtbl_err);
  1080. POSTING_READ(PGTBL_ER);
  1081. }
  1082. }
  1083. if (eir & I915_ERROR_MEMORY_REFRESH) {
  1084. pr_err("memory refresh error:\n");
  1085. for_each_pipe(pipe)
  1086. pr_err("pipe %c stat: 0x%08x\n",
  1087. pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
  1088. /* pipestat has already been acked */
  1089. }
  1090. if (eir & I915_ERROR_INSTRUCTION) {
  1091. pr_err("instruction error\n");
  1092. pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
  1093. if (INTEL_INFO(dev)->gen < 4) {
  1094. u32 ipeir = I915_READ(IPEIR);
  1095. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
  1096. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
  1097. pr_err(" INSTDONE: 0x%08x\n", I915_READ(INSTDONE));
  1098. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
  1099. I915_WRITE(IPEIR, ipeir);
  1100. POSTING_READ(IPEIR);
  1101. } else {
  1102. u32 ipeir = I915_READ(IPEIR_I965);
  1103. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1104. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1105. pr_err(" INSTDONE: 0x%08x\n",
  1106. I915_READ(INSTDONE_I965));
  1107. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1108. pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1));
  1109. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1110. I915_WRITE(IPEIR_I965, ipeir);
  1111. POSTING_READ(IPEIR_I965);
  1112. }
  1113. }
  1114. I915_WRITE(EIR, eir);
  1115. POSTING_READ(EIR);
  1116. eir = I915_READ(EIR);
  1117. if (eir) {
  1118. /*
  1119. * some errors might have become stuck,
  1120. * mask them.
  1121. */
  1122. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  1123. I915_WRITE(EMR, I915_READ(EMR) | eir);
  1124. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1125. }
  1126. }
  1127. /**
  1128. * i915_handle_error - handle an error interrupt
  1129. * @dev: drm device
  1130. *
  1131. * Do some basic checking of regsiter state at error interrupt time and
  1132. * dump it to the syslog. Also call i915_capture_error_state() to make
  1133. * sure we get a record and make it available in debugfs. Fire a uevent
  1134. * so userspace knows something bad happened (should trigger collection
  1135. * of a ring dump etc.).
  1136. */
  1137. void i915_handle_error(struct drm_device *dev, bool wedged)
  1138. {
  1139. struct drm_i915_private *dev_priv = dev->dev_private;
  1140. struct intel_ring_buffer *ring;
  1141. int i;
  1142. i915_capture_error_state(dev);
  1143. i915_report_and_clear_eir(dev);
  1144. if (wedged) {
  1145. INIT_COMPLETION(dev_priv->error_completion);
  1146. atomic_set(&dev_priv->mm.wedged, 1);
  1147. /*
  1148. * Wakeup waiting processes so they don't hang
  1149. */
  1150. for_each_ring(ring, dev_priv, i)
  1151. wake_up_all(&ring->irq_queue);
  1152. }
  1153. queue_work(dev_priv->wq, &dev_priv->error_work);
  1154. }
  1155. static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  1156. {
  1157. drm_i915_private_t *dev_priv = dev->dev_private;
  1158. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  1159. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1160. struct drm_i915_gem_object *obj;
  1161. struct intel_unpin_work *work;
  1162. unsigned long flags;
  1163. bool stall_detected;
  1164. /* Ignore early vblank irqs */
  1165. if (intel_crtc == NULL)
  1166. return;
  1167. spin_lock_irqsave(&dev->event_lock, flags);
  1168. work = intel_crtc->unpin_work;
  1169. if (work == NULL || work->pending || !work->enable_stall_check) {
  1170. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  1171. spin_unlock_irqrestore(&dev->event_lock, flags);
  1172. return;
  1173. }
  1174. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  1175. obj = work->pending_flip_obj;
  1176. if (INTEL_INFO(dev)->gen >= 4) {
  1177. int dspsurf = DSPSURF(intel_crtc->plane);
  1178. stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
  1179. obj->gtt_offset;
  1180. } else {
  1181. int dspaddr = DSPADDR(intel_crtc->plane);
  1182. stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
  1183. crtc->y * crtc->fb->pitches[0] +
  1184. crtc->x * crtc->fb->bits_per_pixel/8);
  1185. }
  1186. spin_unlock_irqrestore(&dev->event_lock, flags);
  1187. if (stall_detected) {
  1188. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  1189. intel_prepare_page_flip(dev, intel_crtc->plane);
  1190. }
  1191. }
  1192. /* Called from drm generic code, passed 'crtc' which
  1193. * we use as a pipe index
  1194. */
  1195. static int i915_enable_vblank(struct drm_device *dev, int pipe)
  1196. {
  1197. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1198. unsigned long irqflags;
  1199. if (!i915_pipe_enabled(dev, pipe))
  1200. return -EINVAL;
  1201. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1202. if (INTEL_INFO(dev)->gen >= 4)
  1203. i915_enable_pipestat(dev_priv, pipe,
  1204. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1205. else
  1206. i915_enable_pipestat(dev_priv, pipe,
  1207. PIPE_VBLANK_INTERRUPT_ENABLE);
  1208. /* maintain vblank delivery even in deep C-states */
  1209. if (dev_priv->info->gen == 3)
  1210. I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
  1211. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1212. return 0;
  1213. }
  1214. static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
  1215. {
  1216. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1217. unsigned long irqflags;
  1218. if (!i915_pipe_enabled(dev, pipe))
  1219. return -EINVAL;
  1220. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1221. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1222. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1223. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1224. return 0;
  1225. }
  1226. static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
  1227. {
  1228. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1229. unsigned long irqflags;
  1230. if (!i915_pipe_enabled(dev, pipe))
  1231. return -EINVAL;
  1232. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1233. ironlake_enable_display_irq(dev_priv,
  1234. DE_PIPEA_VBLANK_IVB << (5 * pipe));
  1235. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1236. return 0;
  1237. }
  1238. static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
  1239. {
  1240. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1241. unsigned long irqflags;
  1242. u32 imr;
  1243. if (!i915_pipe_enabled(dev, pipe))
  1244. return -EINVAL;
  1245. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1246. imr = I915_READ(VLV_IMR);
  1247. if (pipe == 0)
  1248. imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1249. else
  1250. imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1251. I915_WRITE(VLV_IMR, imr);
  1252. i915_enable_pipestat(dev_priv, pipe,
  1253. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1254. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1255. return 0;
  1256. }
  1257. /* Called from drm generic code, passed 'crtc' which
  1258. * we use as a pipe index
  1259. */
  1260. static void i915_disable_vblank(struct drm_device *dev, int pipe)
  1261. {
  1262. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1263. unsigned long irqflags;
  1264. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1265. if (dev_priv->info->gen == 3)
  1266. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
  1267. i915_disable_pipestat(dev_priv, pipe,
  1268. PIPE_VBLANK_INTERRUPT_ENABLE |
  1269. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1270. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1271. }
  1272. static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
  1273. {
  1274. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1275. unsigned long irqflags;
  1276. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1277. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1278. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1279. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1280. }
  1281. static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
  1282. {
  1283. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1284. unsigned long irqflags;
  1285. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1286. ironlake_disable_display_irq(dev_priv,
  1287. DE_PIPEA_VBLANK_IVB << (pipe * 5));
  1288. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1289. }
  1290. static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
  1291. {
  1292. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1293. unsigned long irqflags;
  1294. u32 imr;
  1295. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1296. i915_disable_pipestat(dev_priv, pipe,
  1297. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1298. imr = I915_READ(VLV_IMR);
  1299. if (pipe == 0)
  1300. imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1301. else
  1302. imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1303. I915_WRITE(VLV_IMR, imr);
  1304. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1305. }
  1306. static u32
  1307. ring_last_seqno(struct intel_ring_buffer *ring)
  1308. {
  1309. return list_entry(ring->request_list.prev,
  1310. struct drm_i915_gem_request, list)->seqno;
  1311. }
  1312. static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
  1313. {
  1314. if (list_empty(&ring->request_list) ||
  1315. i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
  1316. /* Issue a wake-up to catch stuck h/w. */
  1317. if (waitqueue_active(&ring->irq_queue)) {
  1318. DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
  1319. ring->name);
  1320. wake_up_all(&ring->irq_queue);
  1321. *err = true;
  1322. }
  1323. return true;
  1324. }
  1325. return false;
  1326. }
  1327. static bool kick_ring(struct intel_ring_buffer *ring)
  1328. {
  1329. struct drm_device *dev = ring->dev;
  1330. struct drm_i915_private *dev_priv = dev->dev_private;
  1331. u32 tmp = I915_READ_CTL(ring);
  1332. if (tmp & RING_WAIT) {
  1333. DRM_ERROR("Kicking stuck wait on %s\n",
  1334. ring->name);
  1335. I915_WRITE_CTL(ring, tmp);
  1336. return true;
  1337. }
  1338. return false;
  1339. }
  1340. static bool i915_hangcheck_hung(struct drm_device *dev)
  1341. {
  1342. drm_i915_private_t *dev_priv = dev->dev_private;
  1343. if (dev_priv->hangcheck_count++ > 1) {
  1344. bool hung = true;
  1345. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1346. i915_handle_error(dev, true);
  1347. if (!IS_GEN2(dev)) {
  1348. struct intel_ring_buffer *ring;
  1349. int i;
  1350. /* Is the chip hanging on a WAIT_FOR_EVENT?
  1351. * If so we can simply poke the RB_WAIT bit
  1352. * and break the hang. This should work on
  1353. * all but the second generation chipsets.
  1354. */
  1355. for_each_ring(ring, dev_priv, i)
  1356. hung &= !kick_ring(ring);
  1357. }
  1358. return hung;
  1359. }
  1360. return false;
  1361. }
  1362. /**
  1363. * This is called when the chip hasn't reported back with completed
  1364. * batchbuffers in a long time. The first time this is called we simply record
  1365. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1366. * again, we assume the chip is wedged and try to fix it.
  1367. */
  1368. void i915_hangcheck_elapsed(unsigned long data)
  1369. {
  1370. struct drm_device *dev = (struct drm_device *)data;
  1371. drm_i915_private_t *dev_priv = dev->dev_private;
  1372. uint32_t acthd[I915_NUM_RINGS], instdone, instdone1;
  1373. struct intel_ring_buffer *ring;
  1374. bool err = false, idle;
  1375. int i;
  1376. if (!i915_enable_hangcheck)
  1377. return;
  1378. memset(acthd, 0, sizeof(acthd));
  1379. idle = true;
  1380. for_each_ring(ring, dev_priv, i) {
  1381. idle &= i915_hangcheck_ring_idle(ring, &err);
  1382. acthd[i] = intel_ring_get_active_head(ring);
  1383. }
  1384. /* If all work is done then ACTHD clearly hasn't advanced. */
  1385. if (idle) {
  1386. if (err) {
  1387. if (i915_hangcheck_hung(dev))
  1388. return;
  1389. goto repeat;
  1390. }
  1391. dev_priv->hangcheck_count = 0;
  1392. return;
  1393. }
  1394. if (INTEL_INFO(dev)->gen < 4) {
  1395. instdone = I915_READ(INSTDONE);
  1396. instdone1 = 0;
  1397. } else {
  1398. instdone = I915_READ(INSTDONE_I965);
  1399. instdone1 = I915_READ(INSTDONE1);
  1400. }
  1401. if (memcmp(dev_priv->last_acthd, acthd, sizeof(acthd)) == 0 &&
  1402. dev_priv->last_instdone == instdone &&
  1403. dev_priv->last_instdone1 == instdone1) {
  1404. if (i915_hangcheck_hung(dev))
  1405. return;
  1406. } else {
  1407. dev_priv->hangcheck_count = 0;
  1408. memcpy(dev_priv->last_acthd, acthd, sizeof(acthd));
  1409. dev_priv->last_instdone = instdone;
  1410. dev_priv->last_instdone1 = instdone1;
  1411. }
  1412. repeat:
  1413. /* Reset timer case chip hangs without another request being added */
  1414. mod_timer(&dev_priv->hangcheck_timer,
  1415. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  1416. }
  1417. /* drm_dma.h hooks
  1418. */
  1419. static void ironlake_irq_preinstall(struct drm_device *dev)
  1420. {
  1421. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1422. atomic_set(&dev_priv->irq_received, 0);
  1423. I915_WRITE(HWSTAM, 0xeffe);
  1424. /* XXX hotplug from PCH */
  1425. I915_WRITE(DEIMR, 0xffffffff);
  1426. I915_WRITE(DEIER, 0x0);
  1427. POSTING_READ(DEIER);
  1428. /* and GT */
  1429. I915_WRITE(GTIMR, 0xffffffff);
  1430. I915_WRITE(GTIER, 0x0);
  1431. POSTING_READ(GTIER);
  1432. /* south display irq */
  1433. I915_WRITE(SDEIMR, 0xffffffff);
  1434. I915_WRITE(SDEIER, 0x0);
  1435. POSTING_READ(SDEIER);
  1436. }
  1437. static void valleyview_irq_preinstall(struct drm_device *dev)
  1438. {
  1439. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1440. int pipe;
  1441. atomic_set(&dev_priv->irq_received, 0);
  1442. /* VLV magic */
  1443. I915_WRITE(VLV_IMR, 0);
  1444. I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
  1445. I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
  1446. I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
  1447. /* and GT */
  1448. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1449. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1450. I915_WRITE(GTIMR, 0xffffffff);
  1451. I915_WRITE(GTIER, 0x0);
  1452. POSTING_READ(GTIER);
  1453. I915_WRITE(DPINVGTT, 0xff);
  1454. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1455. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1456. for_each_pipe(pipe)
  1457. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1458. I915_WRITE(VLV_IIR, 0xffffffff);
  1459. I915_WRITE(VLV_IMR, 0xffffffff);
  1460. I915_WRITE(VLV_IER, 0x0);
  1461. POSTING_READ(VLV_IER);
  1462. }
  1463. /*
  1464. * Enable digital hotplug on the PCH, and configure the DP short pulse
  1465. * duration to 2ms (which is the minimum in the Display Port spec)
  1466. *
  1467. * This register is the same on all known PCH chips.
  1468. */
  1469. static void ironlake_enable_pch_hotplug(struct drm_device *dev)
  1470. {
  1471. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1472. u32 hotplug;
  1473. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  1474. hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
  1475. hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
  1476. hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
  1477. hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
  1478. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  1479. }
  1480. static int ironlake_irq_postinstall(struct drm_device *dev)
  1481. {
  1482. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1483. /* enable kind of interrupts always enabled */
  1484. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1485. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
  1486. u32 render_irqs;
  1487. u32 hotplug_mask;
  1488. dev_priv->irq_mask = ~display_mask;
  1489. /* should always can generate irq */
  1490. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1491. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1492. I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
  1493. POSTING_READ(DEIER);
  1494. dev_priv->gt_irq_mask = ~0;
  1495. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1496. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1497. if (IS_GEN6(dev))
  1498. render_irqs =
  1499. GT_USER_INTERRUPT |
  1500. GEN6_BSD_USER_INTERRUPT |
  1501. GEN6_BLITTER_USER_INTERRUPT;
  1502. else
  1503. render_irqs =
  1504. GT_USER_INTERRUPT |
  1505. GT_PIPE_NOTIFY |
  1506. GT_BSD_USER_INTERRUPT;
  1507. I915_WRITE(GTIER, render_irqs);
  1508. POSTING_READ(GTIER);
  1509. if (HAS_PCH_CPT(dev)) {
  1510. hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
  1511. SDE_PORTB_HOTPLUG_CPT |
  1512. SDE_PORTC_HOTPLUG_CPT |
  1513. SDE_PORTD_HOTPLUG_CPT);
  1514. } else {
  1515. hotplug_mask = (SDE_CRT_HOTPLUG |
  1516. SDE_PORTB_HOTPLUG |
  1517. SDE_PORTC_HOTPLUG |
  1518. SDE_PORTD_HOTPLUG |
  1519. SDE_AUX_MASK);
  1520. }
  1521. dev_priv->pch_irq_mask = ~hotplug_mask;
  1522. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1523. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
  1524. I915_WRITE(SDEIER, hotplug_mask);
  1525. POSTING_READ(SDEIER);
  1526. ironlake_enable_pch_hotplug(dev);
  1527. if (IS_IRONLAKE_M(dev)) {
  1528. /* Clear & enable PCU event interrupts */
  1529. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1530. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1531. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1532. }
  1533. return 0;
  1534. }
  1535. static int ivybridge_irq_postinstall(struct drm_device *dev)
  1536. {
  1537. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1538. /* enable kind of interrupts always enabled */
  1539. u32 display_mask =
  1540. DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
  1541. DE_PLANEC_FLIP_DONE_IVB |
  1542. DE_PLANEB_FLIP_DONE_IVB |
  1543. DE_PLANEA_FLIP_DONE_IVB;
  1544. u32 render_irqs;
  1545. u32 hotplug_mask;
  1546. dev_priv->irq_mask = ~display_mask;
  1547. /* should always can generate irq */
  1548. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1549. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1550. I915_WRITE(DEIER,
  1551. display_mask |
  1552. DE_PIPEC_VBLANK_IVB |
  1553. DE_PIPEB_VBLANK_IVB |
  1554. DE_PIPEA_VBLANK_IVB);
  1555. POSTING_READ(DEIER);
  1556. dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  1557. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1558. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1559. render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
  1560. GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  1561. I915_WRITE(GTIER, render_irqs);
  1562. POSTING_READ(GTIER);
  1563. hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
  1564. SDE_PORTB_HOTPLUG_CPT |
  1565. SDE_PORTC_HOTPLUG_CPT |
  1566. SDE_PORTD_HOTPLUG_CPT);
  1567. dev_priv->pch_irq_mask = ~hotplug_mask;
  1568. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1569. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
  1570. I915_WRITE(SDEIER, hotplug_mask);
  1571. POSTING_READ(SDEIER);
  1572. ironlake_enable_pch_hotplug(dev);
  1573. return 0;
  1574. }
  1575. static int valleyview_irq_postinstall(struct drm_device *dev)
  1576. {
  1577. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1578. u32 enable_mask;
  1579. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1580. u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
  1581. u16 msid;
  1582. enable_mask = I915_DISPLAY_PORT_INTERRUPT;
  1583. enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1584. I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  1585. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1586. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1587. /*
  1588. *Leave vblank interrupts masked initially. enable/disable will
  1589. * toggle them based on usage.
  1590. */
  1591. dev_priv->irq_mask = (~enable_mask) |
  1592. I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  1593. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1594. dev_priv->pipestat[0] = 0;
  1595. dev_priv->pipestat[1] = 0;
  1596. /* Hack for broken MSIs on VLV */
  1597. pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
  1598. pci_read_config_word(dev->pdev, 0x98, &msid);
  1599. msid &= 0xff; /* mask out delivery bits */
  1600. msid |= (1<<14);
  1601. pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
  1602. I915_WRITE(VLV_IMR, dev_priv->irq_mask);
  1603. I915_WRITE(VLV_IER, enable_mask);
  1604. I915_WRITE(VLV_IIR, 0xffffffff);
  1605. I915_WRITE(PIPESTAT(0), 0xffff);
  1606. I915_WRITE(PIPESTAT(1), 0xffff);
  1607. POSTING_READ(VLV_IER);
  1608. i915_enable_pipestat(dev_priv, 0, pipestat_enable);
  1609. i915_enable_pipestat(dev_priv, 1, pipestat_enable);
  1610. I915_WRITE(VLV_IIR, 0xffffffff);
  1611. I915_WRITE(VLV_IIR, 0xffffffff);
  1612. dev_priv->gt_irq_mask = ~0;
  1613. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1614. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1615. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1616. I915_WRITE(GTIER, GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT |
  1617. GT_GEN6_BLT_CS_ERROR_INTERRUPT |
  1618. GT_GEN6_BLT_USER_INTERRUPT |
  1619. GT_GEN6_BSD_USER_INTERRUPT |
  1620. GT_GEN6_BSD_CS_ERROR_INTERRUPT |
  1621. GT_GEN7_L3_PARITY_ERROR_INTERRUPT |
  1622. GT_PIPE_NOTIFY |
  1623. GT_RENDER_CS_ERROR_INTERRUPT |
  1624. GT_SYNC_STATUS |
  1625. GT_USER_INTERRUPT);
  1626. POSTING_READ(GTIER);
  1627. /* ack & enable invalid PTE error interrupts */
  1628. #if 0 /* FIXME: add support to irq handler for checking these bits */
  1629. I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
  1630. I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
  1631. #endif
  1632. I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
  1633. #if 0 /* FIXME: check register definitions; some have moved */
  1634. /* Note HDMI and DP share bits */
  1635. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1636. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1637. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1638. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1639. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1640. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1641. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1642. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1643. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1644. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1645. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1646. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1647. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1648. }
  1649. #endif
  1650. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1651. return 0;
  1652. }
  1653. static void valleyview_irq_uninstall(struct drm_device *dev)
  1654. {
  1655. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1656. int pipe;
  1657. if (!dev_priv)
  1658. return;
  1659. for_each_pipe(pipe)
  1660. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1661. I915_WRITE(HWSTAM, 0xffffffff);
  1662. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1663. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1664. for_each_pipe(pipe)
  1665. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1666. I915_WRITE(VLV_IIR, 0xffffffff);
  1667. I915_WRITE(VLV_IMR, 0xffffffff);
  1668. I915_WRITE(VLV_IER, 0x0);
  1669. POSTING_READ(VLV_IER);
  1670. }
  1671. static void ironlake_irq_uninstall(struct drm_device *dev)
  1672. {
  1673. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1674. if (!dev_priv)
  1675. return;
  1676. I915_WRITE(HWSTAM, 0xffffffff);
  1677. I915_WRITE(DEIMR, 0xffffffff);
  1678. I915_WRITE(DEIER, 0x0);
  1679. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1680. I915_WRITE(GTIMR, 0xffffffff);
  1681. I915_WRITE(GTIER, 0x0);
  1682. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1683. I915_WRITE(SDEIMR, 0xffffffff);
  1684. I915_WRITE(SDEIER, 0x0);
  1685. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1686. }
  1687. static void i8xx_irq_preinstall(struct drm_device * dev)
  1688. {
  1689. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1690. int pipe;
  1691. atomic_set(&dev_priv->irq_received, 0);
  1692. for_each_pipe(pipe)
  1693. I915_WRITE(PIPESTAT(pipe), 0);
  1694. I915_WRITE16(IMR, 0xffff);
  1695. I915_WRITE16(IER, 0x0);
  1696. POSTING_READ16(IER);
  1697. }
  1698. static int i8xx_irq_postinstall(struct drm_device *dev)
  1699. {
  1700. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1701. dev_priv->pipestat[0] = 0;
  1702. dev_priv->pipestat[1] = 0;
  1703. I915_WRITE16(EMR,
  1704. ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  1705. /* Unmask the interrupts that we always want on. */
  1706. dev_priv->irq_mask =
  1707. ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1708. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1709. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1710. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  1711. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1712. I915_WRITE16(IMR, dev_priv->irq_mask);
  1713. I915_WRITE16(IER,
  1714. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1715. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1716. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  1717. I915_USER_INTERRUPT);
  1718. POSTING_READ16(IER);
  1719. return 0;
  1720. }
  1721. static irqreturn_t i8xx_irq_handler(DRM_IRQ_ARGS)
  1722. {
  1723. struct drm_device *dev = (struct drm_device *) arg;
  1724. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1725. u16 iir, new_iir;
  1726. u32 pipe_stats[2];
  1727. unsigned long irqflags;
  1728. int irq_received;
  1729. int pipe;
  1730. u16 flip_mask =
  1731. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1732. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1733. atomic_inc(&dev_priv->irq_received);
  1734. iir = I915_READ16(IIR);
  1735. if (iir == 0)
  1736. return IRQ_NONE;
  1737. while (iir & ~flip_mask) {
  1738. /* Can't rely on pipestat interrupt bit in iir as it might
  1739. * have been cleared after the pipestat interrupt was received.
  1740. * It doesn't set the bit in iir again, but it still produces
  1741. * interrupts (for non-MSI).
  1742. */
  1743. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1744. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  1745. i915_handle_error(dev, false);
  1746. for_each_pipe(pipe) {
  1747. int reg = PIPESTAT(pipe);
  1748. pipe_stats[pipe] = I915_READ(reg);
  1749. /*
  1750. * Clear the PIPE*STAT regs before the IIR
  1751. */
  1752. if (pipe_stats[pipe] & 0x8000ffff) {
  1753. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1754. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  1755. pipe_name(pipe));
  1756. I915_WRITE(reg, pipe_stats[pipe]);
  1757. irq_received = 1;
  1758. }
  1759. }
  1760. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1761. I915_WRITE16(IIR, iir & ~flip_mask);
  1762. new_iir = I915_READ16(IIR); /* Flush posted writes */
  1763. i915_update_dri1_breadcrumb(dev);
  1764. if (iir & I915_USER_INTERRUPT)
  1765. notify_ring(dev, &dev_priv->ring[RCS]);
  1766. if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1767. drm_handle_vblank(dev, 0)) {
  1768. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
  1769. intel_prepare_page_flip(dev, 0);
  1770. intel_finish_page_flip(dev, 0);
  1771. flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT;
  1772. }
  1773. }
  1774. if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1775. drm_handle_vblank(dev, 1)) {
  1776. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
  1777. intel_prepare_page_flip(dev, 1);
  1778. intel_finish_page_flip(dev, 1);
  1779. flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1780. }
  1781. }
  1782. iir = new_iir;
  1783. }
  1784. return IRQ_HANDLED;
  1785. }
  1786. static void i8xx_irq_uninstall(struct drm_device * dev)
  1787. {
  1788. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1789. int pipe;
  1790. for_each_pipe(pipe) {
  1791. /* Clear enable bits; then clear status bits */
  1792. I915_WRITE(PIPESTAT(pipe), 0);
  1793. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  1794. }
  1795. I915_WRITE16(IMR, 0xffff);
  1796. I915_WRITE16(IER, 0x0);
  1797. I915_WRITE16(IIR, I915_READ16(IIR));
  1798. }
  1799. static void i915_irq_preinstall(struct drm_device * dev)
  1800. {
  1801. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1802. int pipe;
  1803. atomic_set(&dev_priv->irq_received, 0);
  1804. if (I915_HAS_HOTPLUG(dev)) {
  1805. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1806. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1807. }
  1808. I915_WRITE16(HWSTAM, 0xeffe);
  1809. for_each_pipe(pipe)
  1810. I915_WRITE(PIPESTAT(pipe), 0);
  1811. I915_WRITE(IMR, 0xffffffff);
  1812. I915_WRITE(IER, 0x0);
  1813. POSTING_READ(IER);
  1814. }
  1815. static int i915_irq_postinstall(struct drm_device *dev)
  1816. {
  1817. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1818. u32 enable_mask;
  1819. dev_priv->pipestat[0] = 0;
  1820. dev_priv->pipestat[1] = 0;
  1821. I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  1822. /* Unmask the interrupts that we always want on. */
  1823. dev_priv->irq_mask =
  1824. ~(I915_ASLE_INTERRUPT |
  1825. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1826. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1827. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1828. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  1829. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1830. enable_mask =
  1831. I915_ASLE_INTERRUPT |
  1832. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1833. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1834. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  1835. I915_USER_INTERRUPT;
  1836. if (I915_HAS_HOTPLUG(dev)) {
  1837. /* Enable in IER... */
  1838. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1839. /* and unmask in IMR */
  1840. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  1841. }
  1842. I915_WRITE(IMR, dev_priv->irq_mask);
  1843. I915_WRITE(IER, enable_mask);
  1844. POSTING_READ(IER);
  1845. if (I915_HAS_HOTPLUG(dev)) {
  1846. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1847. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1848. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1849. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1850. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1851. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1852. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1853. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
  1854. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1855. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
  1856. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1857. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1858. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1859. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1860. }
  1861. /* Ignore TV since it's buggy */
  1862. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1863. }
  1864. intel_opregion_enable_asle(dev);
  1865. return 0;
  1866. }
  1867. static irqreturn_t i915_irq_handler(DRM_IRQ_ARGS)
  1868. {
  1869. struct drm_device *dev = (struct drm_device *) arg;
  1870. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1871. u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
  1872. unsigned long irqflags;
  1873. u32 flip_mask =
  1874. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1875. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1876. u32 flip[2] = {
  1877. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT,
  1878. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT
  1879. };
  1880. int pipe, ret = IRQ_NONE;
  1881. atomic_inc(&dev_priv->irq_received);
  1882. iir = I915_READ(IIR);
  1883. do {
  1884. bool irq_received = (iir & ~flip_mask) != 0;
  1885. bool blc_event = false;
  1886. /* Can't rely on pipestat interrupt bit in iir as it might
  1887. * have been cleared after the pipestat interrupt was received.
  1888. * It doesn't set the bit in iir again, but it still produces
  1889. * interrupts (for non-MSI).
  1890. */
  1891. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1892. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  1893. i915_handle_error(dev, false);
  1894. for_each_pipe(pipe) {
  1895. int reg = PIPESTAT(pipe);
  1896. pipe_stats[pipe] = I915_READ(reg);
  1897. /* Clear the PIPE*STAT regs before the IIR */
  1898. if (pipe_stats[pipe] & 0x8000ffff) {
  1899. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1900. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  1901. pipe_name(pipe));
  1902. I915_WRITE(reg, pipe_stats[pipe]);
  1903. irq_received = true;
  1904. }
  1905. }
  1906. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1907. if (!irq_received)
  1908. break;
  1909. /* Consume port. Then clear IIR or we'll miss events */
  1910. if ((I915_HAS_HOTPLUG(dev)) &&
  1911. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  1912. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  1913. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  1914. hotplug_status);
  1915. if (hotplug_status & dev_priv->hotplug_supported_mask)
  1916. queue_work(dev_priv->wq,
  1917. &dev_priv->hotplug_work);
  1918. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  1919. POSTING_READ(PORT_HOTPLUG_STAT);
  1920. }
  1921. I915_WRITE(IIR, iir & ~flip_mask);
  1922. new_iir = I915_READ(IIR); /* Flush posted writes */
  1923. if (iir & I915_USER_INTERRUPT)
  1924. notify_ring(dev, &dev_priv->ring[RCS]);
  1925. for_each_pipe(pipe) {
  1926. int plane = pipe;
  1927. if (IS_MOBILE(dev))
  1928. plane = !plane;
  1929. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1930. drm_handle_vblank(dev, pipe)) {
  1931. if (iir & flip[plane]) {
  1932. intel_prepare_page_flip(dev, plane);
  1933. intel_finish_page_flip(dev, pipe);
  1934. flip_mask &= ~flip[plane];
  1935. }
  1936. }
  1937. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  1938. blc_event = true;
  1939. }
  1940. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  1941. intel_opregion_asle_intr(dev);
  1942. /* With MSI, interrupts are only generated when iir
  1943. * transitions from zero to nonzero. If another bit got
  1944. * set while we were handling the existing iir bits, then
  1945. * we would never get another interrupt.
  1946. *
  1947. * This is fine on non-MSI as well, as if we hit this path
  1948. * we avoid exiting the interrupt handler only to generate
  1949. * another one.
  1950. *
  1951. * Note that for MSI this could cause a stray interrupt report
  1952. * if an interrupt landed in the time between writing IIR and
  1953. * the posting read. This should be rare enough to never
  1954. * trigger the 99% of 100,000 interrupts test for disabling
  1955. * stray interrupts.
  1956. */
  1957. ret = IRQ_HANDLED;
  1958. iir = new_iir;
  1959. } while (iir & ~flip_mask);
  1960. i915_update_dri1_breadcrumb(dev);
  1961. return ret;
  1962. }
  1963. static void i915_irq_uninstall(struct drm_device * dev)
  1964. {
  1965. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1966. int pipe;
  1967. if (I915_HAS_HOTPLUG(dev)) {
  1968. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1969. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1970. }
  1971. I915_WRITE16(HWSTAM, 0xffff);
  1972. for_each_pipe(pipe) {
  1973. /* Clear enable bits; then clear status bits */
  1974. I915_WRITE(PIPESTAT(pipe), 0);
  1975. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  1976. }
  1977. I915_WRITE(IMR, 0xffffffff);
  1978. I915_WRITE(IER, 0x0);
  1979. I915_WRITE(IIR, I915_READ(IIR));
  1980. }
  1981. static void i965_irq_preinstall(struct drm_device * dev)
  1982. {
  1983. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1984. int pipe;
  1985. atomic_set(&dev_priv->irq_received, 0);
  1986. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1987. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1988. I915_WRITE(HWSTAM, 0xeffe);
  1989. for_each_pipe(pipe)
  1990. I915_WRITE(PIPESTAT(pipe), 0);
  1991. I915_WRITE(IMR, 0xffffffff);
  1992. I915_WRITE(IER, 0x0);
  1993. POSTING_READ(IER);
  1994. }
  1995. static int i965_irq_postinstall(struct drm_device *dev)
  1996. {
  1997. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1998. u32 hotplug_en;
  1999. u32 enable_mask;
  2000. u32 error_mask;
  2001. /* Unmask the interrupts that we always want on. */
  2002. dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
  2003. I915_DISPLAY_PORT_INTERRUPT |
  2004. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2005. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2006. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2007. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  2008. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2009. enable_mask = ~dev_priv->irq_mask;
  2010. enable_mask |= I915_USER_INTERRUPT;
  2011. if (IS_G4X(dev))
  2012. enable_mask |= I915_BSD_USER_INTERRUPT;
  2013. dev_priv->pipestat[0] = 0;
  2014. dev_priv->pipestat[1] = 0;
  2015. /*
  2016. * Enable some error detection, note the instruction error mask
  2017. * bit is reserved, so we leave it masked.
  2018. */
  2019. if (IS_G4X(dev)) {
  2020. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  2021. GM45_ERROR_MEM_PRIV |
  2022. GM45_ERROR_CP_PRIV |
  2023. I915_ERROR_MEMORY_REFRESH);
  2024. } else {
  2025. error_mask = ~(I915_ERROR_PAGE_TABLE |
  2026. I915_ERROR_MEMORY_REFRESH);
  2027. }
  2028. I915_WRITE(EMR, error_mask);
  2029. I915_WRITE(IMR, dev_priv->irq_mask);
  2030. I915_WRITE(IER, enable_mask);
  2031. POSTING_READ(IER);
  2032. /* Note HDMI and DP share hotplug bits */
  2033. hotplug_en = 0;
  2034. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  2035. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  2036. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  2037. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  2038. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  2039. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  2040. if (IS_G4X(dev)) {
  2041. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X)
  2042. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  2043. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X)
  2044. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  2045. } else {
  2046. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965)
  2047. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  2048. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965)
  2049. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  2050. }
  2051. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  2052. hotplug_en |= CRT_HOTPLUG_INT_EN;
  2053. /* Programming the CRT detection parameters tends
  2054. to generate a spurious hotplug event about three
  2055. seconds later. So just do it once.
  2056. */
  2057. if (IS_G4X(dev))
  2058. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  2059. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  2060. }
  2061. /* Ignore TV since it's buggy */
  2062. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  2063. intel_opregion_enable_asle(dev);
  2064. return 0;
  2065. }
  2066. static irqreturn_t i965_irq_handler(DRM_IRQ_ARGS)
  2067. {
  2068. struct drm_device *dev = (struct drm_device *) arg;
  2069. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2070. u32 iir, new_iir;
  2071. u32 pipe_stats[I915_MAX_PIPES];
  2072. unsigned long irqflags;
  2073. int irq_received;
  2074. int ret = IRQ_NONE, pipe;
  2075. atomic_inc(&dev_priv->irq_received);
  2076. iir = I915_READ(IIR);
  2077. for (;;) {
  2078. bool blc_event = false;
  2079. irq_received = iir != 0;
  2080. /* Can't rely on pipestat interrupt bit in iir as it might
  2081. * have been cleared after the pipestat interrupt was received.
  2082. * It doesn't set the bit in iir again, but it still produces
  2083. * interrupts (for non-MSI).
  2084. */
  2085. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2086. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2087. i915_handle_error(dev, false);
  2088. for_each_pipe(pipe) {
  2089. int reg = PIPESTAT(pipe);
  2090. pipe_stats[pipe] = I915_READ(reg);
  2091. /*
  2092. * Clear the PIPE*STAT regs before the IIR
  2093. */
  2094. if (pipe_stats[pipe] & 0x8000ffff) {
  2095. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2096. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2097. pipe_name(pipe));
  2098. I915_WRITE(reg, pipe_stats[pipe]);
  2099. irq_received = 1;
  2100. }
  2101. }
  2102. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2103. if (!irq_received)
  2104. break;
  2105. ret = IRQ_HANDLED;
  2106. /* Consume port. Then clear IIR or we'll miss events */
  2107. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  2108. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  2109. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  2110. hotplug_status);
  2111. if (hotplug_status & dev_priv->hotplug_supported_mask)
  2112. queue_work(dev_priv->wq,
  2113. &dev_priv->hotplug_work);
  2114. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  2115. I915_READ(PORT_HOTPLUG_STAT);
  2116. }
  2117. I915_WRITE(IIR, iir);
  2118. new_iir = I915_READ(IIR); /* Flush posted writes */
  2119. if (iir & I915_USER_INTERRUPT)
  2120. notify_ring(dev, &dev_priv->ring[RCS]);
  2121. if (iir & I915_BSD_USER_INTERRUPT)
  2122. notify_ring(dev, &dev_priv->ring[VCS]);
  2123. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
  2124. intel_prepare_page_flip(dev, 0);
  2125. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
  2126. intel_prepare_page_flip(dev, 1);
  2127. for_each_pipe(pipe) {
  2128. if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
  2129. drm_handle_vblank(dev, pipe)) {
  2130. i915_pageflip_stall_check(dev, pipe);
  2131. intel_finish_page_flip(dev, pipe);
  2132. }
  2133. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  2134. blc_event = true;
  2135. }
  2136. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  2137. intel_opregion_asle_intr(dev);
  2138. /* With MSI, interrupts are only generated when iir
  2139. * transitions from zero to nonzero. If another bit got
  2140. * set while we were handling the existing iir bits, then
  2141. * we would never get another interrupt.
  2142. *
  2143. * This is fine on non-MSI as well, as if we hit this path
  2144. * we avoid exiting the interrupt handler only to generate
  2145. * another one.
  2146. *
  2147. * Note that for MSI this could cause a stray interrupt report
  2148. * if an interrupt landed in the time between writing IIR and
  2149. * the posting read. This should be rare enough to never
  2150. * trigger the 99% of 100,000 interrupts test for disabling
  2151. * stray interrupts.
  2152. */
  2153. iir = new_iir;
  2154. }
  2155. i915_update_dri1_breadcrumb(dev);
  2156. return ret;
  2157. }
  2158. static void i965_irq_uninstall(struct drm_device * dev)
  2159. {
  2160. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2161. int pipe;
  2162. if (!dev_priv)
  2163. return;
  2164. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2165. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2166. I915_WRITE(HWSTAM, 0xffffffff);
  2167. for_each_pipe(pipe)
  2168. I915_WRITE(PIPESTAT(pipe), 0);
  2169. I915_WRITE(IMR, 0xffffffff);
  2170. I915_WRITE(IER, 0x0);
  2171. for_each_pipe(pipe)
  2172. I915_WRITE(PIPESTAT(pipe),
  2173. I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
  2174. I915_WRITE(IIR, I915_READ(IIR));
  2175. }
  2176. void intel_irq_init(struct drm_device *dev)
  2177. {
  2178. struct drm_i915_private *dev_priv = dev->dev_private;
  2179. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  2180. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  2181. INIT_WORK(&dev_priv->rps_work, gen6_pm_rps_work);
  2182. INIT_WORK(&dev_priv->parity_error_work, ivybridge_parity_work);
  2183. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  2184. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  2185. if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
  2186. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  2187. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  2188. }
  2189. if (drm_core_check_feature(dev, DRIVER_MODESET))
  2190. dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
  2191. else
  2192. dev->driver->get_vblank_timestamp = NULL;
  2193. dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
  2194. if (IS_VALLEYVIEW(dev)) {
  2195. dev->driver->irq_handler = valleyview_irq_handler;
  2196. dev->driver->irq_preinstall = valleyview_irq_preinstall;
  2197. dev->driver->irq_postinstall = valleyview_irq_postinstall;
  2198. dev->driver->irq_uninstall = valleyview_irq_uninstall;
  2199. dev->driver->enable_vblank = valleyview_enable_vblank;
  2200. dev->driver->disable_vblank = valleyview_disable_vblank;
  2201. } else if (IS_IVYBRIDGE(dev)) {
  2202. /* Share pre & uninstall handlers with ILK/SNB */
  2203. dev->driver->irq_handler = ivybridge_irq_handler;
  2204. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2205. dev->driver->irq_postinstall = ivybridge_irq_postinstall;
  2206. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2207. dev->driver->enable_vblank = ivybridge_enable_vblank;
  2208. dev->driver->disable_vblank = ivybridge_disable_vblank;
  2209. } else if (IS_HASWELL(dev)) {
  2210. /* Share interrupts handling with IVB */
  2211. dev->driver->irq_handler = ivybridge_irq_handler;
  2212. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2213. dev->driver->irq_postinstall = ivybridge_irq_postinstall;
  2214. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2215. dev->driver->enable_vblank = ivybridge_enable_vblank;
  2216. dev->driver->disable_vblank = ivybridge_disable_vblank;
  2217. } else if (HAS_PCH_SPLIT(dev)) {
  2218. dev->driver->irq_handler = ironlake_irq_handler;
  2219. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2220. dev->driver->irq_postinstall = ironlake_irq_postinstall;
  2221. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2222. dev->driver->enable_vblank = ironlake_enable_vblank;
  2223. dev->driver->disable_vblank = ironlake_disable_vblank;
  2224. } else {
  2225. if (INTEL_INFO(dev)->gen == 2) {
  2226. dev->driver->irq_preinstall = i8xx_irq_preinstall;
  2227. dev->driver->irq_postinstall = i8xx_irq_postinstall;
  2228. dev->driver->irq_handler = i8xx_irq_handler;
  2229. dev->driver->irq_uninstall = i8xx_irq_uninstall;
  2230. } else if (INTEL_INFO(dev)->gen == 3) {
  2231. /* IIR "flip pending" means done if this bit is set */
  2232. I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
  2233. dev->driver->irq_preinstall = i915_irq_preinstall;
  2234. dev->driver->irq_postinstall = i915_irq_postinstall;
  2235. dev->driver->irq_uninstall = i915_irq_uninstall;
  2236. dev->driver->irq_handler = i915_irq_handler;
  2237. } else {
  2238. dev->driver->irq_preinstall = i965_irq_preinstall;
  2239. dev->driver->irq_postinstall = i965_irq_postinstall;
  2240. dev->driver->irq_uninstall = i965_irq_uninstall;
  2241. dev->driver->irq_handler = i965_irq_handler;
  2242. }
  2243. dev->driver->enable_vblank = i915_enable_vblank;
  2244. dev->driver->disable_vblank = i915_disable_vblank;
  2245. }
  2246. }