fimc-core.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791
  1. /*
  2. * Copyright (C) 2010 - 2011 Samsung Electronics Co., Ltd.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. */
  8. #ifndef FIMC_CORE_H_
  9. #define FIMC_CORE_H_
  10. /*#define DEBUG*/
  11. #include <linux/platform_device.h>
  12. #include <linux/sched.h>
  13. #include <linux/spinlock.h>
  14. #include <linux/types.h>
  15. #include <linux/videodev2.h>
  16. #include <linux/io.h>
  17. #include <media/media-entity.h>
  18. #include <media/videobuf2-core.h>
  19. #include <media/v4l2-ctrls.h>
  20. #include <media/v4l2-device.h>
  21. #include <media/v4l2-mem2mem.h>
  22. #include <media/v4l2-mediabus.h>
  23. #include <media/s5p_fimc.h>
  24. #include "regs-fimc.h"
  25. #define err(fmt, args...) \
  26. printk(KERN_ERR "%s:%d: " fmt "\n", __func__, __LINE__, ##args)
  27. #define dbg(fmt, args...) \
  28. pr_debug("%s:%d: " fmt "\n", __func__, __LINE__, ##args)
  29. /* Time to wait for next frame VSYNC interrupt while stopping operation. */
  30. #define FIMC_SHUTDOWN_TIMEOUT ((100*HZ)/1000)
  31. #define MAX_FIMC_CLOCKS 2
  32. #define FIMC_MODULE_NAME "s5p-fimc"
  33. #define FIMC_MAX_DEVS 4
  34. #define FIMC_MAX_OUT_BUFS 4
  35. #define SCALER_MAX_HRATIO 64
  36. #define SCALER_MAX_VRATIO 64
  37. #define DMA_MIN_SIZE 8
  38. #define FIMC_CAMIF_MAX_HEIGHT 0x2000
  39. /* indices to the clocks array */
  40. enum {
  41. CLK_BUS,
  42. CLK_GATE,
  43. };
  44. enum fimc_dev_flags {
  45. ST_LPM,
  46. /* m2m node */
  47. ST_M2M_RUN,
  48. ST_M2M_PEND,
  49. ST_M2M_SUSPENDING,
  50. ST_M2M_SUSPENDED,
  51. /* capture node */
  52. ST_CAPT_PEND,
  53. ST_CAPT_RUN,
  54. ST_CAPT_STREAM,
  55. ST_CAPT_ISP_STREAM,
  56. ST_CAPT_SHUT,
  57. ST_CAPT_BUSY,
  58. ST_CAPT_APPLY_CFG,
  59. ST_CAPT_JPEG,
  60. };
  61. #define fimc_m2m_active(dev) test_bit(ST_M2M_RUN, &(dev)->state)
  62. #define fimc_m2m_pending(dev) test_bit(ST_M2M_PEND, &(dev)->state)
  63. #define fimc_capture_running(dev) test_bit(ST_CAPT_RUN, &(dev)->state)
  64. #define fimc_capture_pending(dev) test_bit(ST_CAPT_PEND, &(dev)->state)
  65. #define fimc_capture_busy(dev) test_bit(ST_CAPT_BUSY, &(dev)->state)
  66. enum fimc_datapath {
  67. FIMC_CAMERA,
  68. FIMC_DMA,
  69. FIMC_LCDFIFO,
  70. FIMC_WRITEBACK
  71. };
  72. enum fimc_color_fmt {
  73. S5P_FIMC_RGB565 = 0x10,
  74. S5P_FIMC_RGB666,
  75. S5P_FIMC_RGB888,
  76. S5P_FIMC_RGB30_LOCAL,
  77. S5P_FIMC_YCBCR420 = 0x20,
  78. S5P_FIMC_YCBYCR422,
  79. S5P_FIMC_YCRYCB422,
  80. S5P_FIMC_CBYCRY422,
  81. S5P_FIMC_CRYCBY422,
  82. S5P_FIMC_YCBCR444_LOCAL,
  83. S5P_FIMC_JPEG = 0x40,
  84. };
  85. #define fimc_fmt_is_rgb(x) (!!((x) & 0x10))
  86. #define fimc_fmt_is_jpeg(x) (!!((x) & 0x40))
  87. #define IS_M2M(__strt) ((__strt) == V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE || \
  88. __strt == V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE)
  89. /* Cb/Cr chrominance components order for 2 plane Y/CbCr 4:2:2 formats. */
  90. #define S5P_FIMC_LSB_CRCB S5P_CIOCTRL_ORDER422_2P_LSB_CRCB
  91. /* The embedded image effect selection */
  92. #define S5P_FIMC_EFFECT_ORIGINAL S5P_CIIMGEFF_FIN_BYPASS
  93. #define S5P_FIMC_EFFECT_ARBITRARY S5P_CIIMGEFF_FIN_ARBITRARY
  94. #define S5P_FIMC_EFFECT_NEGATIVE S5P_CIIMGEFF_FIN_NEGATIVE
  95. #define S5P_FIMC_EFFECT_ARTFREEZE S5P_CIIMGEFF_FIN_ARTFREEZE
  96. #define S5P_FIMC_EFFECT_EMBOSSING S5P_CIIMGEFF_FIN_EMBOSSING
  97. #define S5P_FIMC_EFFECT_SIKHOUETTE S5P_CIIMGEFF_FIN_SILHOUETTE
  98. /* The hardware context state. */
  99. #define FIMC_PARAMS (1 << 0)
  100. #define FIMC_SRC_ADDR (1 << 1)
  101. #define FIMC_DST_ADDR (1 << 2)
  102. #define FIMC_SRC_FMT (1 << 3)
  103. #define FIMC_DST_FMT (1 << 4)
  104. #define FIMC_DST_CROP (1 << 5)
  105. #define FIMC_CTX_M2M (1 << 16)
  106. #define FIMC_CTX_CAP (1 << 17)
  107. #define FIMC_CTX_SHUT (1 << 18)
  108. /* Image conversion flags */
  109. #define FIMC_IN_DMA_ACCESS_TILED (1 << 0)
  110. #define FIMC_IN_DMA_ACCESS_LINEAR (0 << 0)
  111. #define FIMC_OUT_DMA_ACCESS_TILED (1 << 1)
  112. #define FIMC_OUT_DMA_ACCESS_LINEAR (0 << 1)
  113. #define FIMC_SCAN_MODE_PROGRESSIVE (0 << 2)
  114. #define FIMC_SCAN_MODE_INTERLACED (1 << 2)
  115. /*
  116. * YCbCr data dynamic range for RGB-YUV color conversion.
  117. * Y/Cb/Cr: (0 ~ 255) */
  118. #define FIMC_COLOR_RANGE_WIDE (0 << 3)
  119. /* Y (16 ~ 235), Cb/Cr (16 ~ 240) */
  120. #define FIMC_COLOR_RANGE_NARROW (1 << 3)
  121. /**
  122. * struct fimc_fmt - the driver's internal color format data
  123. * @mbus_code: Media Bus pixel code, -1 if not applicable
  124. * @name: format description
  125. * @fourcc: the fourcc code for this format, 0 if not applicable
  126. * @color: the corresponding fimc_color_fmt
  127. * @memplanes: number of physically non-contiguous data planes
  128. * @colplanes: number of physically contiguous data planes
  129. * @depth: per plane driver's private 'number of bits per pixel'
  130. * @flags: flags indicating which operation mode format applies to
  131. */
  132. struct fimc_fmt {
  133. enum v4l2_mbus_pixelcode mbus_code;
  134. char *name;
  135. u32 fourcc;
  136. u32 color;
  137. u16 memplanes;
  138. u16 colplanes;
  139. u8 depth[VIDEO_MAX_PLANES];
  140. u16 flags;
  141. #define FMT_FLAGS_CAM (1 << 0)
  142. #define FMT_FLAGS_M2M (1 << 1)
  143. };
  144. /**
  145. * struct fimc_dma_offset - pixel offset information for DMA
  146. * @y_h: y value horizontal offset
  147. * @y_v: y value vertical offset
  148. * @cb_h: cb value horizontal offset
  149. * @cb_v: cb value vertical offset
  150. * @cr_h: cr value horizontal offset
  151. * @cr_v: cr value vertical offset
  152. */
  153. struct fimc_dma_offset {
  154. int y_h;
  155. int y_v;
  156. int cb_h;
  157. int cb_v;
  158. int cr_h;
  159. int cr_v;
  160. };
  161. /**
  162. * struct fimc_effect - color effect information
  163. * @type: effect type
  164. * @pat_cb: cr value when type is "arbitrary"
  165. * @pat_cr: cr value when type is "arbitrary"
  166. */
  167. struct fimc_effect {
  168. u32 type;
  169. u8 pat_cb;
  170. u8 pat_cr;
  171. };
  172. /**
  173. * struct fimc_scaler - the configuration data for FIMC inetrnal scaler
  174. * @scaleup_h: flag indicating scaling up horizontally
  175. * @scaleup_v: flag indicating scaling up vertically
  176. * @copy_mode: flag indicating transparent DMA transfer (no scaling
  177. * and color format conversion)
  178. * @enabled: flag indicating if the scaler is used
  179. * @hfactor: horizontal shift factor
  180. * @vfactor: vertical shift factor
  181. * @pre_hratio: horizontal ratio of the prescaler
  182. * @pre_vratio: vertical ratio of the prescaler
  183. * @pre_dst_width: the prescaler's destination width
  184. * @pre_dst_height: the prescaler's destination height
  185. * @main_hratio: the main scaler's horizontal ratio
  186. * @main_vratio: the main scaler's vertical ratio
  187. * @real_width: source pixel (width - offset)
  188. * @real_height: source pixel (height - offset)
  189. */
  190. struct fimc_scaler {
  191. unsigned int scaleup_h:1;
  192. unsigned int scaleup_v:1;
  193. unsigned int copy_mode:1;
  194. unsigned int enabled:1;
  195. u32 hfactor;
  196. u32 vfactor;
  197. u32 pre_hratio;
  198. u32 pre_vratio;
  199. u32 pre_dst_width;
  200. u32 pre_dst_height;
  201. u32 main_hratio;
  202. u32 main_vratio;
  203. u32 real_width;
  204. u32 real_height;
  205. };
  206. /**
  207. * struct fimc_addr - the FIMC physical address set for DMA
  208. * @y: luminance plane physical address
  209. * @cb: Cb plane physical address
  210. * @cr: Cr plane physical address
  211. */
  212. struct fimc_addr {
  213. u32 y;
  214. u32 cb;
  215. u32 cr;
  216. };
  217. /**
  218. * struct fimc_vid_buffer - the driver's video buffer
  219. * @vb: v4l videobuf buffer
  220. * @list: linked list structure for buffer queue
  221. * @paddr: precalculated physical address set
  222. * @index: buffer index for the output DMA engine
  223. */
  224. struct fimc_vid_buffer {
  225. struct vb2_buffer vb;
  226. struct list_head list;
  227. struct fimc_addr paddr;
  228. int index;
  229. };
  230. /**
  231. * struct fimc_frame - source/target frame properties
  232. * @f_width: image full width (virtual screen size)
  233. * @f_height: image full height (virtual screen size)
  234. * @o_width: original image width as set by S_FMT
  235. * @o_height: original image height as set by S_FMT
  236. * @offs_h: image horizontal pixel offset
  237. * @offs_v: image vertical pixel offset
  238. * @width: image pixel width
  239. * @height: image pixel weight
  240. * @payload: image size in bytes (w x h x bpp)
  241. * @paddr: image frame buffer physical addresses
  242. * @dma_offset: DMA offset in bytes
  243. * @fmt: fimc color format pointer
  244. */
  245. struct fimc_frame {
  246. u32 f_width;
  247. u32 f_height;
  248. u32 o_width;
  249. u32 o_height;
  250. u32 offs_h;
  251. u32 offs_v;
  252. u32 width;
  253. u32 height;
  254. unsigned long payload[VIDEO_MAX_PLANES];
  255. struct fimc_addr paddr;
  256. struct fimc_dma_offset dma_offset;
  257. struct fimc_fmt *fmt;
  258. };
  259. /**
  260. * struct fimc_m2m_device - v4l2 memory-to-memory device data
  261. * @vfd: the video device node for v4l2 m2m mode
  262. * @m2m_dev: v4l2 memory-to-memory device data
  263. * @ctx: hardware context data
  264. * @refcnt: the reference counter
  265. */
  266. struct fimc_m2m_device {
  267. struct video_device *vfd;
  268. struct v4l2_m2m_dev *m2m_dev;
  269. struct fimc_ctx *ctx;
  270. int refcnt;
  271. };
  272. #define FIMC_SD_PAD_SINK 0
  273. #define FIMC_SD_PAD_SOURCE 1
  274. #define FIMC_SD_PADS_NUM 2
  275. /**
  276. * struct fimc_vid_cap - camera capture device information
  277. * @ctx: hardware context data
  278. * @vfd: video device node for camera capture mode
  279. * @subdev: subdev exposing the FIMC processing block
  280. * @vd_pad: fimc video capture node pad
  281. * @sd_pads: fimc video processing block pads
  282. * @mf: media bus format at the FIMC camera input (and the scaler output) pad
  283. * @pending_buf_q: the pending buffer queue head
  284. * @active_buf_q: the queue head of buffers scheduled in hardware
  285. * @vbq: the capture am video buffer queue
  286. * @active_buf_cnt: number of video buffers scheduled in hardware
  287. * @buf_index: index for managing the output DMA buffers
  288. * @frame_count: the frame counter for statistics
  289. * @reqbufs_count: the number of buffers requested in REQBUFS ioctl
  290. * @input_index: input (camera sensor) index
  291. * @refcnt: driver's private reference counter
  292. * @input: capture input type, grp_id of the attached subdev
  293. * @user_subdev_api: true if subdevs are not configured by the host driver
  294. */
  295. struct fimc_vid_cap {
  296. struct fimc_ctx *ctx;
  297. struct vb2_alloc_ctx *alloc_ctx;
  298. struct video_device *vfd;
  299. struct v4l2_subdev *subdev;
  300. struct media_pad vd_pad;
  301. struct v4l2_mbus_framefmt mf;
  302. struct media_pad sd_pads[FIMC_SD_PADS_NUM];
  303. struct list_head pending_buf_q;
  304. struct list_head active_buf_q;
  305. struct vb2_queue vbq;
  306. int active_buf_cnt;
  307. int buf_index;
  308. unsigned int frame_count;
  309. unsigned int reqbufs_count;
  310. int input_index;
  311. int refcnt;
  312. u32 input;
  313. bool user_subdev_api;
  314. };
  315. /**
  316. * struct fimc_pix_limit - image pixel size limits in various IP configurations
  317. *
  318. * @scaler_en_w: max input pixel width when the scaler is enabled
  319. * @scaler_dis_w: max input pixel width when the scaler is disabled
  320. * @in_rot_en_h: max input width with the input rotator is on
  321. * @in_rot_dis_w: max input width with the input rotator is off
  322. * @out_rot_en_w: max output width with the output rotator on
  323. * @out_rot_dis_w: max output width with the output rotator off
  324. */
  325. struct fimc_pix_limit {
  326. u16 scaler_en_w;
  327. u16 scaler_dis_w;
  328. u16 in_rot_en_h;
  329. u16 in_rot_dis_w;
  330. u16 out_rot_en_w;
  331. u16 out_rot_dis_w;
  332. };
  333. /**
  334. * struct samsung_fimc_variant - camera interface variant information
  335. *
  336. * @pix_hoff: indicate whether horizontal offset is in pixels or in bytes
  337. * @has_inp_rot: set if has input rotator
  338. * @has_out_rot: set if has output rotator
  339. * @has_cistatus2: 1 if CISTATUS2 register is present in this IP revision
  340. * @has_mainscaler_ext: 1 if extended mainscaler ratios in CIEXTEN register
  341. * are present in this IP revision
  342. * @has_cam_if: set if this instance has a camera input interface
  343. * @pix_limit: pixel size constraints for the scaler
  344. * @min_inp_pixsize: minimum input pixel size
  345. * @min_out_pixsize: minimum output pixel size
  346. * @hor_offs_align: horizontal pixel offset aligment
  347. * @out_buf_count: the number of buffers in output DMA sequence
  348. */
  349. struct samsung_fimc_variant {
  350. unsigned int pix_hoff:1;
  351. unsigned int has_inp_rot:1;
  352. unsigned int has_out_rot:1;
  353. unsigned int has_cistatus2:1;
  354. unsigned int has_mainscaler_ext:1;
  355. unsigned int has_cam_if:1;
  356. struct fimc_pix_limit *pix_limit;
  357. u16 min_inp_pixsize;
  358. u16 min_out_pixsize;
  359. u16 hor_offs_align;
  360. u16 out_buf_count;
  361. };
  362. /**
  363. * struct samsung_fimc_driverdata - per device type driver data for init time.
  364. *
  365. * @variant: the variant information for this driver.
  366. * @dev_cnt: number of fimc sub-devices available in SoC
  367. * @lclk_frequency: fimc bus clock frequency
  368. */
  369. struct samsung_fimc_driverdata {
  370. struct samsung_fimc_variant *variant[FIMC_MAX_DEVS];
  371. unsigned long lclk_frequency;
  372. int num_entities;
  373. };
  374. struct fimc_pipeline {
  375. struct media_pipeline *pipe;
  376. struct v4l2_subdev *sensor;
  377. struct v4l2_subdev *csis;
  378. };
  379. struct fimc_ctx;
  380. /**
  381. * struct fimc_dev - abstraction for FIMC entity
  382. * @slock: the spinlock protecting this data structure
  383. * @lock: the mutex protecting this data structure
  384. * @pdev: pointer to the FIMC platform device
  385. * @pdata: pointer to the device platform data
  386. * @variant: the IP variant information
  387. * @id: FIMC device index (0..FIMC_MAX_DEVS)
  388. * @num_clocks: the number of clocks managed by this device instance
  389. * @clock: clocks required for FIMC operation
  390. * @regs: the mapped hardware registers
  391. * @regs_res: the resource claimed for IO registers
  392. * @irq: FIMC interrupt number
  393. * @irq_queue: interrupt handler waitqueue
  394. * @v4l2_dev: root v4l2_device
  395. * @m2m: memory-to-memory V4L2 device information
  396. * @vid_cap: camera capture device information
  397. * @state: flags used to synchronize m2m and capture mode operation
  398. * @alloc_ctx: videobuf2 memory allocator context
  399. * @pipeline: fimc video capture pipeline data structure
  400. */
  401. struct fimc_dev {
  402. spinlock_t slock;
  403. struct mutex lock;
  404. struct platform_device *pdev;
  405. struct s5p_platform_fimc *pdata;
  406. struct samsung_fimc_variant *variant;
  407. u16 id;
  408. u16 num_clocks;
  409. struct clk *clock[MAX_FIMC_CLOCKS];
  410. void __iomem *regs;
  411. struct resource *regs_res;
  412. int irq;
  413. wait_queue_head_t irq_queue;
  414. struct v4l2_device *v4l2_dev;
  415. struct fimc_m2m_device m2m;
  416. struct fimc_vid_cap vid_cap;
  417. unsigned long state;
  418. struct vb2_alloc_ctx *alloc_ctx;
  419. struct fimc_pipeline pipeline;
  420. };
  421. /**
  422. * fimc_ctx - the device context data
  423. * @slock: spinlock protecting this data structure
  424. * @s_frame: source frame properties
  425. * @d_frame: destination frame properties
  426. * @out_order_1p: output 1-plane YCBCR order
  427. * @out_order_2p: output 2-plane YCBCR order
  428. * @in_order_1p input 1-plane YCBCR order
  429. * @in_order_2p: input 2-plane YCBCR order
  430. * @in_path: input mode (DMA or camera)
  431. * @out_path: output mode (DMA or FIFO)
  432. * @scaler: image scaler properties
  433. * @effect: image effect
  434. * @rotation: image clockwise rotation in degrees
  435. * @hflip: indicates image horizontal flip if set
  436. * @vflip: indicates image vertical flip if set
  437. * @flags: additional flags for image conversion
  438. * @state: flags to keep track of user configuration
  439. * @fimc_dev: the FIMC device this context applies to
  440. * @m2m_ctx: memory-to-memory device context
  441. * @fh: v4l2 file handle
  442. * @ctrl_handler: v4l2 controls handler
  443. * @ctrl_rotate image rotation control
  444. * @ctrl_hflip horizontal flip control
  445. * @ctrl_vflip vartical flip control
  446. * @ctrls_rdy: true if the control handler is initialized
  447. */
  448. struct fimc_ctx {
  449. spinlock_t slock;
  450. struct fimc_frame s_frame;
  451. struct fimc_frame d_frame;
  452. u32 out_order_1p;
  453. u32 out_order_2p;
  454. u32 in_order_1p;
  455. u32 in_order_2p;
  456. enum fimc_datapath in_path;
  457. enum fimc_datapath out_path;
  458. struct fimc_scaler scaler;
  459. struct fimc_effect effect;
  460. int rotation;
  461. unsigned int hflip:1;
  462. unsigned int vflip:1;
  463. u32 flags;
  464. u32 state;
  465. struct fimc_dev *fimc_dev;
  466. struct v4l2_m2m_ctx *m2m_ctx;
  467. struct v4l2_fh fh;
  468. struct v4l2_ctrl_handler ctrl_handler;
  469. struct v4l2_ctrl *ctrl_rotate;
  470. struct v4l2_ctrl *ctrl_hflip;
  471. struct v4l2_ctrl *ctrl_vflip;
  472. bool ctrls_rdy;
  473. };
  474. #define fh_to_ctx(__fh) container_of(__fh, struct fimc_ctx, fh)
  475. static inline void set_frame_bounds(struct fimc_frame *f, u32 width, u32 height)
  476. {
  477. f->o_width = width;
  478. f->o_height = height;
  479. f->f_width = width;
  480. f->f_height = height;
  481. }
  482. static inline void set_frame_crop(struct fimc_frame *f,
  483. u32 left, u32 top, u32 width, u32 height)
  484. {
  485. f->offs_h = left;
  486. f->offs_v = top;
  487. f->width = width;
  488. f->height = height;
  489. }
  490. static inline u32 fimc_get_format_depth(struct fimc_fmt *ff)
  491. {
  492. u32 i, depth = 0;
  493. if (ff != NULL)
  494. for (i = 0; i < ff->colplanes; i++)
  495. depth += ff->depth[i];
  496. return depth;
  497. }
  498. static inline bool fimc_capture_active(struct fimc_dev *fimc)
  499. {
  500. unsigned long flags;
  501. bool ret;
  502. spin_lock_irqsave(&fimc->slock, flags);
  503. ret = !!(fimc->state & (1 << ST_CAPT_RUN) ||
  504. fimc->state & (1 << ST_CAPT_PEND));
  505. spin_unlock_irqrestore(&fimc->slock, flags);
  506. return ret;
  507. }
  508. static inline void fimc_ctx_state_lock_set(u32 state, struct fimc_ctx *ctx)
  509. {
  510. unsigned long flags;
  511. spin_lock_irqsave(&ctx->slock, flags);
  512. ctx->state |= state;
  513. spin_unlock_irqrestore(&ctx->slock, flags);
  514. }
  515. static inline bool fimc_ctx_state_is_set(u32 mask, struct fimc_ctx *ctx)
  516. {
  517. unsigned long flags;
  518. bool ret;
  519. spin_lock_irqsave(&ctx->slock, flags);
  520. ret = (ctx->state & mask) == mask;
  521. spin_unlock_irqrestore(&ctx->slock, flags);
  522. return ret;
  523. }
  524. static inline int tiled_fmt(struct fimc_fmt *fmt)
  525. {
  526. return fmt->fourcc == V4L2_PIX_FMT_NV12MT;
  527. }
  528. static inline void fimc_hw_clear_irq(struct fimc_dev *dev)
  529. {
  530. u32 cfg = readl(dev->regs + S5P_CIGCTRL);
  531. cfg |= S5P_CIGCTRL_IRQ_CLR;
  532. writel(cfg, dev->regs + S5P_CIGCTRL);
  533. }
  534. static inline void fimc_hw_enable_scaler(struct fimc_dev *dev, bool on)
  535. {
  536. u32 cfg = readl(dev->regs + S5P_CISCCTRL);
  537. if (on)
  538. cfg |= S5P_CISCCTRL_SCALERSTART;
  539. else
  540. cfg &= ~S5P_CISCCTRL_SCALERSTART;
  541. writel(cfg, dev->regs + S5P_CISCCTRL);
  542. }
  543. static inline void fimc_hw_activate_input_dma(struct fimc_dev *dev, bool on)
  544. {
  545. u32 cfg = readl(dev->regs + S5P_MSCTRL);
  546. if (on)
  547. cfg |= S5P_MSCTRL_ENVID;
  548. else
  549. cfg &= ~S5P_MSCTRL_ENVID;
  550. writel(cfg, dev->regs + S5P_MSCTRL);
  551. }
  552. static inline void fimc_hw_dis_capture(struct fimc_dev *dev)
  553. {
  554. u32 cfg = readl(dev->regs + S5P_CIIMGCPT);
  555. cfg &= ~(S5P_CIIMGCPT_IMGCPTEN | S5P_CIIMGCPT_IMGCPTEN_SC);
  556. writel(cfg, dev->regs + S5P_CIIMGCPT);
  557. }
  558. /**
  559. * fimc_hw_set_dma_seq - configure output DMA buffer sequence
  560. * @mask: each bit corresponds to one of 32 output buffer registers set
  561. * 1 to include buffer in the sequence, 0 to disable
  562. *
  563. * This function mask output DMA ring buffers, i.e. it allows to configure
  564. * which of the output buffer address registers will be used by the DMA
  565. * engine.
  566. */
  567. static inline void fimc_hw_set_dma_seq(struct fimc_dev *dev, u32 mask)
  568. {
  569. writel(mask, dev->regs + S5P_CIFCNTSEQ);
  570. }
  571. static inline struct fimc_frame *ctx_get_frame(struct fimc_ctx *ctx,
  572. enum v4l2_buf_type type)
  573. {
  574. struct fimc_frame *frame;
  575. if (V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE == type) {
  576. if (fimc_ctx_state_is_set(FIMC_CTX_M2M, ctx))
  577. frame = &ctx->s_frame;
  578. else
  579. return ERR_PTR(-EINVAL);
  580. } else if (V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE == type) {
  581. frame = &ctx->d_frame;
  582. } else {
  583. v4l2_err(ctx->fimc_dev->v4l2_dev,
  584. "Wrong buffer/video queue type (%d)\n", type);
  585. return ERR_PTR(-EINVAL);
  586. }
  587. return frame;
  588. }
  589. /* Return an index to the buffer actually being written. */
  590. static inline u32 fimc_hw_get_frame_index(struct fimc_dev *dev)
  591. {
  592. u32 reg;
  593. if (dev->variant->has_cistatus2) {
  594. reg = readl(dev->regs + S5P_CISTATUS2) & 0x3F;
  595. return reg > 0 ? --reg : reg;
  596. } else {
  597. reg = readl(dev->regs + S5P_CISTATUS);
  598. return (reg & S5P_CISTATUS_FRAMECNT_MASK) >>
  599. S5P_CISTATUS_FRAMECNT_SHIFT;
  600. }
  601. }
  602. /* -----------------------------------------------------*/
  603. /* fimc-reg.c */
  604. void fimc_hw_reset(struct fimc_dev *fimc);
  605. void fimc_hw_set_rotation(struct fimc_ctx *ctx);
  606. void fimc_hw_set_target_format(struct fimc_ctx *ctx);
  607. void fimc_hw_set_out_dma(struct fimc_ctx *ctx);
  608. void fimc_hw_en_lastirq(struct fimc_dev *fimc, int enable);
  609. void fimc_hw_en_irq(struct fimc_dev *fimc, int enable);
  610. void fimc_hw_set_prescaler(struct fimc_ctx *ctx);
  611. void fimc_hw_set_mainscaler(struct fimc_ctx *ctx);
  612. void fimc_hw_en_capture(struct fimc_ctx *ctx);
  613. void fimc_hw_set_effect(struct fimc_ctx *ctx, bool active);
  614. void fimc_hw_set_in_dma(struct fimc_ctx *ctx);
  615. void fimc_hw_set_input_path(struct fimc_ctx *ctx);
  616. void fimc_hw_set_output_path(struct fimc_ctx *ctx);
  617. void fimc_hw_set_input_addr(struct fimc_dev *fimc, struct fimc_addr *paddr);
  618. void fimc_hw_set_output_addr(struct fimc_dev *fimc, struct fimc_addr *paddr,
  619. int index);
  620. int fimc_hw_set_camera_source(struct fimc_dev *fimc,
  621. struct s5p_fimc_isp_info *cam);
  622. int fimc_hw_set_camera_offset(struct fimc_dev *fimc, struct fimc_frame *f);
  623. int fimc_hw_set_camera_polarity(struct fimc_dev *fimc,
  624. struct s5p_fimc_isp_info *cam);
  625. int fimc_hw_set_camera_type(struct fimc_dev *fimc,
  626. struct s5p_fimc_isp_info *cam);
  627. /* -----------------------------------------------------*/
  628. /* fimc-core.c */
  629. int fimc_vidioc_enum_fmt_mplane(struct file *file, void *priv,
  630. struct v4l2_fmtdesc *f);
  631. int fimc_ctrls_create(struct fimc_ctx *ctx);
  632. void fimc_ctrls_delete(struct fimc_ctx *ctx);
  633. void fimc_ctrls_activate(struct fimc_ctx *ctx, bool active);
  634. int fimc_fill_format(struct fimc_frame *frame, struct v4l2_format *f);
  635. void fimc_adjust_mplane_format(struct fimc_fmt *fmt, u32 width, u32 height,
  636. struct v4l2_pix_format_mplane *pix);
  637. struct fimc_fmt *fimc_find_format(u32 *pixelformat, u32 *mbus_code,
  638. unsigned int mask, int index);
  639. int fimc_check_scaler_ratio(struct fimc_ctx *ctx, int sw, int sh,
  640. int dw, int dh, int rotation);
  641. int fimc_set_scaler_info(struct fimc_ctx *ctx);
  642. int fimc_prepare_config(struct fimc_ctx *ctx, u32 flags);
  643. int fimc_prepare_addr(struct fimc_ctx *ctx, struct vb2_buffer *vb,
  644. struct fimc_frame *frame, struct fimc_addr *paddr);
  645. void fimc_prepare_dma_offset(struct fimc_ctx *ctx, struct fimc_frame *f);
  646. void fimc_set_yuv_order(struct fimc_ctx *ctx);
  647. void fimc_fill_frame(struct fimc_frame *frame, struct v4l2_format *f);
  648. void fimc_capture_irq_handler(struct fimc_dev *fimc, bool done);
  649. int fimc_register_m2m_device(struct fimc_dev *fimc,
  650. struct v4l2_device *v4l2_dev);
  651. void fimc_unregister_m2m_device(struct fimc_dev *fimc);
  652. int fimc_register_driver(void);
  653. void fimc_unregister_driver(void);
  654. /* -----------------------------------------------------*/
  655. /* fimc-capture.c */
  656. int fimc_register_capture_device(struct fimc_dev *fimc,
  657. struct v4l2_device *v4l2_dev);
  658. void fimc_unregister_capture_device(struct fimc_dev *fimc);
  659. int fimc_capture_ctrls_create(struct fimc_dev *fimc);
  660. int fimc_vid_cap_buf_queue(struct fimc_dev *fimc,
  661. struct fimc_vid_buffer *fimc_vb);
  662. void fimc_sensor_notify(struct v4l2_subdev *sd, unsigned int notification,
  663. void *arg);
  664. int fimc_capture_suspend(struct fimc_dev *fimc);
  665. int fimc_capture_resume(struct fimc_dev *fimc);
  666. int fimc_capture_config_update(struct fimc_ctx *ctx);
  667. /* Locking: the caller holds fimc->slock */
  668. static inline void fimc_activate_capture(struct fimc_ctx *ctx)
  669. {
  670. fimc_hw_enable_scaler(ctx->fimc_dev, ctx->scaler.enabled);
  671. fimc_hw_en_capture(ctx);
  672. }
  673. static inline void fimc_deactivate_capture(struct fimc_dev *fimc)
  674. {
  675. fimc_hw_en_lastirq(fimc, true);
  676. fimc_hw_dis_capture(fimc);
  677. fimc_hw_enable_scaler(fimc, false);
  678. fimc_hw_en_lastirq(fimc, false);
  679. }
  680. /*
  681. * Add buf to the capture active buffers queue.
  682. * Locking: Need to be called with fimc_dev::slock held.
  683. */
  684. static inline void active_queue_add(struct fimc_vid_cap *vid_cap,
  685. struct fimc_vid_buffer *buf)
  686. {
  687. list_add_tail(&buf->list, &vid_cap->active_buf_q);
  688. vid_cap->active_buf_cnt++;
  689. }
  690. /*
  691. * Pop a video buffer from the capture active buffers queue
  692. * Locking: Need to be called with fimc_dev::slock held.
  693. */
  694. static inline struct fimc_vid_buffer *
  695. active_queue_pop(struct fimc_vid_cap *vid_cap)
  696. {
  697. struct fimc_vid_buffer *buf;
  698. buf = list_entry(vid_cap->active_buf_q.next,
  699. struct fimc_vid_buffer, list);
  700. list_del(&buf->list);
  701. vid_cap->active_buf_cnt--;
  702. return buf;
  703. }
  704. /* Add video buffer to the capture pending buffers queue */
  705. static inline void fimc_pending_queue_add(struct fimc_vid_cap *vid_cap,
  706. struct fimc_vid_buffer *buf)
  707. {
  708. list_add_tail(&buf->list, &vid_cap->pending_buf_q);
  709. }
  710. /* Add video buffer to the capture pending buffers queue */
  711. static inline struct fimc_vid_buffer *
  712. pending_queue_pop(struct fimc_vid_cap *vid_cap)
  713. {
  714. struct fimc_vid_buffer *buf;
  715. buf = list_entry(vid_cap->pending_buf_q.next,
  716. struct fimc_vid_buffer, list);
  717. list_del(&buf->list);
  718. return buf;
  719. }
  720. #endif /* FIMC_CORE_H_ */