omap_hwmod.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599
  1. /*
  2. * omap_hwmod macros, structures
  3. *
  4. * Copyright (C) 2009-2010 Nokia Corporation
  5. * Paul Walmsley
  6. *
  7. * Created in collaboration with (alphabetical order): Benoît Cousson,
  8. * Kevin Hilman, Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari
  9. * Poussa, Anand Sawant, Santosh Shilimkar, Richard Woodruff
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. *
  15. * These headers and macros are used to define OMAP on-chip module
  16. * data and their integration with other OMAP modules and Linux.
  17. * Copious documentation and references can also be found in the
  18. * omap_hwmod code, in arch/arm/mach-omap2/omap_hwmod.c (as of this
  19. * writing).
  20. *
  21. * To do:
  22. * - add interconnect error log structures
  23. * - add pinmuxing
  24. * - init_conn_id_bit (CONNID_BIT_VECTOR)
  25. * - implement default hwmod SMS/SDRC flags?
  26. * - move Linux-specific data ("non-ROM data") out
  27. *
  28. */
  29. #ifndef __ARCH_ARM_PLAT_OMAP_INCLUDE_MACH_OMAP_HWMOD_H
  30. #define __ARCH_ARM_PLAT_OMAP_INCLUDE_MACH_OMAP_HWMOD_H
  31. #include <linux/kernel.h>
  32. #include <linux/list.h>
  33. #include <linux/ioport.h>
  34. #include <linux/spinlock.h>
  35. #include <plat/cpu.h>
  36. struct omap_device;
  37. extern struct omap_hwmod_sysc_fields omap_hwmod_sysc_type1;
  38. extern struct omap_hwmod_sysc_fields omap_hwmod_sysc_type2;
  39. /*
  40. * OCP SYSCONFIG bit shifts/masks TYPE1. These are for IPs compliant
  41. * with the original PRCM protocol defined for OMAP2420
  42. */
  43. #define SYSC_TYPE1_MIDLEMODE_SHIFT 12
  44. #define SYSC_TYPE1_MIDLEMODE_MASK (0x3 << SYSC_MIDLEMODE_SHIFT)
  45. #define SYSC_TYPE1_CLOCKACTIVITY_SHIFT 8
  46. #define SYSC_TYPE1_CLOCKACTIVITY_MASK (0x3 << SYSC_CLOCKACTIVITY_SHIFT)
  47. #define SYSC_TYPE1_SIDLEMODE_SHIFT 3
  48. #define SYSC_TYPE1_SIDLEMODE_MASK (0x3 << SYSC_SIDLEMODE_SHIFT)
  49. #define SYSC_TYPE1_ENAWAKEUP_SHIFT 2
  50. #define SYSC_TYPE1_ENAWAKEUP_MASK (1 << SYSC_ENAWAKEUP_SHIFT)
  51. #define SYSC_TYPE1_SOFTRESET_SHIFT 1
  52. #define SYSC_TYPE1_SOFTRESET_MASK (1 << SYSC_SOFTRESET_SHIFT)
  53. #define SYSC_TYPE1_AUTOIDLE_SHIFT 0
  54. #define SYSC_TYPE1_AUTOIDLE_MASK (1 << SYSC_AUTOIDLE_SHIFT)
  55. /*
  56. * OCP SYSCONFIG bit shifts/masks TYPE2. These are for IPs compliant
  57. * with the new PRCM protocol defined for new OMAP4 IPs.
  58. */
  59. #define SYSC_TYPE2_SOFTRESET_SHIFT 0
  60. #define SYSC_TYPE2_SOFTRESET_MASK (1 << SYSC_TYPE2_SOFTRESET_SHIFT)
  61. #define SYSC_TYPE2_SIDLEMODE_SHIFT 2
  62. #define SYSC_TYPE2_SIDLEMODE_MASK (0x3 << SYSC_TYPE2_SIDLEMODE_SHIFT)
  63. #define SYSC_TYPE2_MIDLEMODE_SHIFT 4
  64. #define SYSC_TYPE2_MIDLEMODE_MASK (0x3 << SYSC_TYPE2_MIDLEMODE_SHIFT)
  65. /* OCP SYSSTATUS bit shifts/masks */
  66. #define SYSS_RESETDONE_SHIFT 0
  67. #define SYSS_RESETDONE_MASK (1 << SYSS_RESETDONE_SHIFT)
  68. /* Master standby/slave idle mode flags */
  69. #define HWMOD_IDLEMODE_FORCE (1 << 0)
  70. #define HWMOD_IDLEMODE_NO (1 << 1)
  71. #define HWMOD_IDLEMODE_SMART (1 << 2)
  72. /* Slave idle mode flag only */
  73. #define HWMOD_IDLEMODE_SMART_WKUP (1 << 3)
  74. /**
  75. * struct omap_hwmod_mux_info - hwmod specific mux configuration
  76. * @pads: array of omap_device_pad entries
  77. * @nr_pads: number of omap_device_pad entries
  78. *
  79. * Note that this is currently built during init as needed.
  80. */
  81. struct omap_hwmod_mux_info {
  82. int nr_pads;
  83. struct omap_device_pad *pads;
  84. };
  85. /**
  86. * struct omap_hwmod_irq_info - MPU IRQs used by the hwmod
  87. * @name: name of the IRQ channel (module local name)
  88. * @irq_ch: IRQ channel ID
  89. *
  90. * @name should be something short, e.g., "tx" or "rx". It is for use
  91. * by platform_get_resource_byname(). It is defined locally to the
  92. * hwmod.
  93. */
  94. struct omap_hwmod_irq_info {
  95. const char *name;
  96. u16 irq;
  97. };
  98. /**
  99. * struct omap_hwmod_dma_info - DMA channels used by the hwmod
  100. * @name: name of the DMA channel (module local name)
  101. * @dma_req: DMA request ID
  102. *
  103. * @name should be something short, e.g., "tx" or "rx". It is for use
  104. * by platform_get_resource_byname(). It is defined locally to the
  105. * hwmod.
  106. */
  107. struct omap_hwmod_dma_info {
  108. const char *name;
  109. u16 dma_req;
  110. };
  111. /**
  112. * struct omap_hwmod_rst_info - IPs reset lines use by hwmod
  113. * @name: name of the reset line (module local name)
  114. * @rst_shift: Offset of the reset bit
  115. *
  116. * @name should be something short, e.g., "cpu0" or "rst". It is defined
  117. * locally to the hwmod.
  118. */
  119. struct omap_hwmod_rst_info {
  120. const char *name;
  121. u8 rst_shift;
  122. };
  123. /**
  124. * struct omap_hwmod_opt_clk - optional clocks used by this hwmod
  125. * @role: "sys", "32k", "tv", etc -- for use in clk_get()
  126. * @clk: opt clock: OMAP clock name
  127. * @_clk: pointer to the struct clk (filled in at runtime)
  128. *
  129. * The module's interface clock and main functional clock should not
  130. * be added as optional clocks.
  131. */
  132. struct omap_hwmod_opt_clk {
  133. const char *role;
  134. const char *clk;
  135. struct clk *_clk;
  136. };
  137. /* omap_hwmod_omap2_firewall.flags bits */
  138. #define OMAP_FIREWALL_L3 (1 << 0)
  139. #define OMAP_FIREWALL_L4 (1 << 1)
  140. /**
  141. * struct omap_hwmod_omap2_firewall - OMAP2/3 device firewall data
  142. * @l3_perm_bit: bit shift for L3_PM_*_PERMISSION_*
  143. * @l4_fw_region: L4 firewall region ID
  144. * @l4_prot_group: L4 protection group ID
  145. * @flags: (see omap_hwmod_omap2_firewall.flags macros above)
  146. */
  147. struct omap_hwmod_omap2_firewall {
  148. u8 l3_perm_bit;
  149. u8 l4_fw_region;
  150. u8 l4_prot_group;
  151. u8 flags;
  152. };
  153. /*
  154. * omap_hwmod_addr_space.flags bits
  155. *
  156. * ADDR_MAP_ON_INIT: Map this address space during omap_hwmod init.
  157. * ADDR_TYPE_RT: Address space contains module register target data.
  158. */
  159. #define ADDR_MAP_ON_INIT (1 << 0) /* XXX does not belong */
  160. #define ADDR_TYPE_RT (1 << 1)
  161. /**
  162. * struct omap_hwmod_addr_space - MPU address space handled by the hwmod
  163. * @pa_start: starting physical address
  164. * @pa_end: ending physical address
  165. * @flags: (see omap_hwmod_addr_space.flags macros above)
  166. *
  167. * Address space doesn't necessarily follow physical interconnect
  168. * structure. GPMC is one example.
  169. */
  170. struct omap_hwmod_addr_space {
  171. u32 pa_start;
  172. u32 pa_end;
  173. u8 flags;
  174. };
  175. /*
  176. * omap_hwmod_ocp_if.user bits: these indicate the initiators that use this
  177. * interface to interact with the hwmod. Used to add sleep dependencies
  178. * when the module is enabled or disabled.
  179. */
  180. #define OCP_USER_MPU (1 << 0)
  181. #define OCP_USER_SDMA (1 << 1)
  182. /* omap_hwmod_ocp_if.flags bits */
  183. #define OCPIF_SWSUP_IDLE (1 << 0)
  184. #define OCPIF_CAN_BURST (1 << 1)
  185. /**
  186. * struct omap_hwmod_ocp_if - OCP interface data
  187. * @master: struct omap_hwmod that initiates OCP transactions on this link
  188. * @slave: struct omap_hwmod that responds to OCP transactions on this link
  189. * @addr: address space associated with this link
  190. * @clk: interface clock: OMAP clock name
  191. * @_clk: pointer to the interface struct clk (filled in at runtime)
  192. * @fw: interface firewall data
  193. * @addr_cnt: ARRAY_SIZE(@addr)
  194. * @width: OCP data width
  195. * @user: initiators using this interface (see OCP_USER_* macros above)
  196. * @flags: OCP interface flags (see OCPIF_* macros above)
  197. *
  198. * It may also be useful to add a tag_cnt field for OCP2.x devices.
  199. *
  200. * Parameter names beginning with an underscore are managed internally by
  201. * the omap_hwmod code and should not be set during initialization.
  202. */
  203. struct omap_hwmod_ocp_if {
  204. struct omap_hwmod *master;
  205. struct omap_hwmod *slave;
  206. struct omap_hwmod_addr_space *addr;
  207. const char *clk;
  208. struct clk *_clk;
  209. union {
  210. struct omap_hwmod_omap2_firewall omap2;
  211. } fw;
  212. u8 addr_cnt;
  213. u8 width;
  214. u8 user;
  215. u8 flags;
  216. };
  217. /* Macros for use in struct omap_hwmod_sysconfig */
  218. /* Flags for use in omap_hwmod_sysconfig.idlemodes */
  219. #define MASTER_STANDBY_SHIFT 4
  220. #define SLAVE_IDLE_SHIFT 0
  221. #define SIDLE_FORCE (HWMOD_IDLEMODE_FORCE << SLAVE_IDLE_SHIFT)
  222. #define SIDLE_NO (HWMOD_IDLEMODE_NO << SLAVE_IDLE_SHIFT)
  223. #define SIDLE_SMART (HWMOD_IDLEMODE_SMART << SLAVE_IDLE_SHIFT)
  224. #define SIDLE_SMART_WKUP (HWMOD_IDLEMODE_SMART_WKUP << SLAVE_IDLE_SHIFT)
  225. #define MSTANDBY_FORCE (HWMOD_IDLEMODE_FORCE << MASTER_STANDBY_SHIFT)
  226. #define MSTANDBY_NO (HWMOD_IDLEMODE_NO << MASTER_STANDBY_SHIFT)
  227. #define MSTANDBY_SMART (HWMOD_IDLEMODE_SMART << MASTER_STANDBY_SHIFT)
  228. /* omap_hwmod_sysconfig.sysc_flags capability flags */
  229. #define SYSC_HAS_AUTOIDLE (1 << 0)
  230. #define SYSC_HAS_SOFTRESET (1 << 1)
  231. #define SYSC_HAS_ENAWAKEUP (1 << 2)
  232. #define SYSC_HAS_EMUFREE (1 << 3)
  233. #define SYSC_HAS_CLOCKACTIVITY (1 << 4)
  234. #define SYSC_HAS_SIDLEMODE (1 << 5)
  235. #define SYSC_HAS_MIDLEMODE (1 << 6)
  236. #define SYSS_HAS_RESET_STATUS (1 << 7)
  237. #define SYSC_NO_CACHE (1 << 8) /* XXX SW flag, belongs elsewhere */
  238. #define SYSC_HAS_RESET_STATUS (1 << 9)
  239. /* omap_hwmod_sysconfig.clockact flags */
  240. #define CLOCKACT_TEST_BOTH 0x0
  241. #define CLOCKACT_TEST_MAIN 0x1
  242. #define CLOCKACT_TEST_ICLK 0x2
  243. #define CLOCKACT_TEST_NONE 0x3
  244. /**
  245. * struct omap_hwmod_sysc_fields - hwmod OCP_SYSCONFIG register field offsets.
  246. * @midle_shift: Offset of the midle bit
  247. * @clkact_shift: Offset of the clockactivity bit
  248. * @sidle_shift: Offset of the sidle bit
  249. * @enwkup_shift: Offset of the enawakeup bit
  250. * @srst_shift: Offset of the softreset bit
  251. * @autoidle_shift: Offset of the autoidle bit
  252. */
  253. struct omap_hwmod_sysc_fields {
  254. u8 midle_shift;
  255. u8 clkact_shift;
  256. u8 sidle_shift;
  257. u8 enwkup_shift;
  258. u8 srst_shift;
  259. u8 autoidle_shift;
  260. };
  261. /**
  262. * struct omap_hwmod_class_sysconfig - hwmod class OCP_SYS* data
  263. * @rev_offs: IP block revision register offset (from module base addr)
  264. * @sysc_offs: OCP_SYSCONFIG register offset (from module base addr)
  265. * @syss_offs: OCP_SYSSTATUS register offset (from module base addr)
  266. * @idlemodes: One or more of {SIDLE,MSTANDBY}_{OFF,FORCE,SMART}
  267. * @sysc_flags: SYS{C,S}_HAS* flags indicating SYSCONFIG bits supported
  268. * @clockact: the default value of the module CLOCKACTIVITY bits
  269. *
  270. * @clockact describes to the module which clocks are likely to be
  271. * disabled when the PRCM issues its idle request to the module. Some
  272. * modules have separate clockdomains for the interface clock and main
  273. * functional clock, and can check whether they should acknowledge the
  274. * idle request based on the internal module functionality that has
  275. * been associated with the clocks marked in @clockact. This field is
  276. * only used if HWMOD_SET_DEFAULT_CLOCKACT is set (see below)
  277. *
  278. * @sysc_fields: structure containing the offset positions of various bits in
  279. * SYSCONFIG register. This can be populated using omap_hwmod_sysc_type1 or
  280. * omap_hwmod_sysc_type2 defined in omap_hwmod_common_data.c depending on
  281. * whether the device ip is compliant with the original PRCM protocol
  282. * defined for OMAP2420 or the new PRCM protocol for new OMAP4 IPs.
  283. * If the device follows a different scheme for the sysconfig register ,
  284. * then this field has to be populated with the correct offset structure.
  285. */
  286. struct omap_hwmod_class_sysconfig {
  287. u16 rev_offs;
  288. u16 sysc_offs;
  289. u16 syss_offs;
  290. u16 sysc_flags;
  291. u8 idlemodes;
  292. u8 clockact;
  293. struct omap_hwmod_sysc_fields *sysc_fields;
  294. };
  295. /**
  296. * struct omap_hwmod_omap2_prcm - OMAP2/3-specific PRCM data
  297. * @module_offs: PRCM submodule offset from the start of the PRM/CM
  298. * @prcm_reg_id: PRCM register ID (e.g., 3 for CM_AUTOIDLE3)
  299. * @module_bit: register bit shift for AUTOIDLE, WKST, WKEN, GRPSEL regs
  300. * @idlest_reg_id: IDLEST register ID (e.g., 3 for CM_IDLEST3)
  301. * @idlest_idle_bit: register bit shift for CM_IDLEST slave idle bit
  302. * @idlest_stdby_bit: register bit shift for CM_IDLEST master standby bit
  303. *
  304. * @prcm_reg_id and @module_bit are specific to the AUTOIDLE, WKST,
  305. * WKEN, GRPSEL registers. In an ideal world, no extra information
  306. * would be needed for IDLEST information, but alas, there are some
  307. * exceptions, so @idlest_reg_id, @idlest_idle_bit, @idlest_stdby_bit
  308. * are needed for the IDLEST registers (c.f. 2430 I2CHS, 3430 USBHOST)
  309. */
  310. struct omap_hwmod_omap2_prcm {
  311. s16 module_offs;
  312. u8 prcm_reg_id;
  313. u8 module_bit;
  314. u8 idlest_reg_id;
  315. u8 idlest_idle_bit;
  316. u8 idlest_stdby_bit;
  317. };
  318. /**
  319. * struct omap_hwmod_omap4_prcm - OMAP4-specific PRCM data
  320. * @clkctrl_reg: PRCM address of the clock control register
  321. * @rstctrl_reg: address of the XXX_RSTCTRL register located in the PRM
  322. * @submodule_wkdep_bit: bit shift of the WKDEP range
  323. */
  324. struct omap_hwmod_omap4_prcm {
  325. void __iomem *clkctrl_reg;
  326. void __iomem *rstctrl_reg;
  327. u8 submodule_wkdep_bit;
  328. };
  329. /*
  330. * omap_hwmod.flags definitions
  331. *
  332. * HWMOD_SWSUP_SIDLE: omap_hwmod code should manually bring module in and out
  333. * of idle, rather than relying on module smart-idle
  334. * HWMOD_SWSUP_MSTDBY: omap_hwmod code should manually bring module in and out
  335. * of standby, rather than relying on module smart-standby
  336. * HWMOD_INIT_NO_RESET: don't reset this module at boot - important for
  337. * SDRAM controller, etc. XXX probably belongs outside the main hwmod file
  338. * HWMOD_INIT_NO_IDLE: don't idle this module at boot - important for SDRAM
  339. * controller, etc. XXX probably belongs outside the main hwmod file
  340. * HWMOD_NO_AUTOIDLE: disable module autoidle (OCP_SYSCONFIG.AUTOIDLE)
  341. * when module is enabled, rather than the default, which is to
  342. * enable autoidle
  343. * HWMOD_SET_DEFAULT_CLOCKACT: program CLOCKACTIVITY bits at startup
  344. * HWMOD_NO_IDLEST: this module does not have idle status - this is the case
  345. * only for few initiator modules on OMAP2 & 3.
  346. * HWMOD_CONTROL_OPT_CLKS_IN_RESET: Enable all optional clocks during reset.
  347. * This is needed for devices like DSS that require optional clocks enabled
  348. * in order to complete the reset. Optional clocks will be disabled
  349. * again after the reset.
  350. * HWMOD_16BIT_REG: Module has 16bit registers
  351. */
  352. #define HWMOD_SWSUP_SIDLE (1 << 0)
  353. #define HWMOD_SWSUP_MSTANDBY (1 << 1)
  354. #define HWMOD_INIT_NO_RESET (1 << 2)
  355. #define HWMOD_INIT_NO_IDLE (1 << 3)
  356. #define HWMOD_NO_OCP_AUTOIDLE (1 << 4)
  357. #define HWMOD_SET_DEFAULT_CLOCKACT (1 << 5)
  358. #define HWMOD_NO_IDLEST (1 << 6)
  359. #define HWMOD_CONTROL_OPT_CLKS_IN_RESET (1 << 7)
  360. #define HWMOD_16BIT_REG (1 << 8)
  361. /*
  362. * omap_hwmod._int_flags definitions
  363. * These are for internal use only and are managed by the omap_hwmod code.
  364. *
  365. * _HWMOD_NO_MPU_PORT: no path exists for the MPU to write to this module
  366. * _HWMOD_WAKEUP_ENABLED: set when the omap_hwmod code has enabled ENAWAKEUP
  367. * _HWMOD_SYSCONFIG_LOADED: set when the OCP_SYSCONFIG value has been cached
  368. */
  369. #define _HWMOD_NO_MPU_PORT (1 << 0)
  370. #define _HWMOD_WAKEUP_ENABLED (1 << 1)
  371. #define _HWMOD_SYSCONFIG_LOADED (1 << 2)
  372. /*
  373. * omap_hwmod._state definitions
  374. *
  375. * INITIALIZED: reset (optionally), initialized, enabled, disabled
  376. * (optionally)
  377. *
  378. *
  379. */
  380. #define _HWMOD_STATE_UNKNOWN 0
  381. #define _HWMOD_STATE_REGISTERED 1
  382. #define _HWMOD_STATE_CLKS_INITED 2
  383. #define _HWMOD_STATE_INITIALIZED 3
  384. #define _HWMOD_STATE_ENABLED 4
  385. #define _HWMOD_STATE_IDLE 5
  386. #define _HWMOD_STATE_DISABLED 6
  387. /**
  388. * struct omap_hwmod_class - the type of an IP block
  389. * @name: name of the hwmod_class
  390. * @sysc: device SYSCONFIG/SYSSTATUS register data
  391. * @rev: revision of the IP class
  392. * @pre_shutdown: ptr to fn to be executed immediately prior to device shutdown
  393. * @reset: ptr to fn to be executed in place of the standard hwmod reset fn
  394. *
  395. * Represent the class of a OMAP hardware "modules" (e.g. timer,
  396. * smartreflex, gpio, uart...)
  397. *
  398. * @pre_shutdown is a function that will be run immediately before
  399. * hwmod clocks are disabled, etc. It is intended for use for hwmods
  400. * like the MPU watchdog, which cannot be disabled with the standard
  401. * omap_hwmod_shutdown(). The function should return 0 upon success,
  402. * or some negative error upon failure. Returning an error will cause
  403. * omap_hwmod_shutdown() to abort the device shutdown and return an
  404. * error.
  405. *
  406. * If @reset is defined, then the function it points to will be
  407. * executed in place of the standard hwmod _reset() code in
  408. * mach-omap2/omap_hwmod.c. This is needed for IP blocks which have
  409. * unusual reset sequences - usually processor IP blocks like the IVA.
  410. */
  411. struct omap_hwmod_class {
  412. const char *name;
  413. struct omap_hwmod_class_sysconfig *sysc;
  414. u32 rev;
  415. int (*pre_shutdown)(struct omap_hwmod *oh);
  416. int (*reset)(struct omap_hwmod *oh);
  417. };
  418. /**
  419. * struct omap_hwmod - integration data for OMAP hardware "modules" (IP blocks)
  420. * @name: name of the hwmod
  421. * @class: struct omap_hwmod_class * to the class of this hwmod
  422. * @od: struct omap_device currently associated with this hwmod (internal use)
  423. * @mpu_irqs: ptr to an array of MPU IRQs (see also mpu_irqs_cnt)
  424. * @sdma_reqs: ptr to an array of System DMA request IDs (see sdma_reqs_cnt)
  425. * @prcm: PRCM data pertaining to this hwmod
  426. * @main_clk: main clock: OMAP clock name
  427. * @_clk: pointer to the main struct clk (filled in at runtime)
  428. * @opt_clks: other device clocks that drivers can request (0..*)
  429. * @vdd_name: voltage domain name
  430. * @voltdm: pointer to voltage domain (filled in at runtime)
  431. * @masters: ptr to array of OCP ifs that this hwmod can initiate on
  432. * @slaves: ptr to array of OCP ifs that this hwmod can respond on
  433. * @dev_attr: arbitrary device attributes that can be passed to the driver
  434. * @_sysc_cache: internal-use hwmod flags
  435. * @_mpu_rt_va: cached register target start address (internal use)
  436. * @_mpu_port_index: cached MPU register target slave ID (internal use)
  437. * @mpu_irqs_cnt: number of @mpu_irqs
  438. * @sdma_reqs_cnt: number of @sdma_reqs
  439. * @opt_clks_cnt: number of @opt_clks
  440. * @master_cnt: number of @master entries
  441. * @slaves_cnt: number of @slave entries
  442. * @response_lat: device OCP response latency (in interface clock cycles)
  443. * @_int_flags: internal-use hwmod flags
  444. * @_state: internal-use hwmod state
  445. * @_postsetup_state: internal-use state to leave the hwmod in after _setup()
  446. * @flags: hwmod flags (documented below)
  447. * @omap_chip: OMAP chips this hwmod is present on
  448. * @_lock: spinlock serializing operations on this hwmod
  449. * @node: list node for hwmod list (internal use)
  450. *
  451. * @main_clk refers to this module's "main clock," which for our
  452. * purposes is defined as "the functional clock needed for register
  453. * accesses to complete." Modules may not have a main clock if the
  454. * interface clock also serves as a main clock.
  455. *
  456. * Parameter names beginning with an underscore are managed internally by
  457. * the omap_hwmod code and should not be set during initialization.
  458. */
  459. struct omap_hwmod {
  460. const char *name;
  461. struct omap_hwmod_class *class;
  462. struct omap_device *od;
  463. struct omap_hwmod_mux_info *mux;
  464. struct omap_hwmod_irq_info *mpu_irqs;
  465. struct omap_hwmod_dma_info *sdma_reqs;
  466. struct omap_hwmod_rst_info *rst_lines;
  467. union {
  468. struct omap_hwmod_omap2_prcm omap2;
  469. struct omap_hwmod_omap4_prcm omap4;
  470. } prcm;
  471. const char *main_clk;
  472. struct clk *_clk;
  473. struct omap_hwmod_opt_clk *opt_clks;
  474. char *vdd_name;
  475. struct voltagedomain *voltdm;
  476. struct omap_hwmod_ocp_if **masters; /* connect to *_IA */
  477. struct omap_hwmod_ocp_if **slaves; /* connect to *_TA */
  478. void *dev_attr;
  479. u32 _sysc_cache;
  480. void __iomem *_mpu_rt_va;
  481. spinlock_t _lock;
  482. struct list_head node;
  483. u16 flags;
  484. u8 _mpu_port_index;
  485. u8 response_lat;
  486. u8 mpu_irqs_cnt;
  487. u8 sdma_reqs_cnt;
  488. u8 rst_lines_cnt;
  489. u8 opt_clks_cnt;
  490. u8 masters_cnt;
  491. u8 slaves_cnt;
  492. u8 hwmods_cnt;
  493. u8 _int_flags;
  494. u8 _state;
  495. u8 _postsetup_state;
  496. const struct omap_chip_id omap_chip;
  497. };
  498. int omap_hwmod_init(struct omap_hwmod **ohs);
  499. struct omap_hwmod *omap_hwmod_lookup(const char *name);
  500. int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
  501. void *data);
  502. int omap_hwmod_enable(struct omap_hwmod *oh);
  503. int _omap_hwmod_enable(struct omap_hwmod *oh);
  504. int omap_hwmod_idle(struct omap_hwmod *oh);
  505. int _omap_hwmod_idle(struct omap_hwmod *oh);
  506. int omap_hwmod_shutdown(struct omap_hwmod *oh);
  507. int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name);
  508. int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name);
  509. int omap_hwmod_read_hardreset(struct omap_hwmod *oh, const char *name);
  510. int omap_hwmod_enable_clocks(struct omap_hwmod *oh);
  511. int omap_hwmod_disable_clocks(struct omap_hwmod *oh);
  512. int omap_hwmod_set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode);
  513. int omap_hwmod_reset(struct omap_hwmod *oh);
  514. void omap_hwmod_ocp_barrier(struct omap_hwmod *oh);
  515. void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs);
  516. u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs);
  517. int omap_hwmod_count_resources(struct omap_hwmod *oh);
  518. int omap_hwmod_fill_resources(struct omap_hwmod *oh, struct resource *res);
  519. struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh);
  520. void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh);
  521. int omap_hwmod_add_initiator_dep(struct omap_hwmod *oh,
  522. struct omap_hwmod *init_oh);
  523. int omap_hwmod_del_initiator_dep(struct omap_hwmod *oh,
  524. struct omap_hwmod *init_oh);
  525. int omap_hwmod_set_clockact_both(struct omap_hwmod *oh);
  526. int omap_hwmod_set_clockact_main(struct omap_hwmod *oh);
  527. int omap_hwmod_set_clockact_iclk(struct omap_hwmod *oh);
  528. int omap_hwmod_set_clockact_none(struct omap_hwmod *oh);
  529. int omap_hwmod_enable_wakeup(struct omap_hwmod *oh);
  530. int omap_hwmod_disable_wakeup(struct omap_hwmod *oh);
  531. int omap_hwmod_for_each_by_class(const char *classname,
  532. int (*fn)(struct omap_hwmod *oh,
  533. void *user),
  534. void *user);
  535. int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state);
  536. u32 omap_hwmod_get_context_loss_count(struct omap_hwmod *oh);
  537. /*
  538. * Chip variant-specific hwmod init routines - XXX should be converted
  539. * to use initcalls once the initial boot ordering is straightened out
  540. */
  541. extern int omap2420_hwmod_init(void);
  542. extern int omap2430_hwmod_init(void);
  543. extern int omap3xxx_hwmod_init(void);
  544. extern int omap44xx_hwmod_init(void);
  545. #endif