smpboot.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
  5. * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  42. #include <linux/init.h>
  43. #include <linux/smp.h>
  44. #include <linux/module.h>
  45. #include <linux/sched.h>
  46. #include <linux/percpu.h>
  47. #include <linux/bootmem.h>
  48. #include <linux/err.h>
  49. #include <linux/nmi.h>
  50. #include <linux/tboot.h>
  51. #include <linux/stackprotector.h>
  52. #include <linux/gfp.h>
  53. #include <linux/cpuidle.h>
  54. #include <asm/acpi.h>
  55. #include <asm/desc.h>
  56. #include <asm/nmi.h>
  57. #include <asm/irq.h>
  58. #include <asm/idle.h>
  59. #include <asm/realmode.h>
  60. #include <asm/cpu.h>
  61. #include <asm/numa.h>
  62. #include <asm/pgtable.h>
  63. #include <asm/tlbflush.h>
  64. #include <asm/mtrr.h>
  65. #include <asm/mwait.h>
  66. #include <asm/apic.h>
  67. #include <asm/io_apic.h>
  68. #include <asm/setup.h>
  69. #include <asm/uv/uv.h>
  70. #include <linux/mc146818rtc.h>
  71. #include <asm/smpboot_hooks.h>
  72. #include <asm/i8259.h>
  73. #include <asm/realmode.h>
  74. /* State of each CPU */
  75. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  76. #ifdef CONFIG_HOTPLUG_CPU
  77. /*
  78. * We need this for trampoline_base protection from concurrent accesses when
  79. * off- and onlining cores wildly.
  80. */
  81. static DEFINE_MUTEX(x86_cpu_hotplug_driver_mutex);
  82. void cpu_hotplug_driver_lock(void)
  83. {
  84. mutex_lock(&x86_cpu_hotplug_driver_mutex);
  85. }
  86. void cpu_hotplug_driver_unlock(void)
  87. {
  88. mutex_unlock(&x86_cpu_hotplug_driver_mutex);
  89. }
  90. ssize_t arch_cpu_probe(const char *buf, size_t count) { return -1; }
  91. ssize_t arch_cpu_release(const char *buf, size_t count) { return -1; }
  92. #endif
  93. /* Number of siblings per CPU package */
  94. int smp_num_siblings = 1;
  95. EXPORT_SYMBOL(smp_num_siblings);
  96. /* Last level cache ID of each logical CPU */
  97. DEFINE_PER_CPU_READ_MOSTLY(u16, cpu_llc_id) = BAD_APICID;
  98. /* representing HT siblings of each logical CPU */
  99. DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_sibling_map);
  100. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  101. /* representing HT and core siblings of each logical CPU */
  102. DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_core_map);
  103. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  104. DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_llc_shared_map);
  105. /* Per CPU bogomips and other parameters */
  106. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  107. EXPORT_PER_CPU_SYMBOL(cpu_info);
  108. atomic_t init_deasserted;
  109. /*
  110. * Report back to the Boot Processor during boot time or to the caller processor
  111. * during CPU online.
  112. */
  113. static void __cpuinit smp_callin(void)
  114. {
  115. int cpuid, phys_id;
  116. unsigned long timeout;
  117. /*
  118. * If waken up by an INIT in an 82489DX configuration
  119. * we may get here before an INIT-deassert IPI reaches
  120. * our local APIC. We have to wait for the IPI or we'll
  121. * lock up on an APIC access.
  122. *
  123. * Since CPU0 is not wakened up by INIT, it doesn't wait for the IPI.
  124. */
  125. cpuid = smp_processor_id();
  126. if (apic->wait_for_init_deassert && cpuid != 0)
  127. apic->wait_for_init_deassert(&init_deasserted);
  128. /*
  129. * (This works even if the APIC is not enabled.)
  130. */
  131. phys_id = read_apic_id();
  132. if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
  133. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  134. phys_id, cpuid);
  135. }
  136. pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  137. /*
  138. * STARTUP IPIs are fragile beasts as they might sometimes
  139. * trigger some glue motherboard logic. Complete APIC bus
  140. * silence for 1 second, this overestimates the time the
  141. * boot CPU is spending to send the up to 2 STARTUP IPIs
  142. * by a factor of two. This should be enough.
  143. */
  144. /*
  145. * Waiting 2s total for startup (udelay is not yet working)
  146. */
  147. timeout = jiffies + 2*HZ;
  148. while (time_before(jiffies, timeout)) {
  149. /*
  150. * Has the boot CPU finished it's STARTUP sequence?
  151. */
  152. if (cpumask_test_cpu(cpuid, cpu_callout_mask))
  153. break;
  154. cpu_relax();
  155. }
  156. if (!time_before(jiffies, timeout)) {
  157. panic("%s: CPU%d started up but did not get a callout!\n",
  158. __func__, cpuid);
  159. }
  160. /*
  161. * the boot CPU has finished the init stage and is spinning
  162. * on callin_map until we finish. We are free to set up this
  163. * CPU, first the APIC. (this is probably redundant on most
  164. * boards)
  165. */
  166. pr_debug("CALLIN, before setup_local_APIC()\n");
  167. if (apic->smp_callin_clear_local_apic)
  168. apic->smp_callin_clear_local_apic();
  169. setup_local_APIC();
  170. end_local_APIC_setup();
  171. /*
  172. * Need to setup vector mappings before we enable interrupts.
  173. */
  174. setup_vector_irq(smp_processor_id());
  175. /*
  176. * Save our processor parameters. Note: this information
  177. * is needed for clock calibration.
  178. */
  179. smp_store_cpu_info(cpuid);
  180. /*
  181. * Get our bogomips.
  182. * Update loops_per_jiffy in cpu_data. Previous call to
  183. * smp_store_cpu_info() stored a value that is close but not as
  184. * accurate as the value just calculated.
  185. */
  186. calibrate_delay();
  187. cpu_data(cpuid).loops_per_jiffy = loops_per_jiffy;
  188. pr_debug("Stack at about %p\n", &cpuid);
  189. /*
  190. * This must be done before setting cpu_online_mask
  191. * or calling notify_cpu_starting.
  192. */
  193. set_cpu_sibling_map(raw_smp_processor_id());
  194. wmb();
  195. notify_cpu_starting(cpuid);
  196. /*
  197. * Allow the master to continue.
  198. */
  199. cpumask_set_cpu(cpuid, cpu_callin_mask);
  200. }
  201. static int cpu0_logical_apicid;
  202. static int enable_start_cpu0;
  203. /*
  204. * Activate a secondary processor.
  205. */
  206. notrace static void __cpuinit start_secondary(void *unused)
  207. {
  208. /*
  209. * Don't put *anything* before cpu_init(), SMP booting is too
  210. * fragile that we want to limit the things done here to the
  211. * most necessary things.
  212. */
  213. cpu_init();
  214. x86_cpuinit.early_percpu_clock_init();
  215. preempt_disable();
  216. smp_callin();
  217. enable_start_cpu0 = 0;
  218. #ifdef CONFIG_X86_32
  219. /* switch away from the initial page table */
  220. load_cr3(swapper_pg_dir);
  221. __flush_tlb_all();
  222. #endif
  223. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  224. barrier();
  225. /*
  226. * Check TSC synchronization with the BP:
  227. */
  228. check_tsc_sync_target();
  229. /*
  230. * We need to hold vector_lock so there the set of online cpus
  231. * does not change while we are assigning vectors to cpus. Holding
  232. * this lock ensures we don't half assign or remove an irq from a cpu.
  233. */
  234. lock_vector_lock();
  235. set_cpu_online(smp_processor_id(), true);
  236. unlock_vector_lock();
  237. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  238. x86_platform.nmi_init();
  239. /* enable local interrupts */
  240. local_irq_enable();
  241. /* to prevent fake stack check failure in clock setup */
  242. boot_init_stack_canary();
  243. x86_cpuinit.setup_percpu_clockev();
  244. wmb();
  245. cpu_idle();
  246. }
  247. void __init smp_store_boot_cpu_info(void)
  248. {
  249. int id = 0; /* CPU 0 */
  250. struct cpuinfo_x86 *c = &cpu_data(id);
  251. *c = boot_cpu_data;
  252. c->cpu_index = id;
  253. }
  254. /*
  255. * The bootstrap kernel entry code has set these up. Save them for
  256. * a given CPU
  257. */
  258. void __cpuinit smp_store_cpu_info(int id)
  259. {
  260. struct cpuinfo_x86 *c = &cpu_data(id);
  261. *c = boot_cpu_data;
  262. c->cpu_index = id;
  263. /*
  264. * During boot time, CPU0 has this setup already. Save the info when
  265. * bringing up AP or offlined CPU0.
  266. */
  267. identify_secondary_cpu(c);
  268. }
  269. static bool __cpuinit
  270. topology_sane(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o, const char *name)
  271. {
  272. int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
  273. return !WARN_ONCE(cpu_to_node(cpu1) != cpu_to_node(cpu2),
  274. "sched: CPU #%d's %s-sibling CPU #%d is not on the same node! "
  275. "[node: %d != %d]. Ignoring dependency.\n",
  276. cpu1, name, cpu2, cpu_to_node(cpu1), cpu_to_node(cpu2));
  277. }
  278. #define link_mask(_m, c1, c2) \
  279. do { \
  280. cpumask_set_cpu((c1), cpu_##_m##_mask(c2)); \
  281. cpumask_set_cpu((c2), cpu_##_m##_mask(c1)); \
  282. } while (0)
  283. static bool __cpuinit match_smt(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
  284. {
  285. if (cpu_has(c, X86_FEATURE_TOPOEXT)) {
  286. int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
  287. if (c->phys_proc_id == o->phys_proc_id &&
  288. per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2) &&
  289. c->compute_unit_id == o->compute_unit_id)
  290. return topology_sane(c, o, "smt");
  291. } else if (c->phys_proc_id == o->phys_proc_id &&
  292. c->cpu_core_id == o->cpu_core_id) {
  293. return topology_sane(c, o, "smt");
  294. }
  295. return false;
  296. }
  297. static bool __cpuinit match_llc(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
  298. {
  299. int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
  300. if (per_cpu(cpu_llc_id, cpu1) != BAD_APICID &&
  301. per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2))
  302. return topology_sane(c, o, "llc");
  303. return false;
  304. }
  305. static bool __cpuinit match_mc(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
  306. {
  307. if (c->phys_proc_id == o->phys_proc_id) {
  308. if (cpu_has(c, X86_FEATURE_AMD_DCM))
  309. return true;
  310. return topology_sane(c, o, "mc");
  311. }
  312. return false;
  313. }
  314. void __cpuinit set_cpu_sibling_map(int cpu)
  315. {
  316. bool has_mc = boot_cpu_data.x86_max_cores > 1;
  317. bool has_smt = smp_num_siblings > 1;
  318. struct cpuinfo_x86 *c = &cpu_data(cpu);
  319. struct cpuinfo_x86 *o;
  320. int i;
  321. cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
  322. if (!has_smt && !has_mc) {
  323. cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
  324. cpumask_set_cpu(cpu, cpu_llc_shared_mask(cpu));
  325. cpumask_set_cpu(cpu, cpu_core_mask(cpu));
  326. c->booted_cores = 1;
  327. return;
  328. }
  329. for_each_cpu(i, cpu_sibling_setup_mask) {
  330. o = &cpu_data(i);
  331. if ((i == cpu) || (has_smt && match_smt(c, o)))
  332. link_mask(sibling, cpu, i);
  333. if ((i == cpu) || (has_mc && match_llc(c, o)))
  334. link_mask(llc_shared, cpu, i);
  335. }
  336. /*
  337. * This needs a separate iteration over the cpus because we rely on all
  338. * cpu_sibling_mask links to be set-up.
  339. */
  340. for_each_cpu(i, cpu_sibling_setup_mask) {
  341. o = &cpu_data(i);
  342. if ((i == cpu) || (has_mc && match_mc(c, o))) {
  343. link_mask(core, cpu, i);
  344. /*
  345. * Does this new cpu bringup a new core?
  346. */
  347. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
  348. /*
  349. * for each core in package, increment
  350. * the booted_cores for this new cpu
  351. */
  352. if (cpumask_first(cpu_sibling_mask(i)) == i)
  353. c->booted_cores++;
  354. /*
  355. * increment the core count for all
  356. * the other cpus in this package
  357. */
  358. if (i != cpu)
  359. cpu_data(i).booted_cores++;
  360. } else if (i != cpu && !c->booted_cores)
  361. c->booted_cores = cpu_data(i).booted_cores;
  362. }
  363. }
  364. }
  365. /* maps the cpu to the sched domain representing multi-core */
  366. const struct cpumask *cpu_coregroup_mask(int cpu)
  367. {
  368. return cpu_llc_shared_mask(cpu);
  369. }
  370. static void impress_friends(void)
  371. {
  372. int cpu;
  373. unsigned long bogosum = 0;
  374. /*
  375. * Allow the user to impress friends.
  376. */
  377. pr_debug("Before bogomips\n");
  378. for_each_possible_cpu(cpu)
  379. if (cpumask_test_cpu(cpu, cpu_callout_mask))
  380. bogosum += cpu_data(cpu).loops_per_jiffy;
  381. pr_info("Total of %d processors activated (%lu.%02lu BogoMIPS)\n",
  382. num_online_cpus(),
  383. bogosum/(500000/HZ),
  384. (bogosum/(5000/HZ))%100);
  385. pr_debug("Before bogocount - setting activated=1\n");
  386. }
  387. void __inquire_remote_apic(int apicid)
  388. {
  389. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  390. const char * const names[] = { "ID", "VERSION", "SPIV" };
  391. int timeout;
  392. u32 status;
  393. pr_info("Inquiring remote APIC 0x%x...\n", apicid);
  394. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  395. pr_info("... APIC 0x%x %s: ", apicid, names[i]);
  396. /*
  397. * Wait for idle.
  398. */
  399. status = safe_apic_wait_icr_idle();
  400. if (status)
  401. pr_cont("a previous APIC delivery may have failed\n");
  402. apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
  403. timeout = 0;
  404. do {
  405. udelay(100);
  406. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  407. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  408. switch (status) {
  409. case APIC_ICR_RR_VALID:
  410. status = apic_read(APIC_RRR);
  411. pr_cont("%08x\n", status);
  412. break;
  413. default:
  414. pr_cont("failed\n");
  415. }
  416. }
  417. }
  418. /*
  419. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  420. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  421. * won't ... remember to clear down the APIC, etc later.
  422. */
  423. int __cpuinit
  424. wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip)
  425. {
  426. unsigned long send_status, accept_status = 0;
  427. int maxlvt;
  428. /* Target chip */
  429. /* Boot on the stack */
  430. /* Kick the second */
  431. apic_icr_write(APIC_DM_NMI | apic->dest_logical, apicid);
  432. pr_debug("Waiting for send to finish...\n");
  433. send_status = safe_apic_wait_icr_idle();
  434. /*
  435. * Give the other CPU some time to accept the IPI.
  436. */
  437. udelay(200);
  438. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  439. maxlvt = lapic_get_maxlvt();
  440. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  441. apic_write(APIC_ESR, 0);
  442. accept_status = (apic_read(APIC_ESR) & 0xEF);
  443. }
  444. pr_debug("NMI sent\n");
  445. if (send_status)
  446. pr_err("APIC never delivered???\n");
  447. if (accept_status)
  448. pr_err("APIC delivery error (%lx)\n", accept_status);
  449. return (send_status | accept_status);
  450. }
  451. static int __cpuinit
  452. wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
  453. {
  454. unsigned long send_status, accept_status = 0;
  455. int maxlvt, num_starts, j;
  456. maxlvt = lapic_get_maxlvt();
  457. /*
  458. * Be paranoid about clearing APIC errors.
  459. */
  460. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  461. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  462. apic_write(APIC_ESR, 0);
  463. apic_read(APIC_ESR);
  464. }
  465. pr_debug("Asserting INIT\n");
  466. /*
  467. * Turn INIT on target chip
  468. */
  469. /*
  470. * Send IPI
  471. */
  472. apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
  473. phys_apicid);
  474. pr_debug("Waiting for send to finish...\n");
  475. send_status = safe_apic_wait_icr_idle();
  476. mdelay(10);
  477. pr_debug("Deasserting INIT\n");
  478. /* Target chip */
  479. /* Send IPI */
  480. apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
  481. pr_debug("Waiting for send to finish...\n");
  482. send_status = safe_apic_wait_icr_idle();
  483. mb();
  484. atomic_set(&init_deasserted, 1);
  485. /*
  486. * Should we send STARTUP IPIs ?
  487. *
  488. * Determine this based on the APIC version.
  489. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  490. */
  491. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  492. num_starts = 2;
  493. else
  494. num_starts = 0;
  495. /*
  496. * Paravirt / VMI wants a startup IPI hook here to set up the
  497. * target processor state.
  498. */
  499. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  500. stack_start);
  501. /*
  502. * Run STARTUP IPI loop.
  503. */
  504. pr_debug("#startup loops: %d\n", num_starts);
  505. for (j = 1; j <= num_starts; j++) {
  506. pr_debug("Sending STARTUP #%d\n", j);
  507. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  508. apic_write(APIC_ESR, 0);
  509. apic_read(APIC_ESR);
  510. pr_debug("After apic_write\n");
  511. /*
  512. * STARTUP IPI
  513. */
  514. /* Target chip */
  515. /* Boot on the stack */
  516. /* Kick the second */
  517. apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
  518. phys_apicid);
  519. /*
  520. * Give the other CPU some time to accept the IPI.
  521. */
  522. udelay(300);
  523. pr_debug("Startup point 1\n");
  524. pr_debug("Waiting for send to finish...\n");
  525. send_status = safe_apic_wait_icr_idle();
  526. /*
  527. * Give the other CPU some time to accept the IPI.
  528. */
  529. udelay(200);
  530. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  531. apic_write(APIC_ESR, 0);
  532. accept_status = (apic_read(APIC_ESR) & 0xEF);
  533. if (send_status || accept_status)
  534. break;
  535. }
  536. pr_debug("After Startup\n");
  537. if (send_status)
  538. pr_err("APIC never delivered???\n");
  539. if (accept_status)
  540. pr_err("APIC delivery error (%lx)\n", accept_status);
  541. return (send_status | accept_status);
  542. }
  543. /* reduce the number of lines printed when booting a large cpu count system */
  544. static void __cpuinit announce_cpu(int cpu, int apicid)
  545. {
  546. static int current_node = -1;
  547. int node = early_cpu_to_node(cpu);
  548. if (system_state == SYSTEM_BOOTING) {
  549. if (node != current_node) {
  550. if (current_node > (-1))
  551. pr_cont(" OK\n");
  552. current_node = node;
  553. pr_info("Booting Node %3d, Processors ", node);
  554. }
  555. pr_cont(" #%d%s", cpu, cpu == (nr_cpu_ids - 1) ? " OK\n" : "");
  556. return;
  557. } else
  558. pr_info("Booting Node %d Processor %d APIC 0x%x\n",
  559. node, cpu, apicid);
  560. }
  561. static int wakeup_cpu0_nmi(unsigned int cmd, struct pt_regs *regs)
  562. {
  563. int cpu;
  564. cpu = smp_processor_id();
  565. if (cpu == 0 && !cpu_online(cpu) && enable_start_cpu0)
  566. return NMI_HANDLED;
  567. return NMI_DONE;
  568. }
  569. /*
  570. * Wake up AP by INIT, INIT, STARTUP sequence.
  571. *
  572. * Instead of waiting for STARTUP after INITs, BSP will execute the BIOS
  573. * boot-strap code which is not a desired behavior for waking up BSP. To
  574. * void the boot-strap code, wake up CPU0 by NMI instead.
  575. *
  576. * This works to wake up soft offlined CPU0 only. If CPU0 is hard offlined
  577. * (i.e. physically hot removed and then hot added), NMI won't wake it up.
  578. * We'll change this code in the future to wake up hard offlined CPU0 if
  579. * real platform and request are available.
  580. */
  581. static int __cpuinit
  582. wakeup_cpu_via_init_nmi(int cpu, unsigned long start_ip, int apicid,
  583. int *cpu0_nmi_registered)
  584. {
  585. int id;
  586. int boot_error;
  587. /*
  588. * Wake up AP by INIT, INIT, STARTUP sequence.
  589. */
  590. if (cpu)
  591. return wakeup_secondary_cpu_via_init(apicid, start_ip);
  592. /*
  593. * Wake up BSP by nmi.
  594. *
  595. * Register a NMI handler to help wake up CPU0.
  596. */
  597. boot_error = register_nmi_handler(NMI_LOCAL,
  598. wakeup_cpu0_nmi, 0, "wake_cpu0");
  599. if (!boot_error) {
  600. enable_start_cpu0 = 1;
  601. *cpu0_nmi_registered = 1;
  602. if (apic->dest_logical == APIC_DEST_LOGICAL)
  603. id = cpu0_logical_apicid;
  604. else
  605. id = apicid;
  606. boot_error = wakeup_secondary_cpu_via_nmi(id, start_ip);
  607. }
  608. return boot_error;
  609. }
  610. /*
  611. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  612. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  613. * Returns zero if CPU booted OK, else error code from
  614. * ->wakeup_secondary_cpu.
  615. */
  616. static int __cpuinit do_boot_cpu(int apicid, int cpu, struct task_struct *idle)
  617. {
  618. volatile u32 *trampoline_status =
  619. (volatile u32 *) __va(real_mode_header->trampoline_status);
  620. /* start_ip had better be page-aligned! */
  621. unsigned long start_ip = real_mode_header->trampoline_start;
  622. unsigned long boot_error = 0;
  623. int timeout;
  624. int cpu0_nmi_registered = 0;
  625. /* Just in case we booted with a single CPU. */
  626. alternatives_enable_smp();
  627. idle->thread.sp = (unsigned long) (((struct pt_regs *)
  628. (THREAD_SIZE + task_stack_page(idle))) - 1);
  629. per_cpu(current_task, cpu) = idle;
  630. #ifdef CONFIG_X86_32
  631. /* Stack for startup_32 can be just as for start_secondary onwards */
  632. irq_ctx_init(cpu);
  633. #else
  634. clear_tsk_thread_flag(idle, TIF_FORK);
  635. initial_gs = per_cpu_offset(cpu);
  636. per_cpu(kernel_stack, cpu) =
  637. (unsigned long)task_stack_page(idle) -
  638. KERNEL_STACK_OFFSET + THREAD_SIZE;
  639. #endif
  640. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  641. initial_code = (unsigned long)start_secondary;
  642. stack_start = idle->thread.sp;
  643. /* So we see what's up */
  644. announce_cpu(cpu, apicid);
  645. /*
  646. * This grunge runs the startup process for
  647. * the targeted processor.
  648. */
  649. atomic_set(&init_deasserted, 0);
  650. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  651. pr_debug("Setting warm reset code and vector.\n");
  652. smpboot_setup_warm_reset_vector(start_ip);
  653. /*
  654. * Be paranoid about clearing APIC errors.
  655. */
  656. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  657. apic_write(APIC_ESR, 0);
  658. apic_read(APIC_ESR);
  659. }
  660. }
  661. /*
  662. * Wake up a CPU in difference cases:
  663. * - Use the method in the APIC driver if it's defined
  664. * Otherwise,
  665. * - Use an INIT boot APIC message for APs or NMI for BSP.
  666. */
  667. if (apic->wakeup_secondary_cpu)
  668. boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
  669. else
  670. boot_error = wakeup_cpu_via_init_nmi(cpu, start_ip, apicid,
  671. &cpu0_nmi_registered);
  672. if (!boot_error) {
  673. /*
  674. * allow APs to start initializing.
  675. */
  676. pr_debug("Before Callout %d\n", cpu);
  677. cpumask_set_cpu(cpu, cpu_callout_mask);
  678. pr_debug("After Callout %d\n", cpu);
  679. /*
  680. * Wait 5s total for a response
  681. */
  682. for (timeout = 0; timeout < 50000; timeout++) {
  683. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  684. break; /* It has booted */
  685. udelay(100);
  686. /*
  687. * Allow other tasks to run while we wait for the
  688. * AP to come online. This also gives a chance
  689. * for the MTRR work(triggered by the AP coming online)
  690. * to be completed in the stop machine context.
  691. */
  692. schedule();
  693. }
  694. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  695. print_cpu_msr(&cpu_data(cpu));
  696. pr_debug("CPU%d: has booted.\n", cpu);
  697. } else {
  698. boot_error = 1;
  699. if (*trampoline_status == 0xA5A5A5A5)
  700. /* trampoline started but...? */
  701. pr_err("CPU%d: Stuck ??\n", cpu);
  702. else
  703. /* trampoline code not run */
  704. pr_err("CPU%d: Not responding\n", cpu);
  705. if (apic->inquire_remote_apic)
  706. apic->inquire_remote_apic(apicid);
  707. }
  708. }
  709. if (boot_error) {
  710. /* Try to put things back the way they were before ... */
  711. numa_remove_cpu(cpu); /* was set by numa_add_cpu */
  712. /* was set by do_boot_cpu() */
  713. cpumask_clear_cpu(cpu, cpu_callout_mask);
  714. /* was set by cpu_init() */
  715. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  716. set_cpu_present(cpu, false);
  717. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  718. }
  719. /* mark "stuck" area as not stuck */
  720. *trampoline_status = 0;
  721. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  722. /*
  723. * Cleanup possible dangling ends...
  724. */
  725. smpboot_restore_warm_reset_vector();
  726. }
  727. /*
  728. * Clean up the nmi handler. Do this after the callin and callout sync
  729. * to avoid impact of possible long unregister time.
  730. */
  731. if (cpu0_nmi_registered)
  732. unregister_nmi_handler(NMI_LOCAL, "wake_cpu0");
  733. return boot_error;
  734. }
  735. int __cpuinit native_cpu_up(unsigned int cpu, struct task_struct *tidle)
  736. {
  737. int apicid = apic->cpu_present_to_apicid(cpu);
  738. unsigned long flags;
  739. int err;
  740. WARN_ON(irqs_disabled());
  741. pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  742. if (apicid == BAD_APICID ||
  743. !physid_isset(apicid, phys_cpu_present_map) ||
  744. !apic->apic_id_valid(apicid)) {
  745. pr_err("%s: bad cpu %d\n", __func__, cpu);
  746. return -EINVAL;
  747. }
  748. /*
  749. * Already booted CPU?
  750. */
  751. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  752. pr_debug("do_boot_cpu %d Already started\n", cpu);
  753. return -ENOSYS;
  754. }
  755. /*
  756. * Save current MTRR state in case it was changed since early boot
  757. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  758. */
  759. mtrr_save_state();
  760. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  761. err = do_boot_cpu(apicid, cpu, tidle);
  762. if (err) {
  763. pr_debug("do_boot_cpu failed %d\n", err);
  764. return -EIO;
  765. }
  766. /*
  767. * Check TSC synchronization with the AP (keep irqs disabled
  768. * while doing so):
  769. */
  770. local_irq_save(flags);
  771. check_tsc_sync_source(cpu);
  772. local_irq_restore(flags);
  773. while (!cpu_online(cpu)) {
  774. cpu_relax();
  775. touch_nmi_watchdog();
  776. }
  777. return 0;
  778. }
  779. /**
  780. * arch_disable_smp_support() - disables SMP support for x86 at runtime
  781. */
  782. void arch_disable_smp_support(void)
  783. {
  784. disable_ioapic_support();
  785. }
  786. /*
  787. * Fall back to non SMP mode after errors.
  788. *
  789. * RED-PEN audit/test this more. I bet there is more state messed up here.
  790. */
  791. static __init void disable_smp(void)
  792. {
  793. init_cpu_present(cpumask_of(0));
  794. init_cpu_possible(cpumask_of(0));
  795. smpboot_clear_io_apic_irqs();
  796. if (smp_found_config)
  797. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  798. else
  799. physid_set_mask_of_physid(0, &phys_cpu_present_map);
  800. cpumask_set_cpu(0, cpu_sibling_mask(0));
  801. cpumask_set_cpu(0, cpu_core_mask(0));
  802. }
  803. /*
  804. * Various sanity checks.
  805. */
  806. static int __init smp_sanity_check(unsigned max_cpus)
  807. {
  808. preempt_disable();
  809. #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
  810. if (def_to_bigsmp && nr_cpu_ids > 8) {
  811. unsigned int cpu;
  812. unsigned nr;
  813. pr_warn("More than 8 CPUs detected - skipping them\n"
  814. "Use CONFIG_X86_BIGSMP\n");
  815. nr = 0;
  816. for_each_present_cpu(cpu) {
  817. if (nr >= 8)
  818. set_cpu_present(cpu, false);
  819. nr++;
  820. }
  821. nr = 0;
  822. for_each_possible_cpu(cpu) {
  823. if (nr >= 8)
  824. set_cpu_possible(cpu, false);
  825. nr++;
  826. }
  827. nr_cpu_ids = 8;
  828. }
  829. #endif
  830. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  831. pr_warn("weird, boot CPU (#%d) not listed by the BIOS\n",
  832. hard_smp_processor_id());
  833. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  834. }
  835. /*
  836. * If we couldn't find an SMP configuration at boot time,
  837. * get out of here now!
  838. */
  839. if (!smp_found_config && !acpi_lapic) {
  840. preempt_enable();
  841. pr_notice("SMP motherboard not detected\n");
  842. disable_smp();
  843. if (APIC_init_uniprocessor())
  844. pr_notice("Local APIC not detected. Using dummy APIC emulation.\n");
  845. return -1;
  846. }
  847. /*
  848. * Should not be necessary because the MP table should list the boot
  849. * CPU too, but we do it for the sake of robustness anyway.
  850. */
  851. if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
  852. pr_notice("weird, boot CPU (#%d) not listed by the BIOS\n",
  853. boot_cpu_physical_apicid);
  854. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  855. }
  856. preempt_enable();
  857. /*
  858. * If we couldn't find a local APIC, then get out of here now!
  859. */
  860. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  861. !cpu_has_apic) {
  862. if (!disable_apic) {
  863. pr_err("BIOS bug, local APIC #%d not detected!...\n",
  864. boot_cpu_physical_apicid);
  865. pr_err("... forcing use of dummy APIC emulation (tell your hw vendor)\n");
  866. }
  867. smpboot_clear_io_apic();
  868. disable_ioapic_support();
  869. return -1;
  870. }
  871. verify_local_APIC();
  872. /*
  873. * If SMP should be disabled, then really disable it!
  874. */
  875. if (!max_cpus) {
  876. pr_info("SMP mode deactivated\n");
  877. smpboot_clear_io_apic();
  878. connect_bsp_APIC();
  879. setup_local_APIC();
  880. bsp_end_local_APIC_setup();
  881. return -1;
  882. }
  883. return 0;
  884. }
  885. static void __init smp_cpu_index_default(void)
  886. {
  887. int i;
  888. struct cpuinfo_x86 *c;
  889. for_each_possible_cpu(i) {
  890. c = &cpu_data(i);
  891. /* mark all to hotplug */
  892. c->cpu_index = nr_cpu_ids;
  893. }
  894. }
  895. /*
  896. * Prepare for SMP bootup. The MP table or ACPI has been read
  897. * earlier. Just do some sanity checking here and enable APIC mode.
  898. */
  899. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  900. {
  901. unsigned int i;
  902. preempt_disable();
  903. smp_cpu_index_default();
  904. /*
  905. * Setup boot CPU information
  906. */
  907. smp_store_boot_cpu_info(); /* Final full version of the data */
  908. cpumask_copy(cpu_callin_mask, cpumask_of(0));
  909. mb();
  910. current_thread_info()->cpu = 0; /* needed? */
  911. for_each_possible_cpu(i) {
  912. zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
  913. zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
  914. zalloc_cpumask_var(&per_cpu(cpu_llc_shared_map, i), GFP_KERNEL);
  915. }
  916. set_cpu_sibling_map(0);
  917. if (smp_sanity_check(max_cpus) < 0) {
  918. pr_info("SMP disabled\n");
  919. disable_smp();
  920. goto out;
  921. }
  922. default_setup_apic_routing();
  923. preempt_disable();
  924. if (read_apic_id() != boot_cpu_physical_apicid) {
  925. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  926. read_apic_id(), boot_cpu_physical_apicid);
  927. /* Or can we switch back to PIC here? */
  928. }
  929. preempt_enable();
  930. connect_bsp_APIC();
  931. /*
  932. * Switch from PIC to APIC mode.
  933. */
  934. setup_local_APIC();
  935. if (x2apic_mode)
  936. cpu0_logical_apicid = apic_read(APIC_LDR);
  937. else
  938. cpu0_logical_apicid = GET_APIC_LOGICAL_ID(apic_read(APIC_LDR));
  939. /*
  940. * Enable IO APIC before setting up error vector
  941. */
  942. if (!skip_ioapic_setup && nr_ioapics)
  943. enable_IO_APIC();
  944. bsp_end_local_APIC_setup();
  945. if (apic->setup_portio_remap)
  946. apic->setup_portio_remap();
  947. smpboot_setup_io_apic();
  948. /*
  949. * Set up local APIC timer on boot CPU.
  950. */
  951. pr_info("CPU%d: ", 0);
  952. print_cpu_info(&cpu_data(0));
  953. x86_init.timers.setup_percpu_clockev();
  954. if (is_uv_system())
  955. uv_system_init();
  956. set_mtrr_aps_delayed_init();
  957. out:
  958. preempt_enable();
  959. }
  960. void arch_enable_nonboot_cpus_begin(void)
  961. {
  962. set_mtrr_aps_delayed_init();
  963. }
  964. void arch_enable_nonboot_cpus_end(void)
  965. {
  966. mtrr_aps_init();
  967. }
  968. /*
  969. * Early setup to make printk work.
  970. */
  971. void __init native_smp_prepare_boot_cpu(void)
  972. {
  973. int me = smp_processor_id();
  974. switch_to_new_gdt(me);
  975. /* already set me in cpu_online_mask in boot_cpu_init() */
  976. cpumask_set_cpu(me, cpu_callout_mask);
  977. per_cpu(cpu_state, me) = CPU_ONLINE;
  978. }
  979. void __init native_smp_cpus_done(unsigned int max_cpus)
  980. {
  981. pr_debug("Boot done\n");
  982. nmi_selftest();
  983. impress_friends();
  984. #ifdef CONFIG_X86_IO_APIC
  985. setup_ioapic_dest();
  986. #endif
  987. mtrr_aps_init();
  988. }
  989. static int __initdata setup_possible_cpus = -1;
  990. static int __init _setup_possible_cpus(char *str)
  991. {
  992. get_option(&str, &setup_possible_cpus);
  993. return 0;
  994. }
  995. early_param("possible_cpus", _setup_possible_cpus);
  996. /*
  997. * cpu_possible_mask should be static, it cannot change as cpu's
  998. * are onlined, or offlined. The reason is per-cpu data-structures
  999. * are allocated by some modules at init time, and dont expect to
  1000. * do this dynamically on cpu arrival/departure.
  1001. * cpu_present_mask on the other hand can change dynamically.
  1002. * In case when cpu_hotplug is not compiled, then we resort to current
  1003. * behaviour, which is cpu_possible == cpu_present.
  1004. * - Ashok Raj
  1005. *
  1006. * Three ways to find out the number of additional hotplug CPUs:
  1007. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  1008. * - The user can overwrite it with possible_cpus=NUM
  1009. * - Otherwise don't reserve additional CPUs.
  1010. * We do this because additional CPUs waste a lot of memory.
  1011. * -AK
  1012. */
  1013. __init void prefill_possible_map(void)
  1014. {
  1015. int i, possible;
  1016. /* no processor from mptable or madt */
  1017. if (!num_processors)
  1018. num_processors = 1;
  1019. i = setup_max_cpus ?: 1;
  1020. if (setup_possible_cpus == -1) {
  1021. possible = num_processors;
  1022. #ifdef CONFIG_HOTPLUG_CPU
  1023. if (setup_max_cpus)
  1024. possible += disabled_cpus;
  1025. #else
  1026. if (possible > i)
  1027. possible = i;
  1028. #endif
  1029. } else
  1030. possible = setup_possible_cpus;
  1031. total_cpus = max_t(int, possible, num_processors + disabled_cpus);
  1032. /* nr_cpu_ids could be reduced via nr_cpus= */
  1033. if (possible > nr_cpu_ids) {
  1034. pr_warn("%d Processors exceeds NR_CPUS limit of %d\n",
  1035. possible, nr_cpu_ids);
  1036. possible = nr_cpu_ids;
  1037. }
  1038. #ifdef CONFIG_HOTPLUG_CPU
  1039. if (!setup_max_cpus)
  1040. #endif
  1041. if (possible > i) {
  1042. pr_warn("%d Processors exceeds max_cpus limit of %u\n",
  1043. possible, setup_max_cpus);
  1044. possible = i;
  1045. }
  1046. pr_info("Allowing %d CPUs, %d hotplug CPUs\n",
  1047. possible, max_t(int, possible - num_processors, 0));
  1048. for (i = 0; i < possible; i++)
  1049. set_cpu_possible(i, true);
  1050. for (; i < NR_CPUS; i++)
  1051. set_cpu_possible(i, false);
  1052. nr_cpu_ids = possible;
  1053. }
  1054. #ifdef CONFIG_HOTPLUG_CPU
  1055. static void remove_siblinginfo(int cpu)
  1056. {
  1057. int sibling;
  1058. struct cpuinfo_x86 *c = &cpu_data(cpu);
  1059. for_each_cpu(sibling, cpu_core_mask(cpu)) {
  1060. cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
  1061. /*/
  1062. * last thread sibling in this cpu core going down
  1063. */
  1064. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
  1065. cpu_data(sibling).booted_cores--;
  1066. }
  1067. for_each_cpu(sibling, cpu_sibling_mask(cpu))
  1068. cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
  1069. cpumask_clear(cpu_sibling_mask(cpu));
  1070. cpumask_clear(cpu_core_mask(cpu));
  1071. c->phys_proc_id = 0;
  1072. c->cpu_core_id = 0;
  1073. cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
  1074. }
  1075. static void __ref remove_cpu_from_maps(int cpu)
  1076. {
  1077. set_cpu_online(cpu, false);
  1078. cpumask_clear_cpu(cpu, cpu_callout_mask);
  1079. cpumask_clear_cpu(cpu, cpu_callin_mask);
  1080. /* was set by cpu_init() */
  1081. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  1082. numa_remove_cpu(cpu);
  1083. }
  1084. void cpu_disable_common(void)
  1085. {
  1086. int cpu = smp_processor_id();
  1087. remove_siblinginfo(cpu);
  1088. /* It's now safe to remove this processor from the online map */
  1089. lock_vector_lock();
  1090. remove_cpu_from_maps(cpu);
  1091. unlock_vector_lock();
  1092. fixup_irqs();
  1093. }
  1094. int native_cpu_disable(void)
  1095. {
  1096. clear_local_APIC();
  1097. cpu_disable_common();
  1098. return 0;
  1099. }
  1100. void native_cpu_die(unsigned int cpu)
  1101. {
  1102. /* We don't do anything here: idle task is faking death itself. */
  1103. unsigned int i;
  1104. for (i = 0; i < 10; i++) {
  1105. /* They ack this in play_dead by setting CPU_DEAD */
  1106. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1107. if (system_state == SYSTEM_RUNNING)
  1108. pr_info("CPU %u is now offline\n", cpu);
  1109. return;
  1110. }
  1111. msleep(100);
  1112. }
  1113. pr_err("CPU %u didn't die...\n", cpu);
  1114. }
  1115. void play_dead_common(void)
  1116. {
  1117. idle_task_exit();
  1118. reset_lazy_tlbstate();
  1119. amd_e400_remove_cpu(raw_smp_processor_id());
  1120. mb();
  1121. /* Ack it */
  1122. __this_cpu_write(cpu_state, CPU_DEAD);
  1123. /*
  1124. * With physical CPU hotplug, we should halt the cpu
  1125. */
  1126. local_irq_disable();
  1127. }
  1128. static bool wakeup_cpu0(void)
  1129. {
  1130. if (smp_processor_id() == 0 && enable_start_cpu0)
  1131. return true;
  1132. return false;
  1133. }
  1134. /*
  1135. * We need to flush the caches before going to sleep, lest we have
  1136. * dirty data in our caches when we come back up.
  1137. */
  1138. static inline void mwait_play_dead(void)
  1139. {
  1140. unsigned int eax, ebx, ecx, edx;
  1141. unsigned int highest_cstate = 0;
  1142. unsigned int highest_subcstate = 0;
  1143. int i;
  1144. void *mwait_ptr;
  1145. struct cpuinfo_x86 *c = __this_cpu_ptr(&cpu_info);
  1146. if (!(this_cpu_has(X86_FEATURE_MWAIT) && mwait_usable(c)))
  1147. return;
  1148. if (!this_cpu_has(X86_FEATURE_CLFLSH))
  1149. return;
  1150. if (__this_cpu_read(cpu_info.cpuid_level) < CPUID_MWAIT_LEAF)
  1151. return;
  1152. eax = CPUID_MWAIT_LEAF;
  1153. ecx = 0;
  1154. native_cpuid(&eax, &ebx, &ecx, &edx);
  1155. /*
  1156. * eax will be 0 if EDX enumeration is not valid.
  1157. * Initialized below to cstate, sub_cstate value when EDX is valid.
  1158. */
  1159. if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED)) {
  1160. eax = 0;
  1161. } else {
  1162. edx >>= MWAIT_SUBSTATE_SIZE;
  1163. for (i = 0; i < 7 && edx; i++, edx >>= MWAIT_SUBSTATE_SIZE) {
  1164. if (edx & MWAIT_SUBSTATE_MASK) {
  1165. highest_cstate = i;
  1166. highest_subcstate = edx & MWAIT_SUBSTATE_MASK;
  1167. }
  1168. }
  1169. eax = (highest_cstate << MWAIT_SUBSTATE_SIZE) |
  1170. (highest_subcstate - 1);
  1171. }
  1172. /*
  1173. * This should be a memory location in a cache line which is
  1174. * unlikely to be touched by other processors. The actual
  1175. * content is immaterial as it is not actually modified in any way.
  1176. */
  1177. mwait_ptr = &current_thread_info()->flags;
  1178. wbinvd();
  1179. while (1) {
  1180. /*
  1181. * The CLFLUSH is a workaround for erratum AAI65 for
  1182. * the Xeon 7400 series. It's not clear it is actually
  1183. * needed, but it should be harmless in either case.
  1184. * The WBINVD is insufficient due to the spurious-wakeup
  1185. * case where we return around the loop.
  1186. */
  1187. clflush(mwait_ptr);
  1188. __monitor(mwait_ptr, 0, 0);
  1189. mb();
  1190. __mwait(eax, 0);
  1191. /*
  1192. * If NMI wants to wake up CPU0, start CPU0.
  1193. */
  1194. if (wakeup_cpu0())
  1195. start_cpu0();
  1196. }
  1197. }
  1198. static inline void hlt_play_dead(void)
  1199. {
  1200. if (__this_cpu_read(cpu_info.x86) >= 4)
  1201. wbinvd();
  1202. while (1) {
  1203. native_halt();
  1204. /*
  1205. * If NMI wants to wake up CPU0, start CPU0.
  1206. */
  1207. if (wakeup_cpu0())
  1208. start_cpu0();
  1209. }
  1210. }
  1211. void native_play_dead(void)
  1212. {
  1213. play_dead_common();
  1214. tboot_shutdown(TB_SHUTDOWN_WFS);
  1215. mwait_play_dead(); /* Only returns on failure */
  1216. if (cpuidle_play_dead())
  1217. hlt_play_dead();
  1218. }
  1219. #else /* ... !CONFIG_HOTPLUG_CPU */
  1220. int native_cpu_disable(void)
  1221. {
  1222. return -ENOSYS;
  1223. }
  1224. void native_cpu_die(unsigned int cpu)
  1225. {
  1226. /* We said "no" in __cpu_disable */
  1227. BUG();
  1228. }
  1229. void native_play_dead(void)
  1230. {
  1231. BUG();
  1232. }
  1233. #endif