mpc85xx_cds.c 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349
  1. /*
  2. * MPC85xx setup and early boot code plus other random bits.
  3. *
  4. * Maintained by Kumar Gala (see MAINTAINERS for contact information)
  5. *
  6. * Copyright 2005 Freescale Semiconductor Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. */
  13. #include <linux/stddef.h>
  14. #include <linux/kernel.h>
  15. #include <linux/init.h>
  16. #include <linux/errno.h>
  17. #include <linux/reboot.h>
  18. #include <linux/pci.h>
  19. #include <linux/kdev_t.h>
  20. #include <linux/major.h>
  21. #include <linux/console.h>
  22. #include <linux/delay.h>
  23. #include <linux/seq_file.h>
  24. #include <linux/initrd.h>
  25. #include <linux/module.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/fsl_devices.h>
  28. #include <asm/system.h>
  29. #include <asm/pgtable.h>
  30. #include <asm/page.h>
  31. #include <asm/atomic.h>
  32. #include <asm/time.h>
  33. #include <asm/io.h>
  34. #include <asm/machdep.h>
  35. #include <asm/ipic.h>
  36. #include <asm/pci-bridge.h>
  37. #include <asm/mpc85xx.h>
  38. #include <asm/irq.h>
  39. #include <mm/mmu_decl.h>
  40. #include <asm/prom.h>
  41. #include <asm/udbg.h>
  42. #include <asm/mpic.h>
  43. #include <asm/i8259.h>
  44. #include <sysdev/fsl_soc.h>
  45. #include <sysdev/fsl_pci.h>
  46. static int cds_pci_slot = 2;
  47. static volatile u8 *cadmus;
  48. #ifdef CONFIG_PCI
  49. #define ARCADIA_HOST_BRIDGE_IDSEL 17
  50. #define ARCADIA_2ND_BRIDGE_IDSEL 3
  51. static int mpc85xx_exclude_device(struct pci_controller *hose,
  52. u_char bus, u_char devfn)
  53. {
  54. /* We explicitly do not go past the Tundra 320 Bridge */
  55. if ((bus == 1) && (PCI_SLOT(devfn) == ARCADIA_2ND_BRIDGE_IDSEL))
  56. return PCIBIOS_DEVICE_NOT_FOUND;
  57. if ((bus == 0) && (PCI_SLOT(devfn) == ARCADIA_2ND_BRIDGE_IDSEL))
  58. return PCIBIOS_DEVICE_NOT_FOUND;
  59. else
  60. return PCIBIOS_SUCCESSFUL;
  61. }
  62. static void mpc85xx_cds_restart(char *cmd)
  63. {
  64. struct pci_dev *dev;
  65. u_char tmp;
  66. if ((dev = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686,
  67. NULL))) {
  68. /* Use the VIA Super Southbridge to force a PCI reset */
  69. pci_read_config_byte(dev, 0x47, &tmp);
  70. pci_write_config_byte(dev, 0x47, tmp | 1);
  71. /* Flush the outbound PCI write queues */
  72. pci_read_config_byte(dev, 0x47, &tmp);
  73. /*
  74. * At this point, the harware reset should have triggered.
  75. * However, if it doesn't work for some mysterious reason,
  76. * just fall through to the default reset below.
  77. */
  78. pci_dev_put(dev);
  79. }
  80. /*
  81. * If we can't find the VIA chip (maybe the P2P bridge is disabled)
  82. * or the VIA chip reset didn't work, just use the default reset.
  83. */
  84. fsl_rstcr_restart(NULL);
  85. }
  86. static void __init mpc85xx_cds_pci_irq_fixup(struct pci_dev *dev)
  87. {
  88. u_char c;
  89. if (dev->vendor == PCI_VENDOR_ID_VIA) {
  90. switch (dev->device) {
  91. case PCI_DEVICE_ID_VIA_82C586_1:
  92. /*
  93. * U-Boot does not set the enable bits
  94. * for the IDE device. Force them on here.
  95. */
  96. pci_read_config_byte(dev, 0x40, &c);
  97. c |= 0x03; /* IDE: Chip Enable Bits */
  98. pci_write_config_byte(dev, 0x40, c);
  99. /*
  100. * Since only primary interface works, force the
  101. * IDE function to standard primary IDE interrupt
  102. * w/ 8259 offset
  103. */
  104. dev->irq = 14;
  105. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, dev->irq);
  106. break;
  107. /*
  108. * Force legacy USB interrupt routing
  109. */
  110. case PCI_DEVICE_ID_VIA_82C586_2:
  111. /* There are two USB controllers.
  112. * Identify them by functon number
  113. */
  114. if (PCI_FUNC(dev->devfn) == 3)
  115. dev->irq = 11;
  116. else
  117. dev->irq = 10;
  118. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, dev->irq);
  119. default:
  120. break;
  121. }
  122. }
  123. }
  124. static void __devinit skip_fake_bridge(struct pci_dev *dev)
  125. {
  126. /* Make it an error to skip the fake bridge
  127. * in pci_setup_device() in probe.c */
  128. dev->hdr_type = 0x7f;
  129. }
  130. DECLARE_PCI_FIXUP_EARLY(0x1957, 0x3fff, skip_fake_bridge);
  131. DECLARE_PCI_FIXUP_EARLY(0x3fff, 0x1957, skip_fake_bridge);
  132. DECLARE_PCI_FIXUP_EARLY(0xff3f, 0x5719, skip_fake_bridge);
  133. #ifdef CONFIG_PPC_I8259
  134. static void mpc85xx_8259_cascade_handler(unsigned int irq,
  135. struct irq_desc *desc)
  136. {
  137. unsigned int cascade_irq = i8259_irq();
  138. if (cascade_irq != NO_IRQ)
  139. /* handle an interrupt from the 8259 */
  140. generic_handle_irq(cascade_irq);
  141. /* check for any interrupts from the shared IRQ line */
  142. handle_fasteoi_irq(irq, desc);
  143. }
  144. static irqreturn_t mpc85xx_8259_cascade_action(int irq, void *dev_id)
  145. {
  146. return IRQ_HANDLED;
  147. }
  148. static struct irqaction mpc85xxcds_8259_irqaction = {
  149. .handler = mpc85xx_8259_cascade_action,
  150. .flags = IRQF_SHARED,
  151. .mask = CPU_MASK_NONE,
  152. .name = "8259 cascade",
  153. };
  154. #endif /* PPC_I8259 */
  155. #endif /* CONFIG_PCI */
  156. static void __init mpc85xx_cds_pic_init(void)
  157. {
  158. struct mpic *mpic;
  159. struct resource r;
  160. struct device_node *np = NULL;
  161. np = of_find_node_by_type(np, "open-pic");
  162. if (np == NULL) {
  163. printk(KERN_ERR "Could not find open-pic node\n");
  164. return;
  165. }
  166. if (of_address_to_resource(np, 0, &r)) {
  167. printk(KERN_ERR "Failed to map mpic register space\n");
  168. of_node_put(np);
  169. return;
  170. }
  171. mpic = mpic_alloc(np, r.start,
  172. MPIC_PRIMARY | MPIC_WANTS_RESET | MPIC_BIG_ENDIAN,
  173. 0, 256, " OpenPIC ");
  174. BUG_ON(mpic == NULL);
  175. /* Return the mpic node */
  176. of_node_put(np);
  177. mpic_init(mpic);
  178. }
  179. #if defined(CONFIG_PPC_I8259) && defined(CONFIG_PCI)
  180. static int mpc85xx_cds_8259_attach(void)
  181. {
  182. int ret;
  183. struct device_node *np = NULL;
  184. struct device_node *cascade_node = NULL;
  185. int cascade_irq;
  186. if (!machine_is(mpc85xx_cds))
  187. return 0;
  188. /* Initialize the i8259 controller */
  189. for_each_node_by_type(np, "interrupt-controller")
  190. if (of_device_is_compatible(np, "chrp,iic")) {
  191. cascade_node = np;
  192. break;
  193. }
  194. if (cascade_node == NULL) {
  195. printk(KERN_DEBUG "Could not find i8259 PIC\n");
  196. return -ENODEV;
  197. }
  198. cascade_irq = irq_of_parse_and_map(cascade_node, 0);
  199. if (cascade_irq == NO_IRQ) {
  200. printk(KERN_ERR "Failed to map cascade interrupt\n");
  201. return -ENXIO;
  202. }
  203. i8259_init(cascade_node, 0);
  204. of_node_put(cascade_node);
  205. /*
  206. * Hook the interrupt to make sure desc->action is never NULL.
  207. * This is required to ensure that the interrupt does not get
  208. * disabled when the last user of the shared IRQ line frees their
  209. * interrupt.
  210. */
  211. if ((ret = setup_irq(cascade_irq, &mpc85xxcds_8259_irqaction))) {
  212. printk(KERN_ERR "Failed to setup cascade interrupt\n");
  213. return ret;
  214. }
  215. /* Success. Connect our low-level cascade handler. */
  216. set_irq_handler(cascade_irq, mpc85xx_8259_cascade_handler);
  217. return 0;
  218. }
  219. device_initcall(mpc85xx_cds_8259_attach);
  220. #endif /* CONFIG_PPC_I8259 */
  221. /*
  222. * Setup the architecture
  223. */
  224. static void __init mpc85xx_cds_setup_arch(void)
  225. {
  226. #ifdef CONFIG_PCI
  227. struct device_node *np;
  228. #endif
  229. if (ppc_md.progress)
  230. ppc_md.progress("mpc85xx_cds_setup_arch()", 0);
  231. cadmus = ioremap(CADMUS_BASE, CADMUS_SIZE);
  232. cds_pci_slot = ((cadmus[CM_CSR] >> 6) & 0x3) + 1;
  233. if (ppc_md.progress) {
  234. char buf[40];
  235. snprintf(buf, 40, "CDS Version = 0x%x in slot %d\n",
  236. cadmus[CM_VER], cds_pci_slot);
  237. ppc_md.progress(buf, 0);
  238. }
  239. #ifdef CONFIG_PCI
  240. for_each_node_by_type(np, "pci") {
  241. if (of_device_is_compatible(np, "fsl,mpc8540-pci") ||
  242. of_device_is_compatible(np, "fsl,mpc8548-pcie")) {
  243. struct resource rsrc;
  244. of_address_to_resource(np, 0, &rsrc);
  245. if ((rsrc.start & 0xfffff) == 0x8000)
  246. fsl_add_bridge(np, 1);
  247. else
  248. fsl_add_bridge(np, 0);
  249. }
  250. }
  251. ppc_md.pci_irq_fixup = mpc85xx_cds_pci_irq_fixup;
  252. ppc_md.pci_exclude_device = mpc85xx_exclude_device;
  253. #endif
  254. }
  255. static void mpc85xx_cds_show_cpuinfo(struct seq_file *m)
  256. {
  257. uint pvid, svid, phid1;
  258. uint memsize = total_memory;
  259. pvid = mfspr(SPRN_PVR);
  260. svid = mfspr(SPRN_SVR);
  261. seq_printf(m, "Vendor\t\t: Freescale Semiconductor\n");
  262. seq_printf(m, "Machine\t\t: MPC85xx CDS (0x%x)\n", cadmus[CM_VER]);
  263. seq_printf(m, "PVR\t\t: 0x%x\n", pvid);
  264. seq_printf(m, "SVR\t\t: 0x%x\n", svid);
  265. /* Display cpu Pll setting */
  266. phid1 = mfspr(SPRN_HID1);
  267. seq_printf(m, "PLL setting\t: 0x%x\n", ((phid1 >> 24) & 0x3f));
  268. /* Display the amount of memory */
  269. seq_printf(m, "Memory\t\t: %d MB\n", memsize / (1024 * 1024));
  270. }
  271. /*
  272. * Called very early, device-tree isn't unflattened
  273. */
  274. static int __init mpc85xx_cds_probe(void)
  275. {
  276. unsigned long root = of_get_flat_dt_root();
  277. return of_flat_dt_is_compatible(root, "MPC85xxCDS");
  278. }
  279. define_machine(mpc85xx_cds) {
  280. .name = "MPC85xx CDS",
  281. .probe = mpc85xx_cds_probe,
  282. .setup_arch = mpc85xx_cds_setup_arch,
  283. .init_IRQ = mpc85xx_cds_pic_init,
  284. .show_cpuinfo = mpc85xx_cds_show_cpuinfo,
  285. .get_irq = mpic_get_irq,
  286. #ifdef CONFIG_PCI
  287. .restart = mpc85xx_cds_restart,
  288. .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
  289. #else
  290. .restart = fsl_rstcr_restart,
  291. #endif
  292. .calibrate_decr = generic_calibrate_decr,
  293. .progress = udbg_progress,
  294. };