vmx.c 68 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This module enables machines with Intel VT-x extensions to run virtual
  5. * machines without emulation or binary translation.
  6. *
  7. * Copyright (C) 2006 Qumranet, Inc.
  8. *
  9. * Authors:
  10. * Avi Kivity <avi@qumranet.com>
  11. * Yaniv Kamay <yaniv@qumranet.com>
  12. *
  13. * This work is licensed under the terms of the GNU GPL, version 2. See
  14. * the COPYING file in the top-level directory.
  15. *
  16. */
  17. #include "kvm.h"
  18. #include "x86.h"
  19. #include "x86_emulate.h"
  20. #include "irq.h"
  21. #include "vmx.h"
  22. #include "segment_descriptor.h"
  23. #include <linux/module.h>
  24. #include <linux/kernel.h>
  25. #include <linux/mm.h>
  26. #include <linux/highmem.h>
  27. #include <linux/sched.h>
  28. #include <linux/moduleparam.h>
  29. #include <asm/io.h>
  30. #include <asm/desc.h>
  31. MODULE_AUTHOR("Qumranet");
  32. MODULE_LICENSE("GPL");
  33. static int bypass_guest_pf = 1;
  34. module_param(bypass_guest_pf, bool, 0);
  35. struct vmcs {
  36. u32 revision_id;
  37. u32 abort;
  38. char data[0];
  39. };
  40. struct vcpu_vmx {
  41. struct kvm_vcpu vcpu;
  42. int launched;
  43. u8 fail;
  44. u32 idt_vectoring_info;
  45. struct kvm_msr_entry *guest_msrs;
  46. struct kvm_msr_entry *host_msrs;
  47. int nmsrs;
  48. int save_nmsrs;
  49. int msr_offset_efer;
  50. #ifdef CONFIG_X86_64
  51. int msr_offset_kernel_gs_base;
  52. #endif
  53. struct vmcs *vmcs;
  54. struct {
  55. int loaded;
  56. u16 fs_sel, gs_sel, ldt_sel;
  57. int gs_ldt_reload_needed;
  58. int fs_reload_needed;
  59. int guest_efer_loaded;
  60. } host_state;
  61. struct {
  62. struct {
  63. bool pending;
  64. u8 vector;
  65. unsigned rip;
  66. } irq;
  67. } rmode;
  68. };
  69. static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
  70. {
  71. return container_of(vcpu, struct vcpu_vmx, vcpu);
  72. }
  73. static int init_rmode_tss(struct kvm *kvm);
  74. static DEFINE_PER_CPU(struct vmcs *, vmxarea);
  75. static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
  76. static struct page *vmx_io_bitmap_a;
  77. static struct page *vmx_io_bitmap_b;
  78. static struct vmcs_config {
  79. int size;
  80. int order;
  81. u32 revision_id;
  82. u32 pin_based_exec_ctrl;
  83. u32 cpu_based_exec_ctrl;
  84. u32 cpu_based_2nd_exec_ctrl;
  85. u32 vmexit_ctrl;
  86. u32 vmentry_ctrl;
  87. } vmcs_config;
  88. #define VMX_SEGMENT_FIELD(seg) \
  89. [VCPU_SREG_##seg] = { \
  90. .selector = GUEST_##seg##_SELECTOR, \
  91. .base = GUEST_##seg##_BASE, \
  92. .limit = GUEST_##seg##_LIMIT, \
  93. .ar_bytes = GUEST_##seg##_AR_BYTES, \
  94. }
  95. static struct kvm_vmx_segment_field {
  96. unsigned selector;
  97. unsigned base;
  98. unsigned limit;
  99. unsigned ar_bytes;
  100. } kvm_vmx_segment_fields[] = {
  101. VMX_SEGMENT_FIELD(CS),
  102. VMX_SEGMENT_FIELD(DS),
  103. VMX_SEGMENT_FIELD(ES),
  104. VMX_SEGMENT_FIELD(FS),
  105. VMX_SEGMENT_FIELD(GS),
  106. VMX_SEGMENT_FIELD(SS),
  107. VMX_SEGMENT_FIELD(TR),
  108. VMX_SEGMENT_FIELD(LDTR),
  109. };
  110. /*
  111. * Keep MSR_K6_STAR at the end, as setup_msrs() will try to optimize it
  112. * away by decrementing the array size.
  113. */
  114. static const u32 vmx_msr_index[] = {
  115. #ifdef CONFIG_X86_64
  116. MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR, MSR_KERNEL_GS_BASE,
  117. #endif
  118. MSR_EFER, MSR_K6_STAR,
  119. };
  120. #define NR_VMX_MSR ARRAY_SIZE(vmx_msr_index)
  121. static void load_msrs(struct kvm_msr_entry *e, int n)
  122. {
  123. int i;
  124. for (i = 0; i < n; ++i)
  125. wrmsrl(e[i].index, e[i].data);
  126. }
  127. static void save_msrs(struct kvm_msr_entry *e, int n)
  128. {
  129. int i;
  130. for (i = 0; i < n; ++i)
  131. rdmsrl(e[i].index, e[i].data);
  132. }
  133. static inline int is_page_fault(u32 intr_info)
  134. {
  135. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  136. INTR_INFO_VALID_MASK)) ==
  137. (INTR_TYPE_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
  138. }
  139. static inline int is_no_device(u32 intr_info)
  140. {
  141. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  142. INTR_INFO_VALID_MASK)) ==
  143. (INTR_TYPE_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
  144. }
  145. static inline int is_invalid_opcode(u32 intr_info)
  146. {
  147. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  148. INTR_INFO_VALID_MASK)) ==
  149. (INTR_TYPE_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
  150. }
  151. static inline int is_external_interrupt(u32 intr_info)
  152. {
  153. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
  154. == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
  155. }
  156. static inline int cpu_has_vmx_tpr_shadow(void)
  157. {
  158. return (vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW);
  159. }
  160. static inline int vm_need_tpr_shadow(struct kvm *kvm)
  161. {
  162. return ((cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm)));
  163. }
  164. static inline int cpu_has_secondary_exec_ctrls(void)
  165. {
  166. return (vmcs_config.cpu_based_exec_ctrl &
  167. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS);
  168. }
  169. static inline int vm_need_secondary_exec_ctrls(struct kvm *kvm)
  170. {
  171. return ((cpu_has_secondary_exec_ctrls()) && (irqchip_in_kernel(kvm)));
  172. }
  173. static inline int cpu_has_vmx_virtualize_apic_accesses(void)
  174. {
  175. return (vmcs_config.cpu_based_2nd_exec_ctrl &
  176. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
  177. }
  178. static inline int vm_need_virtualize_apic_accesses(struct kvm *kvm)
  179. {
  180. return ((cpu_has_vmx_virtualize_apic_accesses()) &&
  181. (irqchip_in_kernel(kvm)));
  182. }
  183. static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
  184. {
  185. int i;
  186. for (i = 0; i < vmx->nmsrs; ++i)
  187. if (vmx->guest_msrs[i].index == msr)
  188. return i;
  189. return -1;
  190. }
  191. static struct kvm_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
  192. {
  193. int i;
  194. i = __find_msr_index(vmx, msr);
  195. if (i >= 0)
  196. return &vmx->guest_msrs[i];
  197. return NULL;
  198. }
  199. static void vmcs_clear(struct vmcs *vmcs)
  200. {
  201. u64 phys_addr = __pa(vmcs);
  202. u8 error;
  203. asm volatile (ASM_VMX_VMCLEAR_RAX "; setna %0"
  204. : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
  205. : "cc", "memory");
  206. if (error)
  207. printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
  208. vmcs, phys_addr);
  209. }
  210. static void __vcpu_clear(void *arg)
  211. {
  212. struct vcpu_vmx *vmx = arg;
  213. int cpu = raw_smp_processor_id();
  214. if (vmx->vcpu.cpu == cpu)
  215. vmcs_clear(vmx->vmcs);
  216. if (per_cpu(current_vmcs, cpu) == vmx->vmcs)
  217. per_cpu(current_vmcs, cpu) = NULL;
  218. rdtscll(vmx->vcpu.host_tsc);
  219. }
  220. static void vcpu_clear(struct vcpu_vmx *vmx)
  221. {
  222. if (vmx->vcpu.cpu == -1)
  223. return;
  224. smp_call_function_single(vmx->vcpu.cpu, __vcpu_clear, vmx, 0, 1);
  225. vmx->launched = 0;
  226. }
  227. static unsigned long vmcs_readl(unsigned long field)
  228. {
  229. unsigned long value;
  230. asm volatile (ASM_VMX_VMREAD_RDX_RAX
  231. : "=a"(value) : "d"(field) : "cc");
  232. return value;
  233. }
  234. static u16 vmcs_read16(unsigned long field)
  235. {
  236. return vmcs_readl(field);
  237. }
  238. static u32 vmcs_read32(unsigned long field)
  239. {
  240. return vmcs_readl(field);
  241. }
  242. static u64 vmcs_read64(unsigned long field)
  243. {
  244. #ifdef CONFIG_X86_64
  245. return vmcs_readl(field);
  246. #else
  247. return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
  248. #endif
  249. }
  250. static noinline void vmwrite_error(unsigned long field, unsigned long value)
  251. {
  252. printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
  253. field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
  254. dump_stack();
  255. }
  256. static void vmcs_writel(unsigned long field, unsigned long value)
  257. {
  258. u8 error;
  259. asm volatile (ASM_VMX_VMWRITE_RAX_RDX "; setna %0"
  260. : "=q"(error) : "a"(value), "d"(field) : "cc");
  261. if (unlikely(error))
  262. vmwrite_error(field, value);
  263. }
  264. static void vmcs_write16(unsigned long field, u16 value)
  265. {
  266. vmcs_writel(field, value);
  267. }
  268. static void vmcs_write32(unsigned long field, u32 value)
  269. {
  270. vmcs_writel(field, value);
  271. }
  272. static void vmcs_write64(unsigned long field, u64 value)
  273. {
  274. #ifdef CONFIG_X86_64
  275. vmcs_writel(field, value);
  276. #else
  277. vmcs_writel(field, value);
  278. asm volatile ("");
  279. vmcs_writel(field+1, value >> 32);
  280. #endif
  281. }
  282. static void vmcs_clear_bits(unsigned long field, u32 mask)
  283. {
  284. vmcs_writel(field, vmcs_readl(field) & ~mask);
  285. }
  286. static void vmcs_set_bits(unsigned long field, u32 mask)
  287. {
  288. vmcs_writel(field, vmcs_readl(field) | mask);
  289. }
  290. static void update_exception_bitmap(struct kvm_vcpu *vcpu)
  291. {
  292. u32 eb;
  293. eb = (1u << PF_VECTOR) | (1u << UD_VECTOR);
  294. if (!vcpu->fpu_active)
  295. eb |= 1u << NM_VECTOR;
  296. if (vcpu->guest_debug.enabled)
  297. eb |= 1u << 1;
  298. if (vcpu->rmode.active)
  299. eb = ~0;
  300. vmcs_write32(EXCEPTION_BITMAP, eb);
  301. }
  302. static void reload_tss(void)
  303. {
  304. #ifndef CONFIG_X86_64
  305. /*
  306. * VT restores TR but not its size. Useless.
  307. */
  308. struct descriptor_table gdt;
  309. struct segment_descriptor *descs;
  310. get_gdt(&gdt);
  311. descs = (void *)gdt.base;
  312. descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
  313. load_TR_desc();
  314. #endif
  315. }
  316. static void load_transition_efer(struct vcpu_vmx *vmx)
  317. {
  318. int efer_offset = vmx->msr_offset_efer;
  319. u64 host_efer = vmx->host_msrs[efer_offset].data;
  320. u64 guest_efer = vmx->guest_msrs[efer_offset].data;
  321. u64 ignore_bits;
  322. if (efer_offset < 0)
  323. return;
  324. /*
  325. * NX is emulated; LMA and LME handled by hardware; SCE meaninless
  326. * outside long mode
  327. */
  328. ignore_bits = EFER_NX | EFER_SCE;
  329. #ifdef CONFIG_X86_64
  330. ignore_bits |= EFER_LMA | EFER_LME;
  331. /* SCE is meaningful only in long mode on Intel */
  332. if (guest_efer & EFER_LMA)
  333. ignore_bits &= ~(u64)EFER_SCE;
  334. #endif
  335. if ((guest_efer & ~ignore_bits) == (host_efer & ~ignore_bits))
  336. return;
  337. vmx->host_state.guest_efer_loaded = 1;
  338. guest_efer &= ~ignore_bits;
  339. guest_efer |= host_efer & ignore_bits;
  340. wrmsrl(MSR_EFER, guest_efer);
  341. vmx->vcpu.stat.efer_reload++;
  342. }
  343. static void reload_host_efer(struct vcpu_vmx *vmx)
  344. {
  345. if (vmx->host_state.guest_efer_loaded) {
  346. vmx->host_state.guest_efer_loaded = 0;
  347. load_msrs(vmx->host_msrs + vmx->msr_offset_efer, 1);
  348. }
  349. }
  350. static void vmx_save_host_state(struct kvm_vcpu *vcpu)
  351. {
  352. struct vcpu_vmx *vmx = to_vmx(vcpu);
  353. if (vmx->host_state.loaded)
  354. return;
  355. vmx->host_state.loaded = 1;
  356. /*
  357. * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
  358. * allow segment selectors with cpl > 0 or ti == 1.
  359. */
  360. vmx->host_state.ldt_sel = read_ldt();
  361. vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
  362. vmx->host_state.fs_sel = read_fs();
  363. if (!(vmx->host_state.fs_sel & 7)) {
  364. vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
  365. vmx->host_state.fs_reload_needed = 0;
  366. } else {
  367. vmcs_write16(HOST_FS_SELECTOR, 0);
  368. vmx->host_state.fs_reload_needed = 1;
  369. }
  370. vmx->host_state.gs_sel = read_gs();
  371. if (!(vmx->host_state.gs_sel & 7))
  372. vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
  373. else {
  374. vmcs_write16(HOST_GS_SELECTOR, 0);
  375. vmx->host_state.gs_ldt_reload_needed = 1;
  376. }
  377. #ifdef CONFIG_X86_64
  378. vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
  379. vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
  380. #else
  381. vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
  382. vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
  383. #endif
  384. #ifdef CONFIG_X86_64
  385. if (is_long_mode(&vmx->vcpu))
  386. save_msrs(vmx->host_msrs +
  387. vmx->msr_offset_kernel_gs_base, 1);
  388. #endif
  389. load_msrs(vmx->guest_msrs, vmx->save_nmsrs);
  390. load_transition_efer(vmx);
  391. }
  392. static void vmx_load_host_state(struct vcpu_vmx *vmx)
  393. {
  394. unsigned long flags;
  395. if (!vmx->host_state.loaded)
  396. return;
  397. ++vmx->vcpu.stat.host_state_reload;
  398. vmx->host_state.loaded = 0;
  399. if (vmx->host_state.fs_reload_needed)
  400. load_fs(vmx->host_state.fs_sel);
  401. if (vmx->host_state.gs_ldt_reload_needed) {
  402. load_ldt(vmx->host_state.ldt_sel);
  403. /*
  404. * If we have to reload gs, we must take care to
  405. * preserve our gs base.
  406. */
  407. local_irq_save(flags);
  408. load_gs(vmx->host_state.gs_sel);
  409. #ifdef CONFIG_X86_64
  410. wrmsrl(MSR_GS_BASE, vmcs_readl(HOST_GS_BASE));
  411. #endif
  412. local_irq_restore(flags);
  413. }
  414. reload_tss();
  415. save_msrs(vmx->guest_msrs, vmx->save_nmsrs);
  416. load_msrs(vmx->host_msrs, vmx->save_nmsrs);
  417. reload_host_efer(vmx);
  418. }
  419. /*
  420. * Switches to specified vcpu, until a matching vcpu_put(), but assumes
  421. * vcpu mutex is already taken.
  422. */
  423. static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  424. {
  425. struct vcpu_vmx *vmx = to_vmx(vcpu);
  426. u64 phys_addr = __pa(vmx->vmcs);
  427. u64 tsc_this, delta;
  428. if (vcpu->cpu != cpu) {
  429. vcpu_clear(vmx);
  430. kvm_migrate_apic_timer(vcpu);
  431. }
  432. if (per_cpu(current_vmcs, cpu) != vmx->vmcs) {
  433. u8 error;
  434. per_cpu(current_vmcs, cpu) = vmx->vmcs;
  435. asm volatile (ASM_VMX_VMPTRLD_RAX "; setna %0"
  436. : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
  437. : "cc");
  438. if (error)
  439. printk(KERN_ERR "kvm: vmptrld %p/%llx fail\n",
  440. vmx->vmcs, phys_addr);
  441. }
  442. if (vcpu->cpu != cpu) {
  443. struct descriptor_table dt;
  444. unsigned long sysenter_esp;
  445. vcpu->cpu = cpu;
  446. /*
  447. * Linux uses per-cpu TSS and GDT, so set these when switching
  448. * processors.
  449. */
  450. vmcs_writel(HOST_TR_BASE, read_tr_base()); /* 22.2.4 */
  451. get_gdt(&dt);
  452. vmcs_writel(HOST_GDTR_BASE, dt.base); /* 22.2.4 */
  453. rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
  454. vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
  455. /*
  456. * Make sure the time stamp counter is monotonous.
  457. */
  458. rdtscll(tsc_this);
  459. delta = vcpu->host_tsc - tsc_this;
  460. vmcs_write64(TSC_OFFSET, vmcs_read64(TSC_OFFSET) + delta);
  461. }
  462. }
  463. static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
  464. {
  465. vmx_load_host_state(to_vmx(vcpu));
  466. kvm_put_guest_fpu(vcpu);
  467. }
  468. static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
  469. {
  470. if (vcpu->fpu_active)
  471. return;
  472. vcpu->fpu_active = 1;
  473. vmcs_clear_bits(GUEST_CR0, X86_CR0_TS);
  474. if (vcpu->cr0 & X86_CR0_TS)
  475. vmcs_set_bits(GUEST_CR0, X86_CR0_TS);
  476. update_exception_bitmap(vcpu);
  477. }
  478. static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
  479. {
  480. if (!vcpu->fpu_active)
  481. return;
  482. vcpu->fpu_active = 0;
  483. vmcs_set_bits(GUEST_CR0, X86_CR0_TS);
  484. update_exception_bitmap(vcpu);
  485. }
  486. static void vmx_vcpu_decache(struct kvm_vcpu *vcpu)
  487. {
  488. vcpu_clear(to_vmx(vcpu));
  489. }
  490. static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
  491. {
  492. return vmcs_readl(GUEST_RFLAGS);
  493. }
  494. static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
  495. {
  496. if (vcpu->rmode.active)
  497. rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
  498. vmcs_writel(GUEST_RFLAGS, rflags);
  499. }
  500. static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
  501. {
  502. unsigned long rip;
  503. u32 interruptibility;
  504. rip = vmcs_readl(GUEST_RIP);
  505. rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  506. vmcs_writel(GUEST_RIP, rip);
  507. /*
  508. * We emulated an instruction, so temporary interrupt blocking
  509. * should be removed, if set.
  510. */
  511. interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  512. if (interruptibility & 3)
  513. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
  514. interruptibility & ~3);
  515. vcpu->interrupt_window_open = 1;
  516. }
  517. static void vmx_inject_gp(struct kvm_vcpu *vcpu, unsigned error_code)
  518. {
  519. printk(KERN_DEBUG "inject_general_protection: rip 0x%lx\n",
  520. vmcs_readl(GUEST_RIP));
  521. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
  522. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  523. GP_VECTOR |
  524. INTR_TYPE_EXCEPTION |
  525. INTR_INFO_DELIEVER_CODE_MASK |
  526. INTR_INFO_VALID_MASK);
  527. }
  528. static void vmx_inject_ud(struct kvm_vcpu *vcpu)
  529. {
  530. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  531. UD_VECTOR |
  532. INTR_TYPE_EXCEPTION |
  533. INTR_INFO_VALID_MASK);
  534. }
  535. /*
  536. * Swap MSR entry in host/guest MSR entry array.
  537. */
  538. #ifdef CONFIG_X86_64
  539. static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
  540. {
  541. struct kvm_msr_entry tmp;
  542. tmp = vmx->guest_msrs[to];
  543. vmx->guest_msrs[to] = vmx->guest_msrs[from];
  544. vmx->guest_msrs[from] = tmp;
  545. tmp = vmx->host_msrs[to];
  546. vmx->host_msrs[to] = vmx->host_msrs[from];
  547. vmx->host_msrs[from] = tmp;
  548. }
  549. #endif
  550. /*
  551. * Set up the vmcs to automatically save and restore system
  552. * msrs. Don't touch the 64-bit msrs if the guest is in legacy
  553. * mode, as fiddling with msrs is very expensive.
  554. */
  555. static void setup_msrs(struct vcpu_vmx *vmx)
  556. {
  557. int save_nmsrs;
  558. save_nmsrs = 0;
  559. #ifdef CONFIG_X86_64
  560. if (is_long_mode(&vmx->vcpu)) {
  561. int index;
  562. index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
  563. if (index >= 0)
  564. move_msr_up(vmx, index, save_nmsrs++);
  565. index = __find_msr_index(vmx, MSR_LSTAR);
  566. if (index >= 0)
  567. move_msr_up(vmx, index, save_nmsrs++);
  568. index = __find_msr_index(vmx, MSR_CSTAR);
  569. if (index >= 0)
  570. move_msr_up(vmx, index, save_nmsrs++);
  571. index = __find_msr_index(vmx, MSR_KERNEL_GS_BASE);
  572. if (index >= 0)
  573. move_msr_up(vmx, index, save_nmsrs++);
  574. /*
  575. * MSR_K6_STAR is only needed on long mode guests, and only
  576. * if efer.sce is enabled.
  577. */
  578. index = __find_msr_index(vmx, MSR_K6_STAR);
  579. if ((index >= 0) && (vmx->vcpu.shadow_efer & EFER_SCE))
  580. move_msr_up(vmx, index, save_nmsrs++);
  581. }
  582. #endif
  583. vmx->save_nmsrs = save_nmsrs;
  584. #ifdef CONFIG_X86_64
  585. vmx->msr_offset_kernel_gs_base =
  586. __find_msr_index(vmx, MSR_KERNEL_GS_BASE);
  587. #endif
  588. vmx->msr_offset_efer = __find_msr_index(vmx, MSR_EFER);
  589. }
  590. /*
  591. * reads and returns guest's timestamp counter "register"
  592. * guest_tsc = host_tsc + tsc_offset -- 21.3
  593. */
  594. static u64 guest_read_tsc(void)
  595. {
  596. u64 host_tsc, tsc_offset;
  597. rdtscll(host_tsc);
  598. tsc_offset = vmcs_read64(TSC_OFFSET);
  599. return host_tsc + tsc_offset;
  600. }
  601. /*
  602. * writes 'guest_tsc' into guest's timestamp counter "register"
  603. * guest_tsc = host_tsc + tsc_offset ==> tsc_offset = guest_tsc - host_tsc
  604. */
  605. static void guest_write_tsc(u64 guest_tsc)
  606. {
  607. u64 host_tsc;
  608. rdtscll(host_tsc);
  609. vmcs_write64(TSC_OFFSET, guest_tsc - host_tsc);
  610. }
  611. /*
  612. * Reads an msr value (of 'msr_index') into 'pdata'.
  613. * Returns 0 on success, non-0 otherwise.
  614. * Assumes vcpu_load() was already called.
  615. */
  616. static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
  617. {
  618. u64 data;
  619. struct kvm_msr_entry *msr;
  620. if (!pdata) {
  621. printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
  622. return -EINVAL;
  623. }
  624. switch (msr_index) {
  625. #ifdef CONFIG_X86_64
  626. case MSR_FS_BASE:
  627. data = vmcs_readl(GUEST_FS_BASE);
  628. break;
  629. case MSR_GS_BASE:
  630. data = vmcs_readl(GUEST_GS_BASE);
  631. break;
  632. case MSR_EFER:
  633. return kvm_get_msr_common(vcpu, msr_index, pdata);
  634. #endif
  635. case MSR_IA32_TIME_STAMP_COUNTER:
  636. data = guest_read_tsc();
  637. break;
  638. case MSR_IA32_SYSENTER_CS:
  639. data = vmcs_read32(GUEST_SYSENTER_CS);
  640. break;
  641. case MSR_IA32_SYSENTER_EIP:
  642. data = vmcs_readl(GUEST_SYSENTER_EIP);
  643. break;
  644. case MSR_IA32_SYSENTER_ESP:
  645. data = vmcs_readl(GUEST_SYSENTER_ESP);
  646. break;
  647. default:
  648. msr = find_msr_entry(to_vmx(vcpu), msr_index);
  649. if (msr) {
  650. data = msr->data;
  651. break;
  652. }
  653. return kvm_get_msr_common(vcpu, msr_index, pdata);
  654. }
  655. *pdata = data;
  656. return 0;
  657. }
  658. /*
  659. * Writes msr value into into the appropriate "register".
  660. * Returns 0 on success, non-0 otherwise.
  661. * Assumes vcpu_load() was already called.
  662. */
  663. static int vmx_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
  664. {
  665. struct vcpu_vmx *vmx = to_vmx(vcpu);
  666. struct kvm_msr_entry *msr;
  667. int ret = 0;
  668. switch (msr_index) {
  669. #ifdef CONFIG_X86_64
  670. case MSR_EFER:
  671. ret = kvm_set_msr_common(vcpu, msr_index, data);
  672. if (vmx->host_state.loaded) {
  673. reload_host_efer(vmx);
  674. load_transition_efer(vmx);
  675. }
  676. break;
  677. case MSR_FS_BASE:
  678. vmcs_writel(GUEST_FS_BASE, data);
  679. break;
  680. case MSR_GS_BASE:
  681. vmcs_writel(GUEST_GS_BASE, data);
  682. break;
  683. #endif
  684. case MSR_IA32_SYSENTER_CS:
  685. vmcs_write32(GUEST_SYSENTER_CS, data);
  686. break;
  687. case MSR_IA32_SYSENTER_EIP:
  688. vmcs_writel(GUEST_SYSENTER_EIP, data);
  689. break;
  690. case MSR_IA32_SYSENTER_ESP:
  691. vmcs_writel(GUEST_SYSENTER_ESP, data);
  692. break;
  693. case MSR_IA32_TIME_STAMP_COUNTER:
  694. guest_write_tsc(data);
  695. break;
  696. default:
  697. msr = find_msr_entry(vmx, msr_index);
  698. if (msr) {
  699. msr->data = data;
  700. if (vmx->host_state.loaded)
  701. load_msrs(vmx->guest_msrs, vmx->save_nmsrs);
  702. break;
  703. }
  704. ret = kvm_set_msr_common(vcpu, msr_index, data);
  705. }
  706. return ret;
  707. }
  708. /*
  709. * Sync the rsp and rip registers into the vcpu structure. This allows
  710. * registers to be accessed by indexing vcpu->regs.
  711. */
  712. static void vcpu_load_rsp_rip(struct kvm_vcpu *vcpu)
  713. {
  714. vcpu->regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
  715. vcpu->rip = vmcs_readl(GUEST_RIP);
  716. }
  717. /*
  718. * Syncs rsp and rip back into the vmcs. Should be called after possible
  719. * modification.
  720. */
  721. static void vcpu_put_rsp_rip(struct kvm_vcpu *vcpu)
  722. {
  723. vmcs_writel(GUEST_RSP, vcpu->regs[VCPU_REGS_RSP]);
  724. vmcs_writel(GUEST_RIP, vcpu->rip);
  725. }
  726. static int set_guest_debug(struct kvm_vcpu *vcpu, struct kvm_debug_guest *dbg)
  727. {
  728. unsigned long dr7 = 0x400;
  729. int old_singlestep;
  730. old_singlestep = vcpu->guest_debug.singlestep;
  731. vcpu->guest_debug.enabled = dbg->enabled;
  732. if (vcpu->guest_debug.enabled) {
  733. int i;
  734. dr7 |= 0x200; /* exact */
  735. for (i = 0; i < 4; ++i) {
  736. if (!dbg->breakpoints[i].enabled)
  737. continue;
  738. vcpu->guest_debug.bp[i] = dbg->breakpoints[i].address;
  739. dr7 |= 2 << (i*2); /* global enable */
  740. dr7 |= 0 << (i*4+16); /* execution breakpoint */
  741. }
  742. vcpu->guest_debug.singlestep = dbg->singlestep;
  743. } else
  744. vcpu->guest_debug.singlestep = 0;
  745. if (old_singlestep && !vcpu->guest_debug.singlestep) {
  746. unsigned long flags;
  747. flags = vmcs_readl(GUEST_RFLAGS);
  748. flags &= ~(X86_EFLAGS_TF | X86_EFLAGS_RF);
  749. vmcs_writel(GUEST_RFLAGS, flags);
  750. }
  751. update_exception_bitmap(vcpu);
  752. vmcs_writel(GUEST_DR7, dr7);
  753. return 0;
  754. }
  755. static int vmx_get_irq(struct kvm_vcpu *vcpu)
  756. {
  757. struct vcpu_vmx *vmx = to_vmx(vcpu);
  758. u32 idtv_info_field;
  759. idtv_info_field = vmx->idt_vectoring_info;
  760. if (idtv_info_field & INTR_INFO_VALID_MASK) {
  761. if (is_external_interrupt(idtv_info_field))
  762. return idtv_info_field & VECTORING_INFO_VECTOR_MASK;
  763. else
  764. printk(KERN_DEBUG "pending exception: not handled yet\n");
  765. }
  766. return -1;
  767. }
  768. static __init int cpu_has_kvm_support(void)
  769. {
  770. unsigned long ecx = cpuid_ecx(1);
  771. return test_bit(5, &ecx); /* CPUID.1:ECX.VMX[bit 5] -> VT */
  772. }
  773. static __init int vmx_disabled_by_bios(void)
  774. {
  775. u64 msr;
  776. rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
  777. return (msr & (MSR_IA32_FEATURE_CONTROL_LOCKED |
  778. MSR_IA32_FEATURE_CONTROL_VMXON_ENABLED))
  779. == MSR_IA32_FEATURE_CONTROL_LOCKED;
  780. /* locked but not enabled */
  781. }
  782. static void hardware_enable(void *garbage)
  783. {
  784. int cpu = raw_smp_processor_id();
  785. u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
  786. u64 old;
  787. rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
  788. if ((old & (MSR_IA32_FEATURE_CONTROL_LOCKED |
  789. MSR_IA32_FEATURE_CONTROL_VMXON_ENABLED))
  790. != (MSR_IA32_FEATURE_CONTROL_LOCKED |
  791. MSR_IA32_FEATURE_CONTROL_VMXON_ENABLED))
  792. /* enable and lock */
  793. wrmsrl(MSR_IA32_FEATURE_CONTROL, old |
  794. MSR_IA32_FEATURE_CONTROL_LOCKED |
  795. MSR_IA32_FEATURE_CONTROL_VMXON_ENABLED);
  796. write_cr4(read_cr4() | X86_CR4_VMXE); /* FIXME: not cpu hotplug safe */
  797. asm volatile (ASM_VMX_VMXON_RAX : : "a"(&phys_addr), "m"(phys_addr)
  798. : "memory", "cc");
  799. }
  800. static void hardware_disable(void *garbage)
  801. {
  802. asm volatile (ASM_VMX_VMXOFF : : : "cc");
  803. }
  804. static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
  805. u32 msr, u32 *result)
  806. {
  807. u32 vmx_msr_low, vmx_msr_high;
  808. u32 ctl = ctl_min | ctl_opt;
  809. rdmsr(msr, vmx_msr_low, vmx_msr_high);
  810. ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
  811. ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
  812. /* Ensure minimum (required) set of control bits are supported. */
  813. if (ctl_min & ~ctl)
  814. return -EIO;
  815. *result = ctl;
  816. return 0;
  817. }
  818. static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
  819. {
  820. u32 vmx_msr_low, vmx_msr_high;
  821. u32 min, opt;
  822. u32 _pin_based_exec_control = 0;
  823. u32 _cpu_based_exec_control = 0;
  824. u32 _cpu_based_2nd_exec_control = 0;
  825. u32 _vmexit_control = 0;
  826. u32 _vmentry_control = 0;
  827. min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
  828. opt = 0;
  829. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
  830. &_pin_based_exec_control) < 0)
  831. return -EIO;
  832. min = CPU_BASED_HLT_EXITING |
  833. #ifdef CONFIG_X86_64
  834. CPU_BASED_CR8_LOAD_EXITING |
  835. CPU_BASED_CR8_STORE_EXITING |
  836. #endif
  837. CPU_BASED_USE_IO_BITMAPS |
  838. CPU_BASED_MOV_DR_EXITING |
  839. CPU_BASED_USE_TSC_OFFSETING;
  840. opt = CPU_BASED_TPR_SHADOW |
  841. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
  842. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
  843. &_cpu_based_exec_control) < 0)
  844. return -EIO;
  845. #ifdef CONFIG_X86_64
  846. if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
  847. _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
  848. ~CPU_BASED_CR8_STORE_EXITING;
  849. #endif
  850. if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
  851. min = 0;
  852. opt = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
  853. SECONDARY_EXEC_WBINVD_EXITING;
  854. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS2,
  855. &_cpu_based_2nd_exec_control) < 0)
  856. return -EIO;
  857. }
  858. #ifndef CONFIG_X86_64
  859. if (!(_cpu_based_2nd_exec_control &
  860. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
  861. _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
  862. #endif
  863. min = 0;
  864. #ifdef CONFIG_X86_64
  865. min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
  866. #endif
  867. opt = 0;
  868. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
  869. &_vmexit_control) < 0)
  870. return -EIO;
  871. min = opt = 0;
  872. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
  873. &_vmentry_control) < 0)
  874. return -EIO;
  875. rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
  876. /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
  877. if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
  878. return -EIO;
  879. #ifdef CONFIG_X86_64
  880. /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
  881. if (vmx_msr_high & (1u<<16))
  882. return -EIO;
  883. #endif
  884. /* Require Write-Back (WB) memory type for VMCS accesses. */
  885. if (((vmx_msr_high >> 18) & 15) != 6)
  886. return -EIO;
  887. vmcs_conf->size = vmx_msr_high & 0x1fff;
  888. vmcs_conf->order = get_order(vmcs_config.size);
  889. vmcs_conf->revision_id = vmx_msr_low;
  890. vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
  891. vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
  892. vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
  893. vmcs_conf->vmexit_ctrl = _vmexit_control;
  894. vmcs_conf->vmentry_ctrl = _vmentry_control;
  895. return 0;
  896. }
  897. static struct vmcs *alloc_vmcs_cpu(int cpu)
  898. {
  899. int node = cpu_to_node(cpu);
  900. struct page *pages;
  901. struct vmcs *vmcs;
  902. pages = alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
  903. if (!pages)
  904. return NULL;
  905. vmcs = page_address(pages);
  906. memset(vmcs, 0, vmcs_config.size);
  907. vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
  908. return vmcs;
  909. }
  910. static struct vmcs *alloc_vmcs(void)
  911. {
  912. return alloc_vmcs_cpu(raw_smp_processor_id());
  913. }
  914. static void free_vmcs(struct vmcs *vmcs)
  915. {
  916. free_pages((unsigned long)vmcs, vmcs_config.order);
  917. }
  918. static void free_kvm_area(void)
  919. {
  920. int cpu;
  921. for_each_online_cpu(cpu)
  922. free_vmcs(per_cpu(vmxarea, cpu));
  923. }
  924. static __init int alloc_kvm_area(void)
  925. {
  926. int cpu;
  927. for_each_online_cpu(cpu) {
  928. struct vmcs *vmcs;
  929. vmcs = alloc_vmcs_cpu(cpu);
  930. if (!vmcs) {
  931. free_kvm_area();
  932. return -ENOMEM;
  933. }
  934. per_cpu(vmxarea, cpu) = vmcs;
  935. }
  936. return 0;
  937. }
  938. static __init int hardware_setup(void)
  939. {
  940. if (setup_vmcs_config(&vmcs_config) < 0)
  941. return -EIO;
  942. return alloc_kvm_area();
  943. }
  944. static __exit void hardware_unsetup(void)
  945. {
  946. free_kvm_area();
  947. }
  948. static void fix_pmode_dataseg(int seg, struct kvm_save_segment *save)
  949. {
  950. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  951. if (vmcs_readl(sf->base) == save->base && (save->base & AR_S_MASK)) {
  952. vmcs_write16(sf->selector, save->selector);
  953. vmcs_writel(sf->base, save->base);
  954. vmcs_write32(sf->limit, save->limit);
  955. vmcs_write32(sf->ar_bytes, save->ar);
  956. } else {
  957. u32 dpl = (vmcs_read16(sf->selector) & SELECTOR_RPL_MASK)
  958. << AR_DPL_SHIFT;
  959. vmcs_write32(sf->ar_bytes, 0x93 | dpl);
  960. }
  961. }
  962. static void enter_pmode(struct kvm_vcpu *vcpu)
  963. {
  964. unsigned long flags;
  965. vcpu->rmode.active = 0;
  966. vmcs_writel(GUEST_TR_BASE, vcpu->rmode.tr.base);
  967. vmcs_write32(GUEST_TR_LIMIT, vcpu->rmode.tr.limit);
  968. vmcs_write32(GUEST_TR_AR_BYTES, vcpu->rmode.tr.ar);
  969. flags = vmcs_readl(GUEST_RFLAGS);
  970. flags &= ~(X86_EFLAGS_IOPL | X86_EFLAGS_VM);
  971. flags |= (vcpu->rmode.save_iopl << IOPL_SHIFT);
  972. vmcs_writel(GUEST_RFLAGS, flags);
  973. vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
  974. (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
  975. update_exception_bitmap(vcpu);
  976. fix_pmode_dataseg(VCPU_SREG_ES, &vcpu->rmode.es);
  977. fix_pmode_dataseg(VCPU_SREG_DS, &vcpu->rmode.ds);
  978. fix_pmode_dataseg(VCPU_SREG_GS, &vcpu->rmode.gs);
  979. fix_pmode_dataseg(VCPU_SREG_FS, &vcpu->rmode.fs);
  980. vmcs_write16(GUEST_SS_SELECTOR, 0);
  981. vmcs_write32(GUEST_SS_AR_BYTES, 0x93);
  982. vmcs_write16(GUEST_CS_SELECTOR,
  983. vmcs_read16(GUEST_CS_SELECTOR) & ~SELECTOR_RPL_MASK);
  984. vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
  985. }
  986. static gva_t rmode_tss_base(struct kvm *kvm)
  987. {
  988. if (!kvm->tss_addr) {
  989. gfn_t base_gfn = kvm->memslots[0].base_gfn +
  990. kvm->memslots[0].npages - 3;
  991. return base_gfn << PAGE_SHIFT;
  992. }
  993. return kvm->tss_addr;
  994. }
  995. static void fix_rmode_seg(int seg, struct kvm_save_segment *save)
  996. {
  997. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  998. save->selector = vmcs_read16(sf->selector);
  999. save->base = vmcs_readl(sf->base);
  1000. save->limit = vmcs_read32(sf->limit);
  1001. save->ar = vmcs_read32(sf->ar_bytes);
  1002. vmcs_write16(sf->selector, vmcs_readl(sf->base) >> 4);
  1003. vmcs_write32(sf->limit, 0xffff);
  1004. vmcs_write32(sf->ar_bytes, 0xf3);
  1005. }
  1006. static void enter_rmode(struct kvm_vcpu *vcpu)
  1007. {
  1008. unsigned long flags;
  1009. vcpu->rmode.active = 1;
  1010. vcpu->rmode.tr.base = vmcs_readl(GUEST_TR_BASE);
  1011. vmcs_writel(GUEST_TR_BASE, rmode_tss_base(vcpu->kvm));
  1012. vcpu->rmode.tr.limit = vmcs_read32(GUEST_TR_LIMIT);
  1013. vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
  1014. vcpu->rmode.tr.ar = vmcs_read32(GUEST_TR_AR_BYTES);
  1015. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  1016. flags = vmcs_readl(GUEST_RFLAGS);
  1017. vcpu->rmode.save_iopl = (flags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1018. flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
  1019. vmcs_writel(GUEST_RFLAGS, flags);
  1020. vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
  1021. update_exception_bitmap(vcpu);
  1022. vmcs_write16(GUEST_SS_SELECTOR, vmcs_readl(GUEST_SS_BASE) >> 4);
  1023. vmcs_write32(GUEST_SS_LIMIT, 0xffff);
  1024. vmcs_write32(GUEST_SS_AR_BYTES, 0xf3);
  1025. vmcs_write32(GUEST_CS_AR_BYTES, 0xf3);
  1026. vmcs_write32(GUEST_CS_LIMIT, 0xffff);
  1027. if (vmcs_readl(GUEST_CS_BASE) == 0xffff0000)
  1028. vmcs_writel(GUEST_CS_BASE, 0xf0000);
  1029. vmcs_write16(GUEST_CS_SELECTOR, vmcs_readl(GUEST_CS_BASE) >> 4);
  1030. fix_rmode_seg(VCPU_SREG_ES, &vcpu->rmode.es);
  1031. fix_rmode_seg(VCPU_SREG_DS, &vcpu->rmode.ds);
  1032. fix_rmode_seg(VCPU_SREG_GS, &vcpu->rmode.gs);
  1033. fix_rmode_seg(VCPU_SREG_FS, &vcpu->rmode.fs);
  1034. kvm_mmu_reset_context(vcpu);
  1035. init_rmode_tss(vcpu->kvm);
  1036. }
  1037. #ifdef CONFIG_X86_64
  1038. static void enter_lmode(struct kvm_vcpu *vcpu)
  1039. {
  1040. u32 guest_tr_ar;
  1041. guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
  1042. if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
  1043. printk(KERN_DEBUG "%s: tss fixup for long mode. \n",
  1044. __FUNCTION__);
  1045. vmcs_write32(GUEST_TR_AR_BYTES,
  1046. (guest_tr_ar & ~AR_TYPE_MASK)
  1047. | AR_TYPE_BUSY_64_TSS);
  1048. }
  1049. vcpu->shadow_efer |= EFER_LMA;
  1050. find_msr_entry(to_vmx(vcpu), MSR_EFER)->data |= EFER_LMA | EFER_LME;
  1051. vmcs_write32(VM_ENTRY_CONTROLS,
  1052. vmcs_read32(VM_ENTRY_CONTROLS)
  1053. | VM_ENTRY_IA32E_MODE);
  1054. }
  1055. static void exit_lmode(struct kvm_vcpu *vcpu)
  1056. {
  1057. vcpu->shadow_efer &= ~EFER_LMA;
  1058. vmcs_write32(VM_ENTRY_CONTROLS,
  1059. vmcs_read32(VM_ENTRY_CONTROLS)
  1060. & ~VM_ENTRY_IA32E_MODE);
  1061. }
  1062. #endif
  1063. static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
  1064. {
  1065. vcpu->cr4 &= KVM_GUEST_CR4_MASK;
  1066. vcpu->cr4 |= vmcs_readl(GUEST_CR4) & ~KVM_GUEST_CR4_MASK;
  1067. }
  1068. static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  1069. {
  1070. vmx_fpu_deactivate(vcpu);
  1071. if (vcpu->rmode.active && (cr0 & X86_CR0_PE))
  1072. enter_pmode(vcpu);
  1073. if (!vcpu->rmode.active && !(cr0 & X86_CR0_PE))
  1074. enter_rmode(vcpu);
  1075. #ifdef CONFIG_X86_64
  1076. if (vcpu->shadow_efer & EFER_LME) {
  1077. if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
  1078. enter_lmode(vcpu);
  1079. if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
  1080. exit_lmode(vcpu);
  1081. }
  1082. #endif
  1083. vmcs_writel(CR0_READ_SHADOW, cr0);
  1084. vmcs_writel(GUEST_CR0,
  1085. (cr0 & ~KVM_GUEST_CR0_MASK) | KVM_VM_CR0_ALWAYS_ON);
  1086. vcpu->cr0 = cr0;
  1087. if (!(cr0 & X86_CR0_TS) || !(cr0 & X86_CR0_PE))
  1088. vmx_fpu_activate(vcpu);
  1089. }
  1090. static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
  1091. {
  1092. vmcs_writel(GUEST_CR3, cr3);
  1093. if (vcpu->cr0 & X86_CR0_PE)
  1094. vmx_fpu_deactivate(vcpu);
  1095. }
  1096. static void vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  1097. {
  1098. vmcs_writel(CR4_READ_SHADOW, cr4);
  1099. vmcs_writel(GUEST_CR4, cr4 | (vcpu->rmode.active ?
  1100. KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON));
  1101. vcpu->cr4 = cr4;
  1102. }
  1103. #ifdef CONFIG_X86_64
  1104. static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
  1105. {
  1106. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1107. struct kvm_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
  1108. vcpu->shadow_efer = efer;
  1109. if (efer & EFER_LMA) {
  1110. vmcs_write32(VM_ENTRY_CONTROLS,
  1111. vmcs_read32(VM_ENTRY_CONTROLS) |
  1112. VM_ENTRY_IA32E_MODE);
  1113. msr->data = efer;
  1114. } else {
  1115. vmcs_write32(VM_ENTRY_CONTROLS,
  1116. vmcs_read32(VM_ENTRY_CONTROLS) &
  1117. ~VM_ENTRY_IA32E_MODE);
  1118. msr->data = efer & ~EFER_LME;
  1119. }
  1120. setup_msrs(vmx);
  1121. }
  1122. #endif
  1123. static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
  1124. {
  1125. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1126. return vmcs_readl(sf->base);
  1127. }
  1128. static void vmx_get_segment(struct kvm_vcpu *vcpu,
  1129. struct kvm_segment *var, int seg)
  1130. {
  1131. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1132. u32 ar;
  1133. var->base = vmcs_readl(sf->base);
  1134. var->limit = vmcs_read32(sf->limit);
  1135. var->selector = vmcs_read16(sf->selector);
  1136. ar = vmcs_read32(sf->ar_bytes);
  1137. if (ar & AR_UNUSABLE_MASK)
  1138. ar = 0;
  1139. var->type = ar & 15;
  1140. var->s = (ar >> 4) & 1;
  1141. var->dpl = (ar >> 5) & 3;
  1142. var->present = (ar >> 7) & 1;
  1143. var->avl = (ar >> 12) & 1;
  1144. var->l = (ar >> 13) & 1;
  1145. var->db = (ar >> 14) & 1;
  1146. var->g = (ar >> 15) & 1;
  1147. var->unusable = (ar >> 16) & 1;
  1148. }
  1149. static u32 vmx_segment_access_rights(struct kvm_segment *var)
  1150. {
  1151. u32 ar;
  1152. if (var->unusable)
  1153. ar = 1 << 16;
  1154. else {
  1155. ar = var->type & 15;
  1156. ar |= (var->s & 1) << 4;
  1157. ar |= (var->dpl & 3) << 5;
  1158. ar |= (var->present & 1) << 7;
  1159. ar |= (var->avl & 1) << 12;
  1160. ar |= (var->l & 1) << 13;
  1161. ar |= (var->db & 1) << 14;
  1162. ar |= (var->g & 1) << 15;
  1163. }
  1164. if (ar == 0) /* a 0 value means unusable */
  1165. ar = AR_UNUSABLE_MASK;
  1166. return ar;
  1167. }
  1168. static void vmx_set_segment(struct kvm_vcpu *vcpu,
  1169. struct kvm_segment *var, int seg)
  1170. {
  1171. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1172. u32 ar;
  1173. if (vcpu->rmode.active && seg == VCPU_SREG_TR) {
  1174. vcpu->rmode.tr.selector = var->selector;
  1175. vcpu->rmode.tr.base = var->base;
  1176. vcpu->rmode.tr.limit = var->limit;
  1177. vcpu->rmode.tr.ar = vmx_segment_access_rights(var);
  1178. return;
  1179. }
  1180. vmcs_writel(sf->base, var->base);
  1181. vmcs_write32(sf->limit, var->limit);
  1182. vmcs_write16(sf->selector, var->selector);
  1183. if (vcpu->rmode.active && var->s) {
  1184. /*
  1185. * Hack real-mode segments into vm86 compatibility.
  1186. */
  1187. if (var->base == 0xffff0000 && var->selector == 0xf000)
  1188. vmcs_writel(sf->base, 0xf0000);
  1189. ar = 0xf3;
  1190. } else
  1191. ar = vmx_segment_access_rights(var);
  1192. vmcs_write32(sf->ar_bytes, ar);
  1193. }
  1194. static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
  1195. {
  1196. u32 ar = vmcs_read32(GUEST_CS_AR_BYTES);
  1197. *db = (ar >> 14) & 1;
  1198. *l = (ar >> 13) & 1;
  1199. }
  1200. static void vmx_get_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  1201. {
  1202. dt->limit = vmcs_read32(GUEST_IDTR_LIMIT);
  1203. dt->base = vmcs_readl(GUEST_IDTR_BASE);
  1204. }
  1205. static void vmx_set_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  1206. {
  1207. vmcs_write32(GUEST_IDTR_LIMIT, dt->limit);
  1208. vmcs_writel(GUEST_IDTR_BASE, dt->base);
  1209. }
  1210. static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  1211. {
  1212. dt->limit = vmcs_read32(GUEST_GDTR_LIMIT);
  1213. dt->base = vmcs_readl(GUEST_GDTR_BASE);
  1214. }
  1215. static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  1216. {
  1217. vmcs_write32(GUEST_GDTR_LIMIT, dt->limit);
  1218. vmcs_writel(GUEST_GDTR_BASE, dt->base);
  1219. }
  1220. static int init_rmode_tss(struct kvm *kvm)
  1221. {
  1222. gfn_t fn = rmode_tss_base(kvm) >> PAGE_SHIFT;
  1223. u16 data = 0;
  1224. int r;
  1225. r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
  1226. if (r < 0)
  1227. return 0;
  1228. data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
  1229. r = kvm_write_guest_page(kvm, fn++, &data, 0x66, sizeof(u16));
  1230. if (r < 0)
  1231. return 0;
  1232. r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
  1233. if (r < 0)
  1234. return 0;
  1235. r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
  1236. if (r < 0)
  1237. return 0;
  1238. data = ~0;
  1239. r = kvm_write_guest_page(kvm, fn, &data, RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
  1240. sizeof(u8));
  1241. if (r < 0)
  1242. return 0;
  1243. return 1;
  1244. }
  1245. static void seg_setup(int seg)
  1246. {
  1247. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1248. vmcs_write16(sf->selector, 0);
  1249. vmcs_writel(sf->base, 0);
  1250. vmcs_write32(sf->limit, 0xffff);
  1251. vmcs_write32(sf->ar_bytes, 0x93);
  1252. }
  1253. static int alloc_apic_access_page(struct kvm *kvm)
  1254. {
  1255. struct kvm_userspace_memory_region kvm_userspace_mem;
  1256. int r = 0;
  1257. mutex_lock(&kvm->lock);
  1258. if (kvm->apic_access_page)
  1259. goto out;
  1260. kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT;
  1261. kvm_userspace_mem.flags = 0;
  1262. kvm_userspace_mem.guest_phys_addr = 0xfee00000ULL;
  1263. kvm_userspace_mem.memory_size = PAGE_SIZE;
  1264. r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, 0);
  1265. if (r)
  1266. goto out;
  1267. kvm->apic_access_page = gfn_to_page(kvm, 0xfee00);
  1268. out:
  1269. mutex_unlock(&kvm->lock);
  1270. return r;
  1271. }
  1272. /*
  1273. * Sets up the vmcs for emulated real mode.
  1274. */
  1275. static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
  1276. {
  1277. u32 host_sysenter_cs;
  1278. u32 junk;
  1279. unsigned long a;
  1280. struct descriptor_table dt;
  1281. int i;
  1282. unsigned long kvm_vmx_return;
  1283. u32 exec_control;
  1284. /* I/O */
  1285. vmcs_write64(IO_BITMAP_A, page_to_phys(vmx_io_bitmap_a));
  1286. vmcs_write64(IO_BITMAP_B, page_to_phys(vmx_io_bitmap_b));
  1287. vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
  1288. /* Control */
  1289. vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
  1290. vmcs_config.pin_based_exec_ctrl);
  1291. exec_control = vmcs_config.cpu_based_exec_ctrl;
  1292. if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) {
  1293. exec_control &= ~CPU_BASED_TPR_SHADOW;
  1294. #ifdef CONFIG_X86_64
  1295. exec_control |= CPU_BASED_CR8_STORE_EXITING |
  1296. CPU_BASED_CR8_LOAD_EXITING;
  1297. #endif
  1298. }
  1299. if (!vm_need_secondary_exec_ctrls(vmx->vcpu.kvm))
  1300. exec_control &= ~CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
  1301. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
  1302. if (vm_need_secondary_exec_ctrls(vmx->vcpu.kvm))
  1303. vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
  1304. vmcs_config.cpu_based_2nd_exec_ctrl);
  1305. vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, !!bypass_guest_pf);
  1306. vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, !!bypass_guest_pf);
  1307. vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
  1308. vmcs_writel(HOST_CR0, read_cr0()); /* 22.2.3 */
  1309. vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
  1310. vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
  1311. vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
  1312. vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  1313. vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  1314. vmcs_write16(HOST_FS_SELECTOR, read_fs()); /* 22.2.4 */
  1315. vmcs_write16(HOST_GS_SELECTOR, read_gs()); /* 22.2.4 */
  1316. vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  1317. #ifdef CONFIG_X86_64
  1318. rdmsrl(MSR_FS_BASE, a);
  1319. vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
  1320. rdmsrl(MSR_GS_BASE, a);
  1321. vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
  1322. #else
  1323. vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
  1324. vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
  1325. #endif
  1326. vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
  1327. get_idt(&dt);
  1328. vmcs_writel(HOST_IDTR_BASE, dt.base); /* 22.2.4 */
  1329. asm("mov $.Lkvm_vmx_return, %0" : "=r"(kvm_vmx_return));
  1330. vmcs_writel(HOST_RIP, kvm_vmx_return); /* 22.2.5 */
  1331. vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
  1332. vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
  1333. vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
  1334. rdmsr(MSR_IA32_SYSENTER_CS, host_sysenter_cs, junk);
  1335. vmcs_write32(HOST_IA32_SYSENTER_CS, host_sysenter_cs);
  1336. rdmsrl(MSR_IA32_SYSENTER_ESP, a);
  1337. vmcs_writel(HOST_IA32_SYSENTER_ESP, a); /* 22.2.3 */
  1338. rdmsrl(MSR_IA32_SYSENTER_EIP, a);
  1339. vmcs_writel(HOST_IA32_SYSENTER_EIP, a); /* 22.2.3 */
  1340. for (i = 0; i < NR_VMX_MSR; ++i) {
  1341. u32 index = vmx_msr_index[i];
  1342. u32 data_low, data_high;
  1343. u64 data;
  1344. int j = vmx->nmsrs;
  1345. if (rdmsr_safe(index, &data_low, &data_high) < 0)
  1346. continue;
  1347. if (wrmsr_safe(index, data_low, data_high) < 0)
  1348. continue;
  1349. data = data_low | ((u64)data_high << 32);
  1350. vmx->host_msrs[j].index = index;
  1351. vmx->host_msrs[j].reserved = 0;
  1352. vmx->host_msrs[j].data = data;
  1353. vmx->guest_msrs[j] = vmx->host_msrs[j];
  1354. ++vmx->nmsrs;
  1355. }
  1356. vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
  1357. /* 22.2.1, 20.8.1 */
  1358. vmcs_write32(VM_ENTRY_CONTROLS, vmcs_config.vmentry_ctrl);
  1359. vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
  1360. vmcs_writel(CR4_GUEST_HOST_MASK, KVM_GUEST_CR4_MASK);
  1361. if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
  1362. if (alloc_apic_access_page(vmx->vcpu.kvm) != 0)
  1363. return -ENOMEM;
  1364. return 0;
  1365. }
  1366. static int vmx_vcpu_reset(struct kvm_vcpu *vcpu)
  1367. {
  1368. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1369. u64 msr;
  1370. int ret;
  1371. if (!init_rmode_tss(vmx->vcpu.kvm)) {
  1372. ret = -ENOMEM;
  1373. goto out;
  1374. }
  1375. vmx->vcpu.rmode.active = 0;
  1376. vmx->vcpu.regs[VCPU_REGS_RDX] = get_rdx_init_val();
  1377. set_cr8(&vmx->vcpu, 0);
  1378. msr = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
  1379. if (vmx->vcpu.vcpu_id == 0)
  1380. msr |= MSR_IA32_APICBASE_BSP;
  1381. kvm_set_apic_base(&vmx->vcpu, msr);
  1382. fx_init(&vmx->vcpu);
  1383. /*
  1384. * GUEST_CS_BASE should really be 0xffff0000, but VT vm86 mode
  1385. * insists on having GUEST_CS_BASE == GUEST_CS_SELECTOR << 4. Sigh.
  1386. */
  1387. if (vmx->vcpu.vcpu_id == 0) {
  1388. vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
  1389. vmcs_writel(GUEST_CS_BASE, 0x000f0000);
  1390. } else {
  1391. vmcs_write16(GUEST_CS_SELECTOR, vmx->vcpu.sipi_vector << 8);
  1392. vmcs_writel(GUEST_CS_BASE, vmx->vcpu.sipi_vector << 12);
  1393. }
  1394. vmcs_write32(GUEST_CS_LIMIT, 0xffff);
  1395. vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
  1396. seg_setup(VCPU_SREG_DS);
  1397. seg_setup(VCPU_SREG_ES);
  1398. seg_setup(VCPU_SREG_FS);
  1399. seg_setup(VCPU_SREG_GS);
  1400. seg_setup(VCPU_SREG_SS);
  1401. vmcs_write16(GUEST_TR_SELECTOR, 0);
  1402. vmcs_writel(GUEST_TR_BASE, 0);
  1403. vmcs_write32(GUEST_TR_LIMIT, 0xffff);
  1404. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  1405. vmcs_write16(GUEST_LDTR_SELECTOR, 0);
  1406. vmcs_writel(GUEST_LDTR_BASE, 0);
  1407. vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
  1408. vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
  1409. vmcs_write32(GUEST_SYSENTER_CS, 0);
  1410. vmcs_writel(GUEST_SYSENTER_ESP, 0);
  1411. vmcs_writel(GUEST_SYSENTER_EIP, 0);
  1412. vmcs_writel(GUEST_RFLAGS, 0x02);
  1413. if (vmx->vcpu.vcpu_id == 0)
  1414. vmcs_writel(GUEST_RIP, 0xfff0);
  1415. else
  1416. vmcs_writel(GUEST_RIP, 0);
  1417. vmcs_writel(GUEST_RSP, 0);
  1418. /* todo: dr0 = dr1 = dr2 = dr3 = 0; dr6 = 0xffff0ff0 */
  1419. vmcs_writel(GUEST_DR7, 0x400);
  1420. vmcs_writel(GUEST_GDTR_BASE, 0);
  1421. vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
  1422. vmcs_writel(GUEST_IDTR_BASE, 0);
  1423. vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
  1424. vmcs_write32(GUEST_ACTIVITY_STATE, 0);
  1425. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
  1426. vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
  1427. guest_write_tsc(0);
  1428. /* Special registers */
  1429. vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
  1430. setup_msrs(vmx);
  1431. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
  1432. if (cpu_has_vmx_tpr_shadow()) {
  1433. vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
  1434. if (vm_need_tpr_shadow(vmx->vcpu.kvm))
  1435. vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
  1436. page_to_phys(vmx->vcpu.apic->regs_page));
  1437. vmcs_write32(TPR_THRESHOLD, 0);
  1438. }
  1439. if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
  1440. vmcs_write64(APIC_ACCESS_ADDR,
  1441. page_to_phys(vmx->vcpu.kvm->apic_access_page));
  1442. vmx->vcpu.cr0 = 0x60000010;
  1443. vmx_set_cr0(&vmx->vcpu, vmx->vcpu.cr0); /* enter rmode */
  1444. vmx_set_cr4(&vmx->vcpu, 0);
  1445. #ifdef CONFIG_X86_64
  1446. vmx_set_efer(&vmx->vcpu, 0);
  1447. #endif
  1448. vmx_fpu_activate(&vmx->vcpu);
  1449. update_exception_bitmap(&vmx->vcpu);
  1450. return 0;
  1451. out:
  1452. return ret;
  1453. }
  1454. static void vmx_inject_irq(struct kvm_vcpu *vcpu, int irq)
  1455. {
  1456. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1457. if (vcpu->rmode.active) {
  1458. vmx->rmode.irq.pending = true;
  1459. vmx->rmode.irq.vector = irq;
  1460. vmx->rmode.irq.rip = vmcs_readl(GUEST_RIP);
  1461. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  1462. irq | INTR_TYPE_SOFT_INTR | INTR_INFO_VALID_MASK);
  1463. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN, 1);
  1464. vmcs_writel(GUEST_RIP, vmx->rmode.irq.rip - 1);
  1465. return;
  1466. }
  1467. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  1468. irq | INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
  1469. }
  1470. static void kvm_do_inject_irq(struct kvm_vcpu *vcpu)
  1471. {
  1472. int word_index = __ffs(vcpu->irq_summary);
  1473. int bit_index = __ffs(vcpu->irq_pending[word_index]);
  1474. int irq = word_index * BITS_PER_LONG + bit_index;
  1475. clear_bit(bit_index, &vcpu->irq_pending[word_index]);
  1476. if (!vcpu->irq_pending[word_index])
  1477. clear_bit(word_index, &vcpu->irq_summary);
  1478. vmx_inject_irq(vcpu, irq);
  1479. }
  1480. static void do_interrupt_requests(struct kvm_vcpu *vcpu,
  1481. struct kvm_run *kvm_run)
  1482. {
  1483. u32 cpu_based_vm_exec_control;
  1484. vcpu->interrupt_window_open =
  1485. ((vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
  1486. (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & 3) == 0);
  1487. if (vcpu->interrupt_window_open &&
  1488. vcpu->irq_summary &&
  1489. !(vmcs_read32(VM_ENTRY_INTR_INFO_FIELD) & INTR_INFO_VALID_MASK))
  1490. /*
  1491. * If interrupts enabled, and not blocked by sti or mov ss. Good.
  1492. */
  1493. kvm_do_inject_irq(vcpu);
  1494. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  1495. if (!vcpu->interrupt_window_open &&
  1496. (vcpu->irq_summary || kvm_run->request_interrupt_window))
  1497. /*
  1498. * Interrupts blocked. Wait for unblock.
  1499. */
  1500. cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
  1501. else
  1502. cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
  1503. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  1504. }
  1505. static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
  1506. {
  1507. int ret;
  1508. struct kvm_userspace_memory_region tss_mem = {
  1509. .slot = 8,
  1510. .guest_phys_addr = addr,
  1511. .memory_size = PAGE_SIZE * 3,
  1512. .flags = 0,
  1513. };
  1514. ret = kvm_set_memory_region(kvm, &tss_mem, 0);
  1515. if (ret)
  1516. return ret;
  1517. kvm->tss_addr = addr;
  1518. return 0;
  1519. }
  1520. static void kvm_guest_debug_pre(struct kvm_vcpu *vcpu)
  1521. {
  1522. struct kvm_guest_debug *dbg = &vcpu->guest_debug;
  1523. set_debugreg(dbg->bp[0], 0);
  1524. set_debugreg(dbg->bp[1], 1);
  1525. set_debugreg(dbg->bp[2], 2);
  1526. set_debugreg(dbg->bp[3], 3);
  1527. if (dbg->singlestep) {
  1528. unsigned long flags;
  1529. flags = vmcs_readl(GUEST_RFLAGS);
  1530. flags |= X86_EFLAGS_TF | X86_EFLAGS_RF;
  1531. vmcs_writel(GUEST_RFLAGS, flags);
  1532. }
  1533. }
  1534. static int handle_rmode_exception(struct kvm_vcpu *vcpu,
  1535. int vec, u32 err_code)
  1536. {
  1537. if (!vcpu->rmode.active)
  1538. return 0;
  1539. /*
  1540. * Instruction with address size override prefix opcode 0x67
  1541. * Cause the #SS fault with 0 error code in VM86 mode.
  1542. */
  1543. if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0)
  1544. if (emulate_instruction(vcpu, NULL, 0, 0, 0) == EMULATE_DONE)
  1545. return 1;
  1546. return 0;
  1547. }
  1548. static int handle_exception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1549. {
  1550. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1551. u32 intr_info, error_code;
  1552. unsigned long cr2, rip;
  1553. u32 vect_info;
  1554. enum emulation_result er;
  1555. vect_info = vmx->idt_vectoring_info;
  1556. intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  1557. if ((vect_info & VECTORING_INFO_VALID_MASK) &&
  1558. !is_page_fault(intr_info))
  1559. printk(KERN_ERR "%s: unexpected, vectoring info 0x%x "
  1560. "intr info 0x%x\n", __FUNCTION__, vect_info, intr_info);
  1561. if (!irqchip_in_kernel(vcpu->kvm) && is_external_interrupt(vect_info)) {
  1562. int irq = vect_info & VECTORING_INFO_VECTOR_MASK;
  1563. set_bit(irq, vcpu->irq_pending);
  1564. set_bit(irq / BITS_PER_LONG, &vcpu->irq_summary);
  1565. }
  1566. if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == 0x200) /* nmi */
  1567. return 1; /* already handled by vmx_vcpu_run() */
  1568. if (is_no_device(intr_info)) {
  1569. vmx_fpu_activate(vcpu);
  1570. return 1;
  1571. }
  1572. if (is_invalid_opcode(intr_info)) {
  1573. er = emulate_instruction(vcpu, kvm_run, 0, 0, 0);
  1574. if (er != EMULATE_DONE)
  1575. vmx_inject_ud(vcpu);
  1576. return 1;
  1577. }
  1578. error_code = 0;
  1579. rip = vmcs_readl(GUEST_RIP);
  1580. if (intr_info & INTR_INFO_DELIEVER_CODE_MASK)
  1581. error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
  1582. if (is_page_fault(intr_info)) {
  1583. cr2 = vmcs_readl(EXIT_QUALIFICATION);
  1584. return kvm_mmu_page_fault(vcpu, cr2, error_code);
  1585. }
  1586. if (vcpu->rmode.active &&
  1587. handle_rmode_exception(vcpu, intr_info & INTR_INFO_VECTOR_MASK,
  1588. error_code)) {
  1589. if (vcpu->halt_request) {
  1590. vcpu->halt_request = 0;
  1591. return kvm_emulate_halt(vcpu);
  1592. }
  1593. return 1;
  1594. }
  1595. if ((intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK)) ==
  1596. (INTR_TYPE_EXCEPTION | 1)) {
  1597. kvm_run->exit_reason = KVM_EXIT_DEBUG;
  1598. return 0;
  1599. }
  1600. kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
  1601. kvm_run->ex.exception = intr_info & INTR_INFO_VECTOR_MASK;
  1602. kvm_run->ex.error_code = error_code;
  1603. return 0;
  1604. }
  1605. static int handle_external_interrupt(struct kvm_vcpu *vcpu,
  1606. struct kvm_run *kvm_run)
  1607. {
  1608. ++vcpu->stat.irq_exits;
  1609. return 1;
  1610. }
  1611. static int handle_triple_fault(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1612. {
  1613. kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
  1614. return 0;
  1615. }
  1616. static int handle_io(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1617. {
  1618. unsigned long exit_qualification;
  1619. int size, down, in, string, rep;
  1620. unsigned port;
  1621. ++vcpu->stat.io_exits;
  1622. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  1623. string = (exit_qualification & 16) != 0;
  1624. if (string) {
  1625. if (emulate_instruction(vcpu,
  1626. kvm_run, 0, 0, 0) == EMULATE_DO_MMIO)
  1627. return 0;
  1628. return 1;
  1629. }
  1630. size = (exit_qualification & 7) + 1;
  1631. in = (exit_qualification & 8) != 0;
  1632. down = (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_DF) != 0;
  1633. rep = (exit_qualification & 32) != 0;
  1634. port = exit_qualification >> 16;
  1635. return kvm_emulate_pio(vcpu, kvm_run, in, size, port);
  1636. }
  1637. static void
  1638. vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
  1639. {
  1640. /*
  1641. * Patch in the VMCALL instruction:
  1642. */
  1643. hypercall[0] = 0x0f;
  1644. hypercall[1] = 0x01;
  1645. hypercall[2] = 0xc1;
  1646. }
  1647. static int handle_cr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1648. {
  1649. unsigned long exit_qualification;
  1650. int cr;
  1651. int reg;
  1652. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  1653. cr = exit_qualification & 15;
  1654. reg = (exit_qualification >> 8) & 15;
  1655. switch ((exit_qualification >> 4) & 3) {
  1656. case 0: /* mov to cr */
  1657. switch (cr) {
  1658. case 0:
  1659. vcpu_load_rsp_rip(vcpu);
  1660. set_cr0(vcpu, vcpu->regs[reg]);
  1661. skip_emulated_instruction(vcpu);
  1662. return 1;
  1663. case 3:
  1664. vcpu_load_rsp_rip(vcpu);
  1665. set_cr3(vcpu, vcpu->regs[reg]);
  1666. skip_emulated_instruction(vcpu);
  1667. return 1;
  1668. case 4:
  1669. vcpu_load_rsp_rip(vcpu);
  1670. set_cr4(vcpu, vcpu->regs[reg]);
  1671. skip_emulated_instruction(vcpu);
  1672. return 1;
  1673. case 8:
  1674. vcpu_load_rsp_rip(vcpu);
  1675. set_cr8(vcpu, vcpu->regs[reg]);
  1676. skip_emulated_instruction(vcpu);
  1677. kvm_run->exit_reason = KVM_EXIT_SET_TPR;
  1678. return 0;
  1679. };
  1680. break;
  1681. case 2: /* clts */
  1682. vcpu_load_rsp_rip(vcpu);
  1683. vmx_fpu_deactivate(vcpu);
  1684. vcpu->cr0 &= ~X86_CR0_TS;
  1685. vmcs_writel(CR0_READ_SHADOW, vcpu->cr0);
  1686. vmx_fpu_activate(vcpu);
  1687. skip_emulated_instruction(vcpu);
  1688. return 1;
  1689. case 1: /*mov from cr*/
  1690. switch (cr) {
  1691. case 3:
  1692. vcpu_load_rsp_rip(vcpu);
  1693. vcpu->regs[reg] = vcpu->cr3;
  1694. vcpu_put_rsp_rip(vcpu);
  1695. skip_emulated_instruction(vcpu);
  1696. return 1;
  1697. case 8:
  1698. vcpu_load_rsp_rip(vcpu);
  1699. vcpu->regs[reg] = get_cr8(vcpu);
  1700. vcpu_put_rsp_rip(vcpu);
  1701. skip_emulated_instruction(vcpu);
  1702. return 1;
  1703. }
  1704. break;
  1705. case 3: /* lmsw */
  1706. lmsw(vcpu, (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f);
  1707. skip_emulated_instruction(vcpu);
  1708. return 1;
  1709. default:
  1710. break;
  1711. }
  1712. kvm_run->exit_reason = 0;
  1713. pr_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
  1714. (int)(exit_qualification >> 4) & 3, cr);
  1715. return 0;
  1716. }
  1717. static int handle_dr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1718. {
  1719. unsigned long exit_qualification;
  1720. unsigned long val;
  1721. int dr, reg;
  1722. /*
  1723. * FIXME: this code assumes the host is debugging the guest.
  1724. * need to deal with guest debugging itself too.
  1725. */
  1726. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  1727. dr = exit_qualification & 7;
  1728. reg = (exit_qualification >> 8) & 15;
  1729. vcpu_load_rsp_rip(vcpu);
  1730. if (exit_qualification & 16) {
  1731. /* mov from dr */
  1732. switch (dr) {
  1733. case 6:
  1734. val = 0xffff0ff0;
  1735. break;
  1736. case 7:
  1737. val = 0x400;
  1738. break;
  1739. default:
  1740. val = 0;
  1741. }
  1742. vcpu->regs[reg] = val;
  1743. } else {
  1744. /* mov to dr */
  1745. }
  1746. vcpu_put_rsp_rip(vcpu);
  1747. skip_emulated_instruction(vcpu);
  1748. return 1;
  1749. }
  1750. static int handle_cpuid(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1751. {
  1752. kvm_emulate_cpuid(vcpu);
  1753. return 1;
  1754. }
  1755. static int handle_rdmsr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1756. {
  1757. u32 ecx = vcpu->regs[VCPU_REGS_RCX];
  1758. u64 data;
  1759. if (vmx_get_msr(vcpu, ecx, &data)) {
  1760. vmx_inject_gp(vcpu, 0);
  1761. return 1;
  1762. }
  1763. /* FIXME: handling of bits 32:63 of rax, rdx */
  1764. vcpu->regs[VCPU_REGS_RAX] = data & -1u;
  1765. vcpu->regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
  1766. skip_emulated_instruction(vcpu);
  1767. return 1;
  1768. }
  1769. static int handle_wrmsr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1770. {
  1771. u32 ecx = vcpu->regs[VCPU_REGS_RCX];
  1772. u64 data = (vcpu->regs[VCPU_REGS_RAX] & -1u)
  1773. | ((u64)(vcpu->regs[VCPU_REGS_RDX] & -1u) << 32);
  1774. if (vmx_set_msr(vcpu, ecx, data) != 0) {
  1775. vmx_inject_gp(vcpu, 0);
  1776. return 1;
  1777. }
  1778. skip_emulated_instruction(vcpu);
  1779. return 1;
  1780. }
  1781. static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu,
  1782. struct kvm_run *kvm_run)
  1783. {
  1784. return 1;
  1785. }
  1786. static int handle_interrupt_window(struct kvm_vcpu *vcpu,
  1787. struct kvm_run *kvm_run)
  1788. {
  1789. u32 cpu_based_vm_exec_control;
  1790. /* clear pending irq */
  1791. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  1792. cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
  1793. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  1794. /*
  1795. * If the user space waits to inject interrupts, exit as soon as
  1796. * possible
  1797. */
  1798. if (kvm_run->request_interrupt_window &&
  1799. !vcpu->irq_summary) {
  1800. kvm_run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
  1801. ++vcpu->stat.irq_window_exits;
  1802. return 0;
  1803. }
  1804. return 1;
  1805. }
  1806. static int handle_halt(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1807. {
  1808. skip_emulated_instruction(vcpu);
  1809. return kvm_emulate_halt(vcpu);
  1810. }
  1811. static int handle_vmcall(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1812. {
  1813. skip_emulated_instruction(vcpu);
  1814. kvm_emulate_hypercall(vcpu);
  1815. return 1;
  1816. }
  1817. static int handle_wbinvd(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1818. {
  1819. skip_emulated_instruction(vcpu);
  1820. /* TODO: Add support for VT-d/pass-through device */
  1821. return 1;
  1822. }
  1823. static int handle_apic_access(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1824. {
  1825. u64 exit_qualification;
  1826. enum emulation_result er;
  1827. unsigned long offset;
  1828. exit_qualification = vmcs_read64(EXIT_QUALIFICATION);
  1829. offset = exit_qualification & 0xffful;
  1830. er = emulate_instruction(vcpu, kvm_run, 0, 0, 0);
  1831. if (er != EMULATE_DONE) {
  1832. printk(KERN_ERR
  1833. "Fail to handle apic access vmexit! Offset is 0x%lx\n",
  1834. offset);
  1835. return -ENOTSUPP;
  1836. }
  1837. return 1;
  1838. }
  1839. /*
  1840. * The exit handlers return 1 if the exit was handled fully and guest execution
  1841. * may resume. Otherwise they set the kvm_run parameter to indicate what needs
  1842. * to be done to userspace and return 0.
  1843. */
  1844. static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu,
  1845. struct kvm_run *kvm_run) = {
  1846. [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
  1847. [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
  1848. [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
  1849. [EXIT_REASON_IO_INSTRUCTION] = handle_io,
  1850. [EXIT_REASON_CR_ACCESS] = handle_cr,
  1851. [EXIT_REASON_DR_ACCESS] = handle_dr,
  1852. [EXIT_REASON_CPUID] = handle_cpuid,
  1853. [EXIT_REASON_MSR_READ] = handle_rdmsr,
  1854. [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
  1855. [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
  1856. [EXIT_REASON_HLT] = handle_halt,
  1857. [EXIT_REASON_VMCALL] = handle_vmcall,
  1858. [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
  1859. [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
  1860. [EXIT_REASON_WBINVD] = handle_wbinvd,
  1861. };
  1862. static const int kvm_vmx_max_exit_handlers =
  1863. ARRAY_SIZE(kvm_vmx_exit_handlers);
  1864. /*
  1865. * The guest has exited. See if we can fix it or if we need userspace
  1866. * assistance.
  1867. */
  1868. static int kvm_handle_exit(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu)
  1869. {
  1870. u32 exit_reason = vmcs_read32(VM_EXIT_REASON);
  1871. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1872. u32 vectoring_info = vmx->idt_vectoring_info;
  1873. if (unlikely(vmx->fail)) {
  1874. kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
  1875. kvm_run->fail_entry.hardware_entry_failure_reason
  1876. = vmcs_read32(VM_INSTRUCTION_ERROR);
  1877. return 0;
  1878. }
  1879. if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
  1880. exit_reason != EXIT_REASON_EXCEPTION_NMI)
  1881. printk(KERN_WARNING "%s: unexpected, valid vectoring info and "
  1882. "exit reason is 0x%x\n", __FUNCTION__, exit_reason);
  1883. if (exit_reason < kvm_vmx_max_exit_handlers
  1884. && kvm_vmx_exit_handlers[exit_reason])
  1885. return kvm_vmx_exit_handlers[exit_reason](vcpu, kvm_run);
  1886. else {
  1887. kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
  1888. kvm_run->hw.hardware_exit_reason = exit_reason;
  1889. }
  1890. return 0;
  1891. }
  1892. static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
  1893. {
  1894. }
  1895. static void update_tpr_threshold(struct kvm_vcpu *vcpu)
  1896. {
  1897. int max_irr, tpr;
  1898. if (!vm_need_tpr_shadow(vcpu->kvm))
  1899. return;
  1900. if (!kvm_lapic_enabled(vcpu) ||
  1901. ((max_irr = kvm_lapic_find_highest_irr(vcpu)) == -1)) {
  1902. vmcs_write32(TPR_THRESHOLD, 0);
  1903. return;
  1904. }
  1905. tpr = (kvm_lapic_get_cr8(vcpu) & 0x0f) << 4;
  1906. vmcs_write32(TPR_THRESHOLD, (max_irr > tpr) ? tpr >> 4 : max_irr >> 4);
  1907. }
  1908. static void enable_irq_window(struct kvm_vcpu *vcpu)
  1909. {
  1910. u32 cpu_based_vm_exec_control;
  1911. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  1912. cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
  1913. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  1914. }
  1915. static void vmx_intr_assist(struct kvm_vcpu *vcpu)
  1916. {
  1917. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1918. u32 idtv_info_field, intr_info_field;
  1919. int has_ext_irq, interrupt_window_open;
  1920. int vector;
  1921. update_tpr_threshold(vcpu);
  1922. has_ext_irq = kvm_cpu_has_interrupt(vcpu);
  1923. intr_info_field = vmcs_read32(VM_ENTRY_INTR_INFO_FIELD);
  1924. idtv_info_field = vmx->idt_vectoring_info;
  1925. if (intr_info_field & INTR_INFO_VALID_MASK) {
  1926. if (idtv_info_field & INTR_INFO_VALID_MASK) {
  1927. /* TODO: fault when IDT_Vectoring */
  1928. printk(KERN_ERR "Fault when IDT_Vectoring\n");
  1929. }
  1930. if (has_ext_irq)
  1931. enable_irq_window(vcpu);
  1932. return;
  1933. }
  1934. if (unlikely(idtv_info_field & INTR_INFO_VALID_MASK)) {
  1935. if ((idtv_info_field & VECTORING_INFO_TYPE_MASK)
  1936. == INTR_TYPE_EXT_INTR
  1937. && vcpu->rmode.active) {
  1938. u8 vect = idtv_info_field & VECTORING_INFO_VECTOR_MASK;
  1939. vmx_inject_irq(vcpu, vect);
  1940. if (unlikely(has_ext_irq))
  1941. enable_irq_window(vcpu);
  1942. return;
  1943. }
  1944. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, idtv_info_field);
  1945. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
  1946. vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
  1947. if (unlikely(idtv_info_field & INTR_INFO_DELIEVER_CODE_MASK))
  1948. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
  1949. vmcs_read32(IDT_VECTORING_ERROR_CODE));
  1950. if (unlikely(has_ext_irq))
  1951. enable_irq_window(vcpu);
  1952. return;
  1953. }
  1954. if (!has_ext_irq)
  1955. return;
  1956. interrupt_window_open =
  1957. ((vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
  1958. (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & 3) == 0);
  1959. if (interrupt_window_open) {
  1960. vector = kvm_cpu_get_interrupt(vcpu);
  1961. vmx_inject_irq(vcpu, vector);
  1962. kvm_timer_intr_post(vcpu, vector);
  1963. } else
  1964. enable_irq_window(vcpu);
  1965. }
  1966. /*
  1967. * Failure to inject an interrupt should give us the information
  1968. * in IDT_VECTORING_INFO_FIELD. However, if the failure occurs
  1969. * when fetching the interrupt redirection bitmap in the real-mode
  1970. * tss, this doesn't happen. So we do it ourselves.
  1971. */
  1972. static void fixup_rmode_irq(struct vcpu_vmx *vmx)
  1973. {
  1974. vmx->rmode.irq.pending = 0;
  1975. if (vmcs_readl(GUEST_RIP) + 1 != vmx->rmode.irq.rip)
  1976. return;
  1977. vmcs_writel(GUEST_RIP, vmx->rmode.irq.rip);
  1978. if (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK) {
  1979. vmx->idt_vectoring_info &= ~VECTORING_INFO_TYPE_MASK;
  1980. vmx->idt_vectoring_info |= INTR_TYPE_EXT_INTR;
  1981. return;
  1982. }
  1983. vmx->idt_vectoring_info =
  1984. VECTORING_INFO_VALID_MASK
  1985. | INTR_TYPE_EXT_INTR
  1986. | vmx->rmode.irq.vector;
  1987. }
  1988. static void vmx_vcpu_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1989. {
  1990. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1991. u32 intr_info;
  1992. /*
  1993. * Loading guest fpu may have cleared host cr0.ts
  1994. */
  1995. vmcs_writel(HOST_CR0, read_cr0());
  1996. asm(
  1997. /* Store host registers */
  1998. #ifdef CONFIG_X86_64
  1999. "push %%rdx; push %%rbp;"
  2000. "push %%rcx \n\t"
  2001. #else
  2002. "push %%edx; push %%ebp;"
  2003. "push %%ecx \n\t"
  2004. #endif
  2005. ASM_VMX_VMWRITE_RSP_RDX "\n\t"
  2006. /* Check if vmlaunch of vmresume is needed */
  2007. "cmpl $0, %c[launched](%0) \n\t"
  2008. /* Load guest registers. Don't clobber flags. */
  2009. #ifdef CONFIG_X86_64
  2010. "mov %c[cr2](%0), %%rax \n\t"
  2011. "mov %%rax, %%cr2 \n\t"
  2012. "mov %c[rax](%0), %%rax \n\t"
  2013. "mov %c[rbx](%0), %%rbx \n\t"
  2014. "mov %c[rdx](%0), %%rdx \n\t"
  2015. "mov %c[rsi](%0), %%rsi \n\t"
  2016. "mov %c[rdi](%0), %%rdi \n\t"
  2017. "mov %c[rbp](%0), %%rbp \n\t"
  2018. "mov %c[r8](%0), %%r8 \n\t"
  2019. "mov %c[r9](%0), %%r9 \n\t"
  2020. "mov %c[r10](%0), %%r10 \n\t"
  2021. "mov %c[r11](%0), %%r11 \n\t"
  2022. "mov %c[r12](%0), %%r12 \n\t"
  2023. "mov %c[r13](%0), %%r13 \n\t"
  2024. "mov %c[r14](%0), %%r14 \n\t"
  2025. "mov %c[r15](%0), %%r15 \n\t"
  2026. "mov %c[rcx](%0), %%rcx \n\t" /* kills %0 (rcx) */
  2027. #else
  2028. "mov %c[cr2](%0), %%eax \n\t"
  2029. "mov %%eax, %%cr2 \n\t"
  2030. "mov %c[rax](%0), %%eax \n\t"
  2031. "mov %c[rbx](%0), %%ebx \n\t"
  2032. "mov %c[rdx](%0), %%edx \n\t"
  2033. "mov %c[rsi](%0), %%esi \n\t"
  2034. "mov %c[rdi](%0), %%edi \n\t"
  2035. "mov %c[rbp](%0), %%ebp \n\t"
  2036. "mov %c[rcx](%0), %%ecx \n\t" /* kills %0 (ecx) */
  2037. #endif
  2038. /* Enter guest mode */
  2039. "jne .Llaunched \n\t"
  2040. ASM_VMX_VMLAUNCH "\n\t"
  2041. "jmp .Lkvm_vmx_return \n\t"
  2042. ".Llaunched: " ASM_VMX_VMRESUME "\n\t"
  2043. ".Lkvm_vmx_return: "
  2044. /* Save guest registers, load host registers, keep flags */
  2045. #ifdef CONFIG_X86_64
  2046. "xchg %0, (%%rsp) \n\t"
  2047. "mov %%rax, %c[rax](%0) \n\t"
  2048. "mov %%rbx, %c[rbx](%0) \n\t"
  2049. "pushq (%%rsp); popq %c[rcx](%0) \n\t"
  2050. "mov %%rdx, %c[rdx](%0) \n\t"
  2051. "mov %%rsi, %c[rsi](%0) \n\t"
  2052. "mov %%rdi, %c[rdi](%0) \n\t"
  2053. "mov %%rbp, %c[rbp](%0) \n\t"
  2054. "mov %%r8, %c[r8](%0) \n\t"
  2055. "mov %%r9, %c[r9](%0) \n\t"
  2056. "mov %%r10, %c[r10](%0) \n\t"
  2057. "mov %%r11, %c[r11](%0) \n\t"
  2058. "mov %%r12, %c[r12](%0) \n\t"
  2059. "mov %%r13, %c[r13](%0) \n\t"
  2060. "mov %%r14, %c[r14](%0) \n\t"
  2061. "mov %%r15, %c[r15](%0) \n\t"
  2062. "mov %%cr2, %%rax \n\t"
  2063. "mov %%rax, %c[cr2](%0) \n\t"
  2064. "pop %%rbp; pop %%rbp; pop %%rdx \n\t"
  2065. #else
  2066. "xchg %0, (%%esp) \n\t"
  2067. "mov %%eax, %c[rax](%0) \n\t"
  2068. "mov %%ebx, %c[rbx](%0) \n\t"
  2069. "pushl (%%esp); popl %c[rcx](%0) \n\t"
  2070. "mov %%edx, %c[rdx](%0) \n\t"
  2071. "mov %%esi, %c[rsi](%0) \n\t"
  2072. "mov %%edi, %c[rdi](%0) \n\t"
  2073. "mov %%ebp, %c[rbp](%0) \n\t"
  2074. "mov %%cr2, %%eax \n\t"
  2075. "mov %%eax, %c[cr2](%0) \n\t"
  2076. "pop %%ebp; pop %%ebp; pop %%edx \n\t"
  2077. #endif
  2078. "setbe %c[fail](%0) \n\t"
  2079. : : "c"(vmx), "d"((unsigned long)HOST_RSP),
  2080. [launched]"i"(offsetof(struct vcpu_vmx, launched)),
  2081. [fail]"i"(offsetof(struct vcpu_vmx, fail)),
  2082. [rax]"i"(offsetof(struct vcpu_vmx, vcpu.regs[VCPU_REGS_RAX])),
  2083. [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.regs[VCPU_REGS_RBX])),
  2084. [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.regs[VCPU_REGS_RCX])),
  2085. [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.regs[VCPU_REGS_RDX])),
  2086. [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.regs[VCPU_REGS_RSI])),
  2087. [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.regs[VCPU_REGS_RDI])),
  2088. [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.regs[VCPU_REGS_RBP])),
  2089. #ifdef CONFIG_X86_64
  2090. [r8]"i"(offsetof(struct vcpu_vmx, vcpu.regs[VCPU_REGS_R8])),
  2091. [r9]"i"(offsetof(struct vcpu_vmx, vcpu.regs[VCPU_REGS_R9])),
  2092. [r10]"i"(offsetof(struct vcpu_vmx, vcpu.regs[VCPU_REGS_R10])),
  2093. [r11]"i"(offsetof(struct vcpu_vmx, vcpu.regs[VCPU_REGS_R11])),
  2094. [r12]"i"(offsetof(struct vcpu_vmx, vcpu.regs[VCPU_REGS_R12])),
  2095. [r13]"i"(offsetof(struct vcpu_vmx, vcpu.regs[VCPU_REGS_R13])),
  2096. [r14]"i"(offsetof(struct vcpu_vmx, vcpu.regs[VCPU_REGS_R14])),
  2097. [r15]"i"(offsetof(struct vcpu_vmx, vcpu.regs[VCPU_REGS_R15])),
  2098. #endif
  2099. [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.cr2))
  2100. : "cc", "memory"
  2101. #ifdef CONFIG_X86_64
  2102. , "rbx", "rdi", "rsi"
  2103. , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
  2104. #else
  2105. , "ebx", "edi", "rsi"
  2106. #endif
  2107. );
  2108. vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
  2109. if (vmx->rmode.irq.pending)
  2110. fixup_rmode_irq(vmx);
  2111. vcpu->interrupt_window_open =
  2112. (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & 3) == 0;
  2113. asm("mov %0, %%ds; mov %0, %%es" : : "r"(__USER_DS));
  2114. vmx->launched = 1;
  2115. intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  2116. /* We need to handle NMIs before interrupts are enabled */
  2117. if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == 0x200) /* nmi */
  2118. asm("int $2");
  2119. }
  2120. static void vmx_inject_page_fault(struct kvm_vcpu *vcpu,
  2121. unsigned long addr,
  2122. u32 err_code)
  2123. {
  2124. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2125. u32 vect_info = vmx->idt_vectoring_info;
  2126. ++vcpu->stat.pf_guest;
  2127. if (is_page_fault(vect_info)) {
  2128. printk(KERN_DEBUG "inject_page_fault: "
  2129. "double fault 0x%lx @ 0x%lx\n",
  2130. addr, vmcs_readl(GUEST_RIP));
  2131. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, 0);
  2132. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  2133. DF_VECTOR |
  2134. INTR_TYPE_EXCEPTION |
  2135. INTR_INFO_DELIEVER_CODE_MASK |
  2136. INTR_INFO_VALID_MASK);
  2137. return;
  2138. }
  2139. vcpu->cr2 = addr;
  2140. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, err_code);
  2141. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  2142. PF_VECTOR |
  2143. INTR_TYPE_EXCEPTION |
  2144. INTR_INFO_DELIEVER_CODE_MASK |
  2145. INTR_INFO_VALID_MASK);
  2146. }
  2147. static void vmx_free_vmcs(struct kvm_vcpu *vcpu)
  2148. {
  2149. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2150. if (vmx->vmcs) {
  2151. on_each_cpu(__vcpu_clear, vmx, 0, 1);
  2152. free_vmcs(vmx->vmcs);
  2153. vmx->vmcs = NULL;
  2154. }
  2155. }
  2156. static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
  2157. {
  2158. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2159. vmx_free_vmcs(vcpu);
  2160. kfree(vmx->host_msrs);
  2161. kfree(vmx->guest_msrs);
  2162. kvm_vcpu_uninit(vcpu);
  2163. kmem_cache_free(kvm_vcpu_cache, vmx);
  2164. }
  2165. static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
  2166. {
  2167. int err;
  2168. struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
  2169. int cpu;
  2170. if (!vmx)
  2171. return ERR_PTR(-ENOMEM);
  2172. err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
  2173. if (err)
  2174. goto free_vcpu;
  2175. vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
  2176. if (!vmx->guest_msrs) {
  2177. err = -ENOMEM;
  2178. goto uninit_vcpu;
  2179. }
  2180. vmx->host_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
  2181. if (!vmx->host_msrs)
  2182. goto free_guest_msrs;
  2183. vmx->vmcs = alloc_vmcs();
  2184. if (!vmx->vmcs)
  2185. goto free_msrs;
  2186. vmcs_clear(vmx->vmcs);
  2187. cpu = get_cpu();
  2188. vmx_vcpu_load(&vmx->vcpu, cpu);
  2189. err = vmx_vcpu_setup(vmx);
  2190. vmx_vcpu_put(&vmx->vcpu);
  2191. put_cpu();
  2192. if (err)
  2193. goto free_vmcs;
  2194. return &vmx->vcpu;
  2195. free_vmcs:
  2196. free_vmcs(vmx->vmcs);
  2197. free_msrs:
  2198. kfree(vmx->host_msrs);
  2199. free_guest_msrs:
  2200. kfree(vmx->guest_msrs);
  2201. uninit_vcpu:
  2202. kvm_vcpu_uninit(&vmx->vcpu);
  2203. free_vcpu:
  2204. kmem_cache_free(kvm_vcpu_cache, vmx);
  2205. return ERR_PTR(err);
  2206. }
  2207. static void __init vmx_check_processor_compat(void *rtn)
  2208. {
  2209. struct vmcs_config vmcs_conf;
  2210. *(int *)rtn = 0;
  2211. if (setup_vmcs_config(&vmcs_conf) < 0)
  2212. *(int *)rtn = -EIO;
  2213. if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
  2214. printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
  2215. smp_processor_id());
  2216. *(int *)rtn = -EIO;
  2217. }
  2218. }
  2219. static struct kvm_x86_ops vmx_x86_ops = {
  2220. .cpu_has_kvm_support = cpu_has_kvm_support,
  2221. .disabled_by_bios = vmx_disabled_by_bios,
  2222. .hardware_setup = hardware_setup,
  2223. .hardware_unsetup = hardware_unsetup,
  2224. .check_processor_compatibility = vmx_check_processor_compat,
  2225. .hardware_enable = hardware_enable,
  2226. .hardware_disable = hardware_disable,
  2227. .vcpu_create = vmx_create_vcpu,
  2228. .vcpu_free = vmx_free_vcpu,
  2229. .vcpu_reset = vmx_vcpu_reset,
  2230. .prepare_guest_switch = vmx_save_host_state,
  2231. .vcpu_load = vmx_vcpu_load,
  2232. .vcpu_put = vmx_vcpu_put,
  2233. .vcpu_decache = vmx_vcpu_decache,
  2234. .set_guest_debug = set_guest_debug,
  2235. .guest_debug_pre = kvm_guest_debug_pre,
  2236. .get_msr = vmx_get_msr,
  2237. .set_msr = vmx_set_msr,
  2238. .get_segment_base = vmx_get_segment_base,
  2239. .get_segment = vmx_get_segment,
  2240. .set_segment = vmx_set_segment,
  2241. .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
  2242. .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
  2243. .set_cr0 = vmx_set_cr0,
  2244. .set_cr3 = vmx_set_cr3,
  2245. .set_cr4 = vmx_set_cr4,
  2246. #ifdef CONFIG_X86_64
  2247. .set_efer = vmx_set_efer,
  2248. #endif
  2249. .get_idt = vmx_get_idt,
  2250. .set_idt = vmx_set_idt,
  2251. .get_gdt = vmx_get_gdt,
  2252. .set_gdt = vmx_set_gdt,
  2253. .cache_regs = vcpu_load_rsp_rip,
  2254. .decache_regs = vcpu_put_rsp_rip,
  2255. .get_rflags = vmx_get_rflags,
  2256. .set_rflags = vmx_set_rflags,
  2257. .tlb_flush = vmx_flush_tlb,
  2258. .inject_page_fault = vmx_inject_page_fault,
  2259. .inject_gp = vmx_inject_gp,
  2260. .run = vmx_vcpu_run,
  2261. .handle_exit = kvm_handle_exit,
  2262. .skip_emulated_instruction = skip_emulated_instruction,
  2263. .patch_hypercall = vmx_patch_hypercall,
  2264. .get_irq = vmx_get_irq,
  2265. .set_irq = vmx_inject_irq,
  2266. .inject_pending_irq = vmx_intr_assist,
  2267. .inject_pending_vectors = do_interrupt_requests,
  2268. .set_tss_addr = vmx_set_tss_addr,
  2269. };
  2270. static int __init vmx_init(void)
  2271. {
  2272. void *iova;
  2273. int r;
  2274. vmx_io_bitmap_a = alloc_page(GFP_KERNEL | __GFP_HIGHMEM);
  2275. if (!vmx_io_bitmap_a)
  2276. return -ENOMEM;
  2277. vmx_io_bitmap_b = alloc_page(GFP_KERNEL | __GFP_HIGHMEM);
  2278. if (!vmx_io_bitmap_b) {
  2279. r = -ENOMEM;
  2280. goto out;
  2281. }
  2282. /*
  2283. * Allow direct access to the PC debug port (it is often used for I/O
  2284. * delays, but the vmexits simply slow things down).
  2285. */
  2286. iova = kmap(vmx_io_bitmap_a);
  2287. memset(iova, 0xff, PAGE_SIZE);
  2288. clear_bit(0x80, iova);
  2289. kunmap(vmx_io_bitmap_a);
  2290. iova = kmap(vmx_io_bitmap_b);
  2291. memset(iova, 0xff, PAGE_SIZE);
  2292. kunmap(vmx_io_bitmap_b);
  2293. r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx), THIS_MODULE);
  2294. if (r)
  2295. goto out1;
  2296. if (bypass_guest_pf)
  2297. kvm_mmu_set_nonpresent_ptes(~0xffeull, 0ull);
  2298. return 0;
  2299. out1:
  2300. __free_page(vmx_io_bitmap_b);
  2301. out:
  2302. __free_page(vmx_io_bitmap_a);
  2303. return r;
  2304. }
  2305. static void __exit vmx_exit(void)
  2306. {
  2307. __free_page(vmx_io_bitmap_b);
  2308. __free_page(vmx_io_bitmap_a);
  2309. kvm_exit();
  2310. }
  2311. module_init(vmx_init)
  2312. module_exit(vmx_exit)