clock.c 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359
  1. /* linux/arch/arm/plat-s3c24xx/clock.c
  2. *
  3. * Copyright (c) 2004-2005 Simtec Electronics
  4. * Ben Dooks <ben@simtec.co.uk>
  5. *
  6. * S3C24XX Core clock control support
  7. *
  8. * Based on, and code from linux/arch/arm/mach-versatile/clock.c
  9. **
  10. ** Copyright (C) 2004 ARM Limited.
  11. ** Written by Deep Blue Solutions Limited.
  12. *
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License as published by
  16. * the Free Software Foundation; either version 2 of the License, or
  17. * (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, write to the Free Software
  26. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  27. */
  28. #include <linux/init.h>
  29. #include <linux/module.h>
  30. #include <linux/kernel.h>
  31. #include <linux/list.h>
  32. #include <linux/errno.h>
  33. #include <linux/err.h>
  34. #include <linux/platform_device.h>
  35. #include <linux/sysdev.h>
  36. #include <linux/interrupt.h>
  37. #include <linux/ioport.h>
  38. #include <linux/clk.h>
  39. #include <linux/spinlock.h>
  40. #include <linux/delay.h>
  41. #include <linux/io.h>
  42. #include <mach/hardware.h>
  43. #include <asm/irq.h>
  44. #include <plat/cpu-freq.h>
  45. #include <plat/clock.h>
  46. #include <plat/cpu.h>
  47. /* clock information */
  48. static LIST_HEAD(clocks);
  49. /* We originally used an mutex here, but some contexts (see resume)
  50. * are calling functions such as clk_set_parent() with IRQs disabled
  51. * causing an BUG to be triggered.
  52. */
  53. DEFINE_SPINLOCK(clocks_lock);
  54. /* enable and disable calls for use with the clk struct */
  55. static int clk_null_enable(struct clk *clk, int enable)
  56. {
  57. return 0;
  58. }
  59. /* Clock API calls */
  60. struct clk *clk_get(struct device *dev, const char *id)
  61. {
  62. struct clk *p;
  63. struct clk *clk = ERR_PTR(-ENOENT);
  64. int idno;
  65. if (dev == NULL || dev->bus != &platform_bus_type)
  66. idno = -1;
  67. else
  68. idno = to_platform_device(dev)->id;
  69. spin_lock(&clocks_lock);
  70. list_for_each_entry(p, &clocks, list) {
  71. if (p->id == idno &&
  72. strcmp(id, p->name) == 0 &&
  73. try_module_get(p->owner)) {
  74. clk = p;
  75. break;
  76. }
  77. }
  78. /* check for the case where a device was supplied, but the
  79. * clock that was being searched for is not device specific */
  80. if (IS_ERR(clk)) {
  81. list_for_each_entry(p, &clocks, list) {
  82. if (p->id == -1 && strcmp(id, p->name) == 0 &&
  83. try_module_get(p->owner)) {
  84. clk = p;
  85. break;
  86. }
  87. }
  88. }
  89. spin_unlock(&clocks_lock);
  90. return clk;
  91. }
  92. void clk_put(struct clk *clk)
  93. {
  94. module_put(clk->owner);
  95. }
  96. int clk_enable(struct clk *clk)
  97. {
  98. if (IS_ERR(clk) || clk == NULL)
  99. return -EINVAL;
  100. clk_enable(clk->parent);
  101. spin_lock(&clocks_lock);
  102. if ((clk->usage++) == 0)
  103. (clk->enable)(clk, 1);
  104. spin_unlock(&clocks_lock);
  105. return 0;
  106. }
  107. void clk_disable(struct clk *clk)
  108. {
  109. if (IS_ERR(clk) || clk == NULL)
  110. return;
  111. spin_lock(&clocks_lock);
  112. if ((--clk->usage) == 0)
  113. (clk->enable)(clk, 0);
  114. spin_unlock(&clocks_lock);
  115. clk_disable(clk->parent);
  116. }
  117. unsigned long clk_get_rate(struct clk *clk)
  118. {
  119. if (IS_ERR(clk))
  120. return 0;
  121. if (clk->rate != 0)
  122. return clk->rate;
  123. if (clk->get_rate != NULL)
  124. return (clk->get_rate)(clk);
  125. if (clk->parent != NULL)
  126. return clk_get_rate(clk->parent);
  127. return clk->rate;
  128. }
  129. long clk_round_rate(struct clk *clk, unsigned long rate)
  130. {
  131. if (!IS_ERR(clk) && clk->round_rate)
  132. return (clk->round_rate)(clk, rate);
  133. return rate;
  134. }
  135. int clk_set_rate(struct clk *clk, unsigned long rate)
  136. {
  137. int ret;
  138. if (IS_ERR(clk))
  139. return -EINVAL;
  140. /* We do not default just do a clk->rate = rate as
  141. * the clock may have been made this way by choice.
  142. */
  143. WARN_ON(clk->set_rate == NULL);
  144. if (clk->set_rate == NULL)
  145. return -EINVAL;
  146. spin_lock(&clocks_lock);
  147. ret = (clk->set_rate)(clk, rate);
  148. spin_unlock(&clocks_lock);
  149. return ret;
  150. }
  151. struct clk *clk_get_parent(struct clk *clk)
  152. {
  153. return clk->parent;
  154. }
  155. int clk_set_parent(struct clk *clk, struct clk *parent)
  156. {
  157. int ret = 0;
  158. if (IS_ERR(clk))
  159. return -EINVAL;
  160. spin_lock(&clocks_lock);
  161. if (clk->set_parent)
  162. ret = (clk->set_parent)(clk, parent);
  163. spin_unlock(&clocks_lock);
  164. return ret;
  165. }
  166. EXPORT_SYMBOL(clk_get);
  167. EXPORT_SYMBOL(clk_put);
  168. EXPORT_SYMBOL(clk_enable);
  169. EXPORT_SYMBOL(clk_disable);
  170. EXPORT_SYMBOL(clk_get_rate);
  171. EXPORT_SYMBOL(clk_round_rate);
  172. EXPORT_SYMBOL(clk_set_rate);
  173. EXPORT_SYMBOL(clk_get_parent);
  174. EXPORT_SYMBOL(clk_set_parent);
  175. /* base clocks */
  176. static int clk_default_setrate(struct clk *clk, unsigned long rate)
  177. {
  178. clk->rate = rate;
  179. return 0;
  180. }
  181. struct clk clk_xtal = {
  182. .name = "xtal",
  183. .id = -1,
  184. .rate = 0,
  185. .parent = NULL,
  186. .ctrlbit = 0,
  187. };
  188. struct clk clk_mpll = {
  189. .name = "mpll",
  190. .id = -1,
  191. .set_rate = clk_default_setrate,
  192. };
  193. struct clk clk_upll = {
  194. .name = "upll",
  195. .id = -1,
  196. .parent = NULL,
  197. .ctrlbit = 0,
  198. };
  199. struct clk clk_f = {
  200. .name = "fclk",
  201. .id = -1,
  202. .rate = 0,
  203. .parent = &clk_mpll,
  204. .ctrlbit = 0,
  205. .set_rate = clk_default_setrate,
  206. };
  207. struct clk clk_h = {
  208. .name = "hclk",
  209. .id = -1,
  210. .rate = 0,
  211. .parent = NULL,
  212. .ctrlbit = 0,
  213. .set_rate = clk_default_setrate,
  214. };
  215. struct clk clk_p = {
  216. .name = "pclk",
  217. .id = -1,
  218. .rate = 0,
  219. .parent = NULL,
  220. .ctrlbit = 0,
  221. .set_rate = clk_default_setrate,
  222. };
  223. struct clk clk_usb_bus = {
  224. .name = "usb-bus",
  225. .id = -1,
  226. .rate = 0,
  227. .parent = &clk_upll,
  228. };
  229. struct clk s3c24xx_uclk = {
  230. .name = "uclk",
  231. .id = -1,
  232. };
  233. /* initialise the clock system */
  234. int s3c24xx_register_clock(struct clk *clk)
  235. {
  236. clk->owner = THIS_MODULE;
  237. if (clk->enable == NULL)
  238. clk->enable = clk_null_enable;
  239. /* add to the list of available clocks */
  240. /* Quick check to see if this clock has already been registered. */
  241. BUG_ON(clk->list.prev != clk->list.next);
  242. spin_lock(&clocks_lock);
  243. list_add(&clk->list, &clocks);
  244. spin_unlock(&clocks_lock);
  245. return 0;
  246. }
  247. int s3c24xx_register_clocks(struct clk **clks, int nr_clks)
  248. {
  249. int fails = 0;
  250. for (; nr_clks > 0; nr_clks--, clks++) {
  251. if (s3c24xx_register_clock(*clks) < 0)
  252. fails++;
  253. }
  254. return fails;
  255. }
  256. /* initalise all the clocks */
  257. int __init s3c24xx_register_baseclocks(unsigned long xtal)
  258. {
  259. printk(KERN_INFO "S3C24XX Clocks, (c) 2004 Simtec Electronics\n");
  260. clk_xtal.rate = xtal;
  261. /* register our clocks */
  262. if (s3c24xx_register_clock(&clk_xtal) < 0)
  263. printk(KERN_ERR "failed to register master xtal\n");
  264. if (s3c24xx_register_clock(&clk_mpll) < 0)
  265. printk(KERN_ERR "failed to register mpll clock\n");
  266. if (s3c24xx_register_clock(&clk_upll) < 0)
  267. printk(KERN_ERR "failed to register upll clock\n");
  268. if (s3c24xx_register_clock(&clk_f) < 0)
  269. printk(KERN_ERR "failed to register cpu fclk\n");
  270. if (s3c24xx_register_clock(&clk_h) < 0)
  271. printk(KERN_ERR "failed to register cpu hclk\n");
  272. if (s3c24xx_register_clock(&clk_p) < 0)
  273. printk(KERN_ERR "failed to register cpu pclk\n");
  274. return 0;
  275. }