sid.h 73 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #ifndef SI_H
  25. #define SI_H
  26. #define TAHITI_RB_BITMAP_WIDTH_PER_SH 2
  27. #define TAHITI_GB_ADDR_CONFIG_GOLDEN 0x12011003
  28. #define VERDE_GB_ADDR_CONFIG_GOLDEN 0x12010002
  29. #define HAINAN_GB_ADDR_CONFIG_GOLDEN 0x02010001
  30. #define SI_MAX_SH_GPRS 256
  31. #define SI_MAX_TEMP_GPRS 16
  32. #define SI_MAX_SH_THREADS 256
  33. #define SI_MAX_SH_STACK_ENTRIES 4096
  34. #define SI_MAX_FRC_EOV_CNT 16384
  35. #define SI_MAX_BACKENDS 8
  36. #define SI_MAX_BACKENDS_MASK 0xFF
  37. #define SI_MAX_BACKENDS_PER_SE_MASK 0x0F
  38. #define SI_MAX_SIMDS 12
  39. #define SI_MAX_SIMDS_MASK 0x0FFF
  40. #define SI_MAX_SIMDS_PER_SE_MASK 0x00FF
  41. #define SI_MAX_PIPES 8
  42. #define SI_MAX_PIPES_MASK 0xFF
  43. #define SI_MAX_PIPES_PER_SIMD_MASK 0x3F
  44. #define SI_MAX_LDS_NUM 0xFFFF
  45. #define SI_MAX_TCC 16
  46. #define SI_MAX_TCC_MASK 0xFFFF
  47. /* SMC IND accessor regs */
  48. #define SMC_IND_INDEX_0 0x200
  49. #define SMC_IND_DATA_0 0x204
  50. #define SMC_IND_ACCESS_CNTL 0x228
  51. # define AUTO_INCREMENT_IND_0 (1 << 0)
  52. #define SMC_MESSAGE_0 0x22c
  53. #define SMC_RESP_0 0x230
  54. /* CG IND registers are accessed via SMC indirect space + SMC_CG_IND_START */
  55. #define SMC_CG_IND_START 0xc0030000
  56. #define SMC_CG_IND_END 0xc0040000
  57. #define CG_CGTT_LOCAL_0 0x400
  58. #define CG_CGTT_LOCAL_1 0x401
  59. /* SMC IND registers */
  60. #define SMC_SYSCON_RESET_CNTL 0x80000000
  61. # define RST_REG (1 << 0)
  62. #define SMC_SYSCON_CLOCK_CNTL_0 0x80000004
  63. # define CK_DISABLE (1 << 0)
  64. # define CKEN (1 << 24)
  65. #define VGA_HDP_CONTROL 0x328
  66. #define VGA_MEMORY_DISABLE (1 << 4)
  67. #define DCCG_DISP_SLOW_SELECT_REG 0x4fc
  68. #define DCCG_DISP1_SLOW_SELECT(x) ((x) << 0)
  69. #define DCCG_DISP1_SLOW_SELECT_MASK (7 << 0)
  70. #define DCCG_DISP1_SLOW_SELECT_SHIFT 0
  71. #define DCCG_DISP2_SLOW_SELECT(x) ((x) << 4)
  72. #define DCCG_DISP2_SLOW_SELECT_MASK (7 << 4)
  73. #define DCCG_DISP2_SLOW_SELECT_SHIFT 4
  74. #define CG_SPLL_FUNC_CNTL 0x600
  75. #define SPLL_RESET (1 << 0)
  76. #define SPLL_SLEEP (1 << 1)
  77. #define SPLL_BYPASS_EN (1 << 3)
  78. #define SPLL_REF_DIV(x) ((x) << 4)
  79. #define SPLL_REF_DIV_MASK (0x3f << 4)
  80. #define SPLL_PDIV_A(x) ((x) << 20)
  81. #define SPLL_PDIV_A_MASK (0x7f << 20)
  82. #define SPLL_PDIV_A_SHIFT 20
  83. #define CG_SPLL_FUNC_CNTL_2 0x604
  84. #define SCLK_MUX_SEL(x) ((x) << 0)
  85. #define SCLK_MUX_SEL_MASK (0x1ff << 0)
  86. #define CG_SPLL_FUNC_CNTL_3 0x608
  87. #define SPLL_FB_DIV(x) ((x) << 0)
  88. #define SPLL_FB_DIV_MASK (0x3ffffff << 0)
  89. #define SPLL_FB_DIV_SHIFT 0
  90. #define SPLL_DITHEN (1 << 28)
  91. #define CG_SPLL_FUNC_CNTL_4 0x60c
  92. #define SPLL_CNTL_MODE 0x618
  93. # define SPLL_REFCLK_SEL(x) ((x) << 8)
  94. # define SPLL_REFCLK_SEL_MASK 0xFF00
  95. #define CG_SPLL_SPREAD_SPECTRUM 0x620
  96. #define SSEN (1 << 0)
  97. #define CLK_S(x) ((x) << 4)
  98. #define CLK_S_MASK (0xfff << 4)
  99. #define CLK_S_SHIFT 4
  100. #define CG_SPLL_SPREAD_SPECTRUM_2 0x624
  101. #define CLK_V(x) ((x) << 0)
  102. #define CLK_V_MASK (0x3ffffff << 0)
  103. #define CLK_V_SHIFT 0
  104. #define CG_SPLL_AUTOSCALE_CNTL 0x62c
  105. # define AUTOSCALE_ON_SS_CLEAR (1 << 9)
  106. /* discrete uvd clocks */
  107. #define CG_UPLL_FUNC_CNTL 0x634
  108. # define UPLL_RESET_MASK 0x00000001
  109. # define UPLL_SLEEP_MASK 0x00000002
  110. # define UPLL_BYPASS_EN_MASK 0x00000004
  111. # define UPLL_CTLREQ_MASK 0x00000008
  112. # define UPLL_VCO_MODE_MASK 0x00000600
  113. # define UPLL_REF_DIV_MASK 0x003F0000
  114. # define UPLL_CTLACK_MASK 0x40000000
  115. # define UPLL_CTLACK2_MASK 0x80000000
  116. #define CG_UPLL_FUNC_CNTL_2 0x638
  117. # define UPLL_PDIV_A(x) ((x) << 0)
  118. # define UPLL_PDIV_A_MASK 0x0000007F
  119. # define UPLL_PDIV_B(x) ((x) << 8)
  120. # define UPLL_PDIV_B_MASK 0x00007F00
  121. # define VCLK_SRC_SEL(x) ((x) << 20)
  122. # define VCLK_SRC_SEL_MASK 0x01F00000
  123. # define DCLK_SRC_SEL(x) ((x) << 25)
  124. # define DCLK_SRC_SEL_MASK 0x3E000000
  125. #define CG_UPLL_FUNC_CNTL_3 0x63C
  126. # define UPLL_FB_DIV(x) ((x) << 0)
  127. # define UPLL_FB_DIV_MASK 0x01FFFFFF
  128. #define CG_UPLL_FUNC_CNTL_4 0x644
  129. # define UPLL_SPARE_ISPARE9 0x00020000
  130. #define CG_UPLL_FUNC_CNTL_5 0x648
  131. # define RESET_ANTI_MUX_MASK 0x00000200
  132. #define CG_UPLL_SPREAD_SPECTRUM 0x650
  133. # define SSEN_MASK 0x00000001
  134. #define MPLL_BYPASSCLK_SEL 0x65c
  135. # define MPLL_CLKOUT_SEL(x) ((x) << 8)
  136. # define MPLL_CLKOUT_SEL_MASK 0xFF00
  137. #define CG_CLKPIN_CNTL 0x660
  138. # define XTALIN_DIVIDE (1 << 1)
  139. # define BCLK_AS_XCLK (1 << 2)
  140. #define CG_CLKPIN_CNTL_2 0x664
  141. # define FORCE_BIF_REFCLK_EN (1 << 3)
  142. # define MUX_TCLK_TO_XCLK (1 << 8)
  143. #define THM_CLK_CNTL 0x66c
  144. # define CMON_CLK_SEL(x) ((x) << 0)
  145. # define CMON_CLK_SEL_MASK 0xFF
  146. # define TMON_CLK_SEL(x) ((x) << 8)
  147. # define TMON_CLK_SEL_MASK 0xFF00
  148. #define MISC_CLK_CNTL 0x670
  149. # define DEEP_SLEEP_CLK_SEL(x) ((x) << 0)
  150. # define DEEP_SLEEP_CLK_SEL_MASK 0xFF
  151. # define ZCLK_SEL(x) ((x) << 8)
  152. # define ZCLK_SEL_MASK 0xFF00
  153. #define CG_THERMAL_CTRL 0x700
  154. #define DPM_EVENT_SRC(x) ((x) << 0)
  155. #define DPM_EVENT_SRC_MASK (7 << 0)
  156. #define DIG_THERM_DPM(x) ((x) << 14)
  157. #define DIG_THERM_DPM_MASK 0x003FC000
  158. #define DIG_THERM_DPM_SHIFT 14
  159. #define CG_THERMAL_INT 0x708
  160. #define DIG_THERM_INTH(x) ((x) << 8)
  161. #define DIG_THERM_INTH_MASK 0x0000FF00
  162. #define DIG_THERM_INTH_SHIFT 8
  163. #define DIG_THERM_INTL(x) ((x) << 16)
  164. #define DIG_THERM_INTL_MASK 0x00FF0000
  165. #define DIG_THERM_INTL_SHIFT 16
  166. #define THERM_INT_MASK_HIGH (1 << 24)
  167. #define THERM_INT_MASK_LOW (1 << 25)
  168. #define CG_MULT_THERMAL_STATUS 0x714
  169. #define ASIC_MAX_TEMP(x) ((x) << 0)
  170. #define ASIC_MAX_TEMP_MASK 0x000001ff
  171. #define ASIC_MAX_TEMP_SHIFT 0
  172. #define CTF_TEMP(x) ((x) << 9)
  173. #define CTF_TEMP_MASK 0x0003fe00
  174. #define CTF_TEMP_SHIFT 9
  175. #define GENERAL_PWRMGT 0x780
  176. # define GLOBAL_PWRMGT_EN (1 << 0)
  177. # define STATIC_PM_EN (1 << 1)
  178. # define THERMAL_PROTECTION_DIS (1 << 2)
  179. # define THERMAL_PROTECTION_TYPE (1 << 3)
  180. # define SW_SMIO_INDEX(x) ((x) << 6)
  181. # define SW_SMIO_INDEX_MASK (1 << 6)
  182. # define SW_SMIO_INDEX_SHIFT 6
  183. # define VOLT_PWRMGT_EN (1 << 10)
  184. # define DYN_SPREAD_SPECTRUM_EN (1 << 23)
  185. #define CG_TPC 0x784
  186. #define SCLK_PWRMGT_CNTL 0x788
  187. # define SCLK_PWRMGT_OFF (1 << 0)
  188. # define SCLK_LOW_D1 (1 << 1)
  189. # define FIR_RESET (1 << 4)
  190. # define FIR_FORCE_TREND_SEL (1 << 5)
  191. # define FIR_TREND_MODE (1 << 6)
  192. # define DYN_GFX_CLK_OFF_EN (1 << 7)
  193. # define GFX_CLK_FORCE_ON (1 << 8)
  194. # define GFX_CLK_REQUEST_OFF (1 << 9)
  195. # define GFX_CLK_FORCE_OFF (1 << 10)
  196. # define GFX_CLK_OFF_ACPI_D1 (1 << 11)
  197. # define GFX_CLK_OFF_ACPI_D2 (1 << 12)
  198. # define GFX_CLK_OFF_ACPI_D3 (1 << 13)
  199. # define DYN_LIGHT_SLEEP_EN (1 << 14)
  200. #define TARGET_AND_CURRENT_PROFILE_INDEX 0x798
  201. # define CURRENT_STATE_INDEX_MASK (0xf << 4)
  202. # define CURRENT_STATE_INDEX_SHIFT 4
  203. #define CG_FTV 0x7bc
  204. #define CG_FFCT_0 0x7c0
  205. # define UTC_0(x) ((x) << 0)
  206. # define UTC_0_MASK (0x3ff << 0)
  207. # define DTC_0(x) ((x) << 10)
  208. # define DTC_0_MASK (0x3ff << 10)
  209. #define CG_BSP 0x7fc
  210. # define BSP(x) ((x) << 0)
  211. # define BSP_MASK (0xffff << 0)
  212. # define BSU(x) ((x) << 16)
  213. # define BSU_MASK (0xf << 16)
  214. #define CG_AT 0x800
  215. # define CG_R(x) ((x) << 0)
  216. # define CG_R_MASK (0xffff << 0)
  217. # define CG_L(x) ((x) << 16)
  218. # define CG_L_MASK (0xffff << 16)
  219. #define CG_GIT 0x804
  220. # define CG_GICST(x) ((x) << 0)
  221. # define CG_GICST_MASK (0xffff << 0)
  222. # define CG_GIPOT(x) ((x) << 16)
  223. # define CG_GIPOT_MASK (0xffff << 16)
  224. #define CG_SSP 0x80c
  225. # define SST(x) ((x) << 0)
  226. # define SST_MASK (0xffff << 0)
  227. # define SSTU(x) ((x) << 16)
  228. # define SSTU_MASK (0xf << 16)
  229. #define CG_DISPLAY_GAP_CNTL 0x828
  230. # define DISP1_GAP(x) ((x) << 0)
  231. # define DISP1_GAP_MASK (3 << 0)
  232. # define DISP2_GAP(x) ((x) << 2)
  233. # define DISP2_GAP_MASK (3 << 2)
  234. # define VBI_TIMER_COUNT(x) ((x) << 4)
  235. # define VBI_TIMER_COUNT_MASK (0x3fff << 4)
  236. # define VBI_TIMER_UNIT(x) ((x) << 20)
  237. # define VBI_TIMER_UNIT_MASK (7 << 20)
  238. # define DISP1_GAP_MCHG(x) ((x) << 24)
  239. # define DISP1_GAP_MCHG_MASK (3 << 24)
  240. # define DISP2_GAP_MCHG(x) ((x) << 26)
  241. # define DISP2_GAP_MCHG_MASK (3 << 26)
  242. #define CG_ULV_CONTROL 0x878
  243. #define CG_ULV_PARAMETER 0x87c
  244. #define SMC_SCRATCH0 0x884
  245. #define CG_CAC_CTRL 0x8b8
  246. # define CAC_WINDOW(x) ((x) << 0)
  247. # define CAC_WINDOW_MASK 0x00ffffff
  248. #define DMIF_ADDR_CONFIG 0xBD4
  249. #define DMIF_ADDR_CALC 0xC00
  250. #define SRBM_STATUS 0xE50
  251. #define GRBM_RQ_PENDING (1 << 5)
  252. #define VMC_BUSY (1 << 8)
  253. #define MCB_BUSY (1 << 9)
  254. #define MCB_NON_DISPLAY_BUSY (1 << 10)
  255. #define MCC_BUSY (1 << 11)
  256. #define MCD_BUSY (1 << 12)
  257. #define SEM_BUSY (1 << 14)
  258. #define IH_BUSY (1 << 17)
  259. #define SRBM_SOFT_RESET 0x0E60
  260. #define SOFT_RESET_BIF (1 << 1)
  261. #define SOFT_RESET_DC (1 << 5)
  262. #define SOFT_RESET_DMA1 (1 << 6)
  263. #define SOFT_RESET_GRBM (1 << 8)
  264. #define SOFT_RESET_HDP (1 << 9)
  265. #define SOFT_RESET_IH (1 << 10)
  266. #define SOFT_RESET_MC (1 << 11)
  267. #define SOFT_RESET_ROM (1 << 14)
  268. #define SOFT_RESET_SEM (1 << 15)
  269. #define SOFT_RESET_VMC (1 << 17)
  270. #define SOFT_RESET_DMA (1 << 20)
  271. #define SOFT_RESET_TST (1 << 21)
  272. #define SOFT_RESET_REGBB (1 << 22)
  273. #define SOFT_RESET_ORB (1 << 23)
  274. #define CC_SYS_RB_BACKEND_DISABLE 0xe80
  275. #define GC_USER_SYS_RB_BACKEND_DISABLE 0xe84
  276. #define SRBM_STATUS2 0x0EC4
  277. #define DMA_BUSY (1 << 5)
  278. #define DMA1_BUSY (1 << 6)
  279. #define VM_L2_CNTL 0x1400
  280. #define ENABLE_L2_CACHE (1 << 0)
  281. #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
  282. #define L2_CACHE_PTE_ENDIAN_SWAP_MODE(x) ((x) << 2)
  283. #define L2_CACHE_PDE_ENDIAN_SWAP_MODE(x) ((x) << 4)
  284. #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
  285. #define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10)
  286. #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 15)
  287. #define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 19)
  288. #define VM_L2_CNTL2 0x1404
  289. #define INVALIDATE_ALL_L1_TLBS (1 << 0)
  290. #define INVALIDATE_L2_CACHE (1 << 1)
  291. #define INVALIDATE_CACHE_MODE(x) ((x) << 26)
  292. #define INVALIDATE_PTE_AND_PDE_CACHES 0
  293. #define INVALIDATE_ONLY_PTE_CACHES 1
  294. #define INVALIDATE_ONLY_PDE_CACHES 2
  295. #define VM_L2_CNTL3 0x1408
  296. #define BANK_SELECT(x) ((x) << 0)
  297. #define L2_CACHE_UPDATE_MODE(x) ((x) << 6)
  298. #define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15)
  299. #define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20)
  300. #define VM_L2_STATUS 0x140C
  301. #define L2_BUSY (1 << 0)
  302. #define VM_CONTEXT0_CNTL 0x1410
  303. #define ENABLE_CONTEXT (1 << 0)
  304. #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
  305. #define RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 3)
  306. #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
  307. #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 6)
  308. #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 7)
  309. #define PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 9)
  310. #define PDE0_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 10)
  311. #define VALID_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 12)
  312. #define VALID_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 13)
  313. #define READ_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 15)
  314. #define READ_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 16)
  315. #define WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 18)
  316. #define WRITE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 19)
  317. #define VM_CONTEXT1_CNTL 0x1414
  318. #define VM_CONTEXT0_CNTL2 0x1430
  319. #define VM_CONTEXT1_CNTL2 0x1434
  320. #define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR 0x1438
  321. #define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR 0x143c
  322. #define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR 0x1440
  323. #define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR 0x1444
  324. #define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR 0x1448
  325. #define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR 0x144c
  326. #define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR 0x1450
  327. #define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR 0x1454
  328. #define VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x14FC
  329. #define VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x14DC
  330. #define PROTECTIONS_MASK (0xf << 0)
  331. #define PROTECTIONS_SHIFT 0
  332. /* bit 0: range
  333. * bit 1: pde0
  334. * bit 2: valid
  335. * bit 3: read
  336. * bit 4: write
  337. */
  338. #define MEMORY_CLIENT_ID_MASK (0xff << 12)
  339. #define MEMORY_CLIENT_ID_SHIFT 12
  340. #define MEMORY_CLIENT_RW_MASK (1 << 24)
  341. #define MEMORY_CLIENT_RW_SHIFT 24
  342. #define FAULT_VMID_MASK (0xf << 25)
  343. #define FAULT_VMID_SHIFT 25
  344. #define VM_INVALIDATE_REQUEST 0x1478
  345. #define VM_INVALIDATE_RESPONSE 0x147c
  346. #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
  347. #define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x151c
  348. #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153c
  349. #define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR 0x1540
  350. #define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR 0x1544
  351. #define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR 0x1548
  352. #define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR 0x154c
  353. #define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR 0x1550
  354. #define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR 0x1554
  355. #define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR 0x1558
  356. #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155c
  357. #define VM_CONTEXT1_PAGE_TABLE_START_ADDR 0x1560
  358. #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
  359. #define VM_CONTEXT1_PAGE_TABLE_END_ADDR 0x1580
  360. #define VM_L2_CG 0x15c0
  361. #define MC_CG_ENABLE (1 << 18)
  362. #define MC_LS_ENABLE (1 << 19)
  363. #define MC_SHARED_CHMAP 0x2004
  364. #define NOOFCHAN_SHIFT 12
  365. #define NOOFCHAN_MASK 0x0000f000
  366. #define MC_SHARED_CHREMAP 0x2008
  367. #define MC_VM_FB_LOCATION 0x2024
  368. #define MC_VM_AGP_TOP 0x2028
  369. #define MC_VM_AGP_BOT 0x202C
  370. #define MC_VM_AGP_BASE 0x2030
  371. #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
  372. #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
  373. #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
  374. #define MC_VM_MX_L1_TLB_CNTL 0x2064
  375. #define ENABLE_L1_TLB (1 << 0)
  376. #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
  377. #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
  378. #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
  379. #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
  380. #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
  381. #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
  382. #define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6)
  383. #define MC_SHARED_BLACKOUT_CNTL 0x20ac
  384. #define MC_HUB_MISC_HUB_CG 0x20b8
  385. #define MC_HUB_MISC_VM_CG 0x20bc
  386. #define MC_HUB_MISC_SIP_CG 0x20c0
  387. #define MC_XPB_CLK_GAT 0x2478
  388. #define MC_CITF_MISC_RD_CG 0x2648
  389. #define MC_CITF_MISC_WR_CG 0x264c
  390. #define MC_CITF_MISC_VM_CG 0x2650
  391. #define MC_ARB_RAMCFG 0x2760
  392. #define NOOFBANK_SHIFT 0
  393. #define NOOFBANK_MASK 0x00000003
  394. #define NOOFRANK_SHIFT 2
  395. #define NOOFRANK_MASK 0x00000004
  396. #define NOOFROWS_SHIFT 3
  397. #define NOOFROWS_MASK 0x00000038
  398. #define NOOFCOLS_SHIFT 6
  399. #define NOOFCOLS_MASK 0x000000C0
  400. #define CHANSIZE_SHIFT 8
  401. #define CHANSIZE_MASK 0x00000100
  402. #define CHANSIZE_OVERRIDE (1 << 11)
  403. #define NOOFGROUPS_SHIFT 12
  404. #define NOOFGROUPS_MASK 0x00001000
  405. #define MC_ARB_DRAM_TIMING 0x2774
  406. #define MC_ARB_DRAM_TIMING2 0x2778
  407. #define MC_ARB_BURST_TIME 0x2808
  408. #define STATE0(x) ((x) << 0)
  409. #define STATE0_MASK (0x1f << 0)
  410. #define STATE0_SHIFT 0
  411. #define STATE1(x) ((x) << 5)
  412. #define STATE1_MASK (0x1f << 5)
  413. #define STATE1_SHIFT 5
  414. #define STATE2(x) ((x) << 10)
  415. #define STATE2_MASK (0x1f << 10)
  416. #define STATE2_SHIFT 10
  417. #define STATE3(x) ((x) << 15)
  418. #define STATE3_MASK (0x1f << 15)
  419. #define STATE3_SHIFT 15
  420. #define MC_SEQ_TRAIN_WAKEUP_CNTL 0x2808
  421. #define TRAIN_DONE_D0 (1 << 30)
  422. #define TRAIN_DONE_D1 (1 << 31)
  423. #define MC_SEQ_SUP_CNTL 0x28c8
  424. #define RUN_MASK (1 << 0)
  425. #define MC_SEQ_SUP_PGM 0x28cc
  426. #define MC_PMG_AUTO_CMD 0x28d0
  427. #define MC_IO_PAD_CNTL_D0 0x29d0
  428. #define MEM_FALL_OUT_CMD (1 << 8)
  429. #define MC_SEQ_RAS_TIMING 0x28a0
  430. #define MC_SEQ_CAS_TIMING 0x28a4
  431. #define MC_SEQ_MISC_TIMING 0x28a8
  432. #define MC_SEQ_MISC_TIMING2 0x28ac
  433. #define MC_SEQ_PMG_TIMING 0x28b0
  434. #define MC_SEQ_RD_CTL_D0 0x28b4
  435. #define MC_SEQ_RD_CTL_D1 0x28b8
  436. #define MC_SEQ_WR_CTL_D0 0x28bc
  437. #define MC_SEQ_WR_CTL_D1 0x28c0
  438. #define MC_SEQ_MISC0 0x2a00
  439. #define MC_SEQ_MISC0_VEN_ID_SHIFT 8
  440. #define MC_SEQ_MISC0_VEN_ID_MASK 0x00000f00
  441. #define MC_SEQ_MISC0_VEN_ID_VALUE 3
  442. #define MC_SEQ_MISC0_REV_ID_SHIFT 12
  443. #define MC_SEQ_MISC0_REV_ID_MASK 0x0000f000
  444. #define MC_SEQ_MISC0_REV_ID_VALUE 1
  445. #define MC_SEQ_MISC0_GDDR5_SHIFT 28
  446. #define MC_SEQ_MISC0_GDDR5_MASK 0xf0000000
  447. #define MC_SEQ_MISC0_GDDR5_VALUE 5
  448. #define MC_SEQ_MISC1 0x2a04
  449. #define MC_SEQ_RESERVE_M 0x2a08
  450. #define MC_PMG_CMD_EMRS 0x2a0c
  451. #define MC_SEQ_IO_DEBUG_INDEX 0x2a44
  452. #define MC_SEQ_IO_DEBUG_DATA 0x2a48
  453. #define MC_SEQ_MISC5 0x2a54
  454. #define MC_SEQ_MISC6 0x2a58
  455. #define MC_SEQ_MISC7 0x2a64
  456. #define MC_SEQ_RAS_TIMING_LP 0x2a6c
  457. #define MC_SEQ_CAS_TIMING_LP 0x2a70
  458. #define MC_SEQ_MISC_TIMING_LP 0x2a74
  459. #define MC_SEQ_MISC_TIMING2_LP 0x2a78
  460. #define MC_SEQ_WR_CTL_D0_LP 0x2a7c
  461. #define MC_SEQ_WR_CTL_D1_LP 0x2a80
  462. #define MC_SEQ_PMG_CMD_EMRS_LP 0x2a84
  463. #define MC_SEQ_PMG_CMD_MRS_LP 0x2a88
  464. #define MC_PMG_CMD_MRS 0x2aac
  465. #define MC_SEQ_RD_CTL_D0_LP 0x2b1c
  466. #define MC_SEQ_RD_CTL_D1_LP 0x2b20
  467. #define MC_PMG_CMD_MRS1 0x2b44
  468. #define MC_SEQ_PMG_CMD_MRS1_LP 0x2b48
  469. #define MC_SEQ_PMG_TIMING_LP 0x2b4c
  470. #define MC_SEQ_WR_CTL_2 0x2b54
  471. #define MC_SEQ_WR_CTL_2_LP 0x2b58
  472. #define MC_PMG_CMD_MRS2 0x2b5c
  473. #define MC_SEQ_PMG_CMD_MRS2_LP 0x2b60
  474. #define MCLK_PWRMGT_CNTL 0x2ba0
  475. # define DLL_SPEED(x) ((x) << 0)
  476. # define DLL_SPEED_MASK (0x1f << 0)
  477. # define DLL_READY (1 << 6)
  478. # define MC_INT_CNTL (1 << 7)
  479. # define MRDCK0_PDNB (1 << 8)
  480. # define MRDCK1_PDNB (1 << 9)
  481. # define MRDCK0_RESET (1 << 16)
  482. # define MRDCK1_RESET (1 << 17)
  483. # define DLL_READY_READ (1 << 24)
  484. #define DLL_CNTL 0x2ba4
  485. # define MRDCK0_BYPASS (1 << 24)
  486. # define MRDCK1_BYPASS (1 << 25)
  487. #define MPLL_FUNC_CNTL 0x2bb4
  488. #define BWCTRL(x) ((x) << 20)
  489. #define BWCTRL_MASK (0xff << 20)
  490. #define MPLL_FUNC_CNTL_1 0x2bb8
  491. #define VCO_MODE(x) ((x) << 0)
  492. #define VCO_MODE_MASK (3 << 0)
  493. #define CLKFRAC(x) ((x) << 4)
  494. #define CLKFRAC_MASK (0xfff << 4)
  495. #define CLKF(x) ((x) << 16)
  496. #define CLKF_MASK (0xfff << 16)
  497. #define MPLL_FUNC_CNTL_2 0x2bbc
  498. #define MPLL_AD_FUNC_CNTL 0x2bc0
  499. #define YCLK_POST_DIV(x) ((x) << 0)
  500. #define YCLK_POST_DIV_MASK (7 << 0)
  501. #define MPLL_DQ_FUNC_CNTL 0x2bc4
  502. #define YCLK_SEL(x) ((x) << 4)
  503. #define YCLK_SEL_MASK (1 << 4)
  504. #define MPLL_SS1 0x2bcc
  505. #define CLKV(x) ((x) << 0)
  506. #define CLKV_MASK (0x3ffffff << 0)
  507. #define MPLL_SS2 0x2bd0
  508. #define CLKS(x) ((x) << 0)
  509. #define CLKS_MASK (0xfff << 0)
  510. #define HDP_HOST_PATH_CNTL 0x2C00
  511. #define CLOCK_GATING_DIS (1 << 23)
  512. #define HDP_NONSURFACE_BASE 0x2C04
  513. #define HDP_NONSURFACE_INFO 0x2C08
  514. #define HDP_NONSURFACE_SIZE 0x2C0C
  515. #define HDP_ADDR_CONFIG 0x2F48
  516. #define HDP_MISC_CNTL 0x2F4C
  517. #define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
  518. #define HDP_MEM_POWER_LS 0x2F50
  519. #define HDP_LS_ENABLE (1 << 0)
  520. #define ATC_MISC_CG 0x3350
  521. #define IH_RB_CNTL 0x3e00
  522. # define IH_RB_ENABLE (1 << 0)
  523. # define IH_IB_SIZE(x) ((x) << 1) /* log2 */
  524. # define IH_RB_FULL_DRAIN_ENABLE (1 << 6)
  525. # define IH_WPTR_WRITEBACK_ENABLE (1 << 8)
  526. # define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */
  527. # define IH_WPTR_OVERFLOW_ENABLE (1 << 16)
  528. # define IH_WPTR_OVERFLOW_CLEAR (1 << 31)
  529. #define IH_RB_BASE 0x3e04
  530. #define IH_RB_RPTR 0x3e08
  531. #define IH_RB_WPTR 0x3e0c
  532. # define RB_OVERFLOW (1 << 0)
  533. # define WPTR_OFFSET_MASK 0x3fffc
  534. #define IH_RB_WPTR_ADDR_HI 0x3e10
  535. #define IH_RB_WPTR_ADDR_LO 0x3e14
  536. #define IH_CNTL 0x3e18
  537. # define ENABLE_INTR (1 << 0)
  538. # define IH_MC_SWAP(x) ((x) << 1)
  539. # define IH_MC_SWAP_NONE 0
  540. # define IH_MC_SWAP_16BIT 1
  541. # define IH_MC_SWAP_32BIT 2
  542. # define IH_MC_SWAP_64BIT 3
  543. # define RPTR_REARM (1 << 4)
  544. # define MC_WRREQ_CREDIT(x) ((x) << 15)
  545. # define MC_WR_CLEAN_CNT(x) ((x) << 20)
  546. # define MC_VMID(x) ((x) << 25)
  547. #define CONFIG_MEMSIZE 0x5428
  548. #define INTERRUPT_CNTL 0x5468
  549. # define IH_DUMMY_RD_OVERRIDE (1 << 0)
  550. # define IH_DUMMY_RD_EN (1 << 1)
  551. # define IH_REQ_NONSNOOP_EN (1 << 3)
  552. # define GEN_IH_INT_EN (1 << 8)
  553. #define INTERRUPT_CNTL2 0x546c
  554. #define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
  555. #define BIF_FB_EN 0x5490
  556. #define FB_READ_EN (1 << 0)
  557. #define FB_WRITE_EN (1 << 1)
  558. #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
  559. /* DCE6 ELD audio interface */
  560. #define AZ_F0_CODEC_ENDPOINT_INDEX 0x5E00
  561. # define AZ_ENDPOINT_REG_INDEX(x) (((x) & 0xff) << 0)
  562. # define AZ_ENDPOINT_REG_WRITE_EN (1 << 8)
  563. #define AZ_F0_CODEC_ENDPOINT_DATA 0x5E04
  564. #define AZ_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER 0x25
  565. #define SPEAKER_ALLOCATION(x) (((x) & 0x7f) << 0)
  566. #define SPEAKER_ALLOCATION_MASK (0x7f << 0)
  567. #define SPEAKER_ALLOCATION_SHIFT 0
  568. #define HDMI_CONNECTION (1 << 16)
  569. #define DP_CONNECTION (1 << 17)
  570. #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0 0x28 /* LPCM */
  571. #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1 0x29 /* AC3 */
  572. #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2 0x2A /* MPEG1 */
  573. #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3 0x2B /* MP3 */
  574. #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4 0x2C /* MPEG2 */
  575. #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5 0x2D /* AAC */
  576. #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6 0x2E /* DTS */
  577. #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7 0x2F /* ATRAC */
  578. #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR8 0x30 /* one bit audio - leave at 0 (default) */
  579. #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9 0x31 /* Dolby Digital */
  580. #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10 0x32 /* DTS-HD */
  581. #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11 0x33 /* MAT-MLP */
  582. #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR12 0x34 /* DTS */
  583. #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13 0x35 /* WMA Pro */
  584. # define MAX_CHANNELS(x) (((x) & 0x7) << 0)
  585. /* max channels minus one. 7 = 8 channels */
  586. # define SUPPORTED_FREQUENCIES(x) (((x) & 0xff) << 8)
  587. # define DESCRIPTOR_BYTE_2(x) (((x) & 0xff) << 16)
  588. # define SUPPORTED_FREQUENCIES_STEREO(x) (((x) & 0xff) << 24) /* LPCM only */
  589. /* SUPPORTED_FREQUENCIES, SUPPORTED_FREQUENCIES_STEREO
  590. * bit0 = 32 kHz
  591. * bit1 = 44.1 kHz
  592. * bit2 = 48 kHz
  593. * bit3 = 88.2 kHz
  594. * bit4 = 96 kHz
  595. * bit5 = 176.4 kHz
  596. * bit6 = 192 kHz
  597. */
  598. #define AZ_F0_CODEC_PIN_CONTROL_HOTPLUG_CONTROL 0x54
  599. # define AUDIO_ENABLED (1 << 31)
  600. #define AZ_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT 0x56
  601. #define PORT_CONNECTIVITY_MASK (3 << 30)
  602. #define PORT_CONNECTIVITY_SHIFT 30
  603. #define DC_LB_MEMORY_SPLIT 0x6b0c
  604. #define DC_LB_MEMORY_CONFIG(x) ((x) << 20)
  605. #define PRIORITY_A_CNT 0x6b18
  606. #define PRIORITY_MARK_MASK 0x7fff
  607. #define PRIORITY_OFF (1 << 16)
  608. #define PRIORITY_ALWAYS_ON (1 << 20)
  609. #define PRIORITY_B_CNT 0x6b1c
  610. #define DPG_PIPE_ARBITRATION_CONTROL3 0x6cc8
  611. # define LATENCY_WATERMARK_MASK(x) ((x) << 16)
  612. #define DPG_PIPE_LATENCY_CONTROL 0x6ccc
  613. # define LATENCY_LOW_WATERMARK(x) ((x) << 0)
  614. # define LATENCY_HIGH_WATERMARK(x) ((x) << 16)
  615. /* 0x6bb8, 0x77b8, 0x103b8, 0x10fb8, 0x11bb8, 0x127b8 */
  616. #define VLINE_STATUS 0x6bb8
  617. # define VLINE_OCCURRED (1 << 0)
  618. # define VLINE_ACK (1 << 4)
  619. # define VLINE_STAT (1 << 12)
  620. # define VLINE_INTERRUPT (1 << 16)
  621. # define VLINE_INTERRUPT_TYPE (1 << 17)
  622. /* 0x6bbc, 0x77bc, 0x103bc, 0x10fbc, 0x11bbc, 0x127bc */
  623. #define VBLANK_STATUS 0x6bbc
  624. # define VBLANK_OCCURRED (1 << 0)
  625. # define VBLANK_ACK (1 << 4)
  626. # define VBLANK_STAT (1 << 12)
  627. # define VBLANK_INTERRUPT (1 << 16)
  628. # define VBLANK_INTERRUPT_TYPE (1 << 17)
  629. /* 0x6b40, 0x7740, 0x10340, 0x10f40, 0x11b40, 0x12740 */
  630. #define INT_MASK 0x6b40
  631. # define VBLANK_INT_MASK (1 << 0)
  632. # define VLINE_INT_MASK (1 << 4)
  633. #define DISP_INTERRUPT_STATUS 0x60f4
  634. # define LB_D1_VLINE_INTERRUPT (1 << 2)
  635. # define LB_D1_VBLANK_INTERRUPT (1 << 3)
  636. # define DC_HPD1_INTERRUPT (1 << 17)
  637. # define DC_HPD1_RX_INTERRUPT (1 << 18)
  638. # define DACA_AUTODETECT_INTERRUPT (1 << 22)
  639. # define DACB_AUTODETECT_INTERRUPT (1 << 23)
  640. # define DC_I2C_SW_DONE_INTERRUPT (1 << 24)
  641. # define DC_I2C_HW_DONE_INTERRUPT (1 << 25)
  642. #define DISP_INTERRUPT_STATUS_CONTINUE 0x60f8
  643. # define LB_D2_VLINE_INTERRUPT (1 << 2)
  644. # define LB_D2_VBLANK_INTERRUPT (1 << 3)
  645. # define DC_HPD2_INTERRUPT (1 << 17)
  646. # define DC_HPD2_RX_INTERRUPT (1 << 18)
  647. # define DISP_TIMER_INTERRUPT (1 << 24)
  648. #define DISP_INTERRUPT_STATUS_CONTINUE2 0x60fc
  649. # define LB_D3_VLINE_INTERRUPT (1 << 2)
  650. # define LB_D3_VBLANK_INTERRUPT (1 << 3)
  651. # define DC_HPD3_INTERRUPT (1 << 17)
  652. # define DC_HPD3_RX_INTERRUPT (1 << 18)
  653. #define DISP_INTERRUPT_STATUS_CONTINUE3 0x6100
  654. # define LB_D4_VLINE_INTERRUPT (1 << 2)
  655. # define LB_D4_VBLANK_INTERRUPT (1 << 3)
  656. # define DC_HPD4_INTERRUPT (1 << 17)
  657. # define DC_HPD4_RX_INTERRUPT (1 << 18)
  658. #define DISP_INTERRUPT_STATUS_CONTINUE4 0x614c
  659. # define LB_D5_VLINE_INTERRUPT (1 << 2)
  660. # define LB_D5_VBLANK_INTERRUPT (1 << 3)
  661. # define DC_HPD5_INTERRUPT (1 << 17)
  662. # define DC_HPD5_RX_INTERRUPT (1 << 18)
  663. #define DISP_INTERRUPT_STATUS_CONTINUE5 0x6150
  664. # define LB_D6_VLINE_INTERRUPT (1 << 2)
  665. # define LB_D6_VBLANK_INTERRUPT (1 << 3)
  666. # define DC_HPD6_INTERRUPT (1 << 17)
  667. # define DC_HPD6_RX_INTERRUPT (1 << 18)
  668. /* 0x6858, 0x7458, 0x10058, 0x10c58, 0x11858, 0x12458 */
  669. #define GRPH_INT_STATUS 0x6858
  670. # define GRPH_PFLIP_INT_OCCURRED (1 << 0)
  671. # define GRPH_PFLIP_INT_CLEAR (1 << 8)
  672. /* 0x685c, 0x745c, 0x1005c, 0x10c5c, 0x1185c, 0x1245c */
  673. #define GRPH_INT_CONTROL 0x685c
  674. # define GRPH_PFLIP_INT_MASK (1 << 0)
  675. # define GRPH_PFLIP_INT_TYPE (1 << 8)
  676. #define DACA_AUTODETECT_INT_CONTROL 0x66c8
  677. #define DC_HPD1_INT_STATUS 0x601c
  678. #define DC_HPD2_INT_STATUS 0x6028
  679. #define DC_HPD3_INT_STATUS 0x6034
  680. #define DC_HPD4_INT_STATUS 0x6040
  681. #define DC_HPD5_INT_STATUS 0x604c
  682. #define DC_HPD6_INT_STATUS 0x6058
  683. # define DC_HPDx_INT_STATUS (1 << 0)
  684. # define DC_HPDx_SENSE (1 << 1)
  685. # define DC_HPDx_RX_INT_STATUS (1 << 8)
  686. #define DC_HPD1_INT_CONTROL 0x6020
  687. #define DC_HPD2_INT_CONTROL 0x602c
  688. #define DC_HPD3_INT_CONTROL 0x6038
  689. #define DC_HPD4_INT_CONTROL 0x6044
  690. #define DC_HPD5_INT_CONTROL 0x6050
  691. #define DC_HPD6_INT_CONTROL 0x605c
  692. # define DC_HPDx_INT_ACK (1 << 0)
  693. # define DC_HPDx_INT_POLARITY (1 << 8)
  694. # define DC_HPDx_INT_EN (1 << 16)
  695. # define DC_HPDx_RX_INT_ACK (1 << 20)
  696. # define DC_HPDx_RX_INT_EN (1 << 24)
  697. #define DC_HPD1_CONTROL 0x6024
  698. #define DC_HPD2_CONTROL 0x6030
  699. #define DC_HPD3_CONTROL 0x603c
  700. #define DC_HPD4_CONTROL 0x6048
  701. #define DC_HPD5_CONTROL 0x6054
  702. #define DC_HPD6_CONTROL 0x6060
  703. # define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0)
  704. # define DC_HPDx_RX_INT_TIMER(x) ((x) << 16)
  705. # define DC_HPDx_EN (1 << 28)
  706. #define DPG_PIPE_STUTTER_CONTROL 0x6cd4
  707. # define STUTTER_ENABLE (1 << 0)
  708. /* 0x6e98, 0x7a98, 0x10698, 0x11298, 0x11e98, 0x12a98 */
  709. #define CRTC_STATUS_FRAME_COUNT 0x6e98
  710. #define AFMT_AUDIO_SRC_CONTROL 0x713c
  711. #define AFMT_AUDIO_SRC_SELECT(x) (((x) & 7) << 0)
  712. /* AFMT_AUDIO_SRC_SELECT
  713. * 0 = stream0
  714. * 1 = stream1
  715. * 2 = stream2
  716. * 3 = stream3
  717. * 4 = stream4
  718. * 5 = stream5
  719. */
  720. #define GRBM_CNTL 0x8000
  721. #define GRBM_READ_TIMEOUT(x) ((x) << 0)
  722. #define GRBM_STATUS2 0x8008
  723. #define RLC_RQ_PENDING (1 << 0)
  724. #define RLC_BUSY (1 << 8)
  725. #define TC_BUSY (1 << 9)
  726. #define GRBM_STATUS 0x8010
  727. #define CMDFIFO_AVAIL_MASK 0x0000000F
  728. #define RING2_RQ_PENDING (1 << 4)
  729. #define SRBM_RQ_PENDING (1 << 5)
  730. #define RING1_RQ_PENDING (1 << 6)
  731. #define CF_RQ_PENDING (1 << 7)
  732. #define PF_RQ_PENDING (1 << 8)
  733. #define GDS_DMA_RQ_PENDING (1 << 9)
  734. #define GRBM_EE_BUSY (1 << 10)
  735. #define DB_CLEAN (1 << 12)
  736. #define CB_CLEAN (1 << 13)
  737. #define TA_BUSY (1 << 14)
  738. #define GDS_BUSY (1 << 15)
  739. #define VGT_BUSY (1 << 17)
  740. #define IA_BUSY_NO_DMA (1 << 18)
  741. #define IA_BUSY (1 << 19)
  742. #define SX_BUSY (1 << 20)
  743. #define SPI_BUSY (1 << 22)
  744. #define BCI_BUSY (1 << 23)
  745. #define SC_BUSY (1 << 24)
  746. #define PA_BUSY (1 << 25)
  747. #define DB_BUSY (1 << 26)
  748. #define CP_COHERENCY_BUSY (1 << 28)
  749. #define CP_BUSY (1 << 29)
  750. #define CB_BUSY (1 << 30)
  751. #define GUI_ACTIVE (1 << 31)
  752. #define GRBM_STATUS_SE0 0x8014
  753. #define GRBM_STATUS_SE1 0x8018
  754. #define SE_DB_CLEAN (1 << 1)
  755. #define SE_CB_CLEAN (1 << 2)
  756. #define SE_BCI_BUSY (1 << 22)
  757. #define SE_VGT_BUSY (1 << 23)
  758. #define SE_PA_BUSY (1 << 24)
  759. #define SE_TA_BUSY (1 << 25)
  760. #define SE_SX_BUSY (1 << 26)
  761. #define SE_SPI_BUSY (1 << 27)
  762. #define SE_SC_BUSY (1 << 29)
  763. #define SE_DB_BUSY (1 << 30)
  764. #define SE_CB_BUSY (1 << 31)
  765. #define GRBM_SOFT_RESET 0x8020
  766. #define SOFT_RESET_CP (1 << 0)
  767. #define SOFT_RESET_CB (1 << 1)
  768. #define SOFT_RESET_RLC (1 << 2)
  769. #define SOFT_RESET_DB (1 << 3)
  770. #define SOFT_RESET_GDS (1 << 4)
  771. #define SOFT_RESET_PA (1 << 5)
  772. #define SOFT_RESET_SC (1 << 6)
  773. #define SOFT_RESET_BCI (1 << 7)
  774. #define SOFT_RESET_SPI (1 << 8)
  775. #define SOFT_RESET_SX (1 << 10)
  776. #define SOFT_RESET_TC (1 << 11)
  777. #define SOFT_RESET_TA (1 << 12)
  778. #define SOFT_RESET_VGT (1 << 14)
  779. #define SOFT_RESET_IA (1 << 15)
  780. #define GRBM_GFX_INDEX 0x802C
  781. #define INSTANCE_INDEX(x) ((x) << 0)
  782. #define SH_INDEX(x) ((x) << 8)
  783. #define SE_INDEX(x) ((x) << 16)
  784. #define SH_BROADCAST_WRITES (1 << 29)
  785. #define INSTANCE_BROADCAST_WRITES (1 << 30)
  786. #define SE_BROADCAST_WRITES (1 << 31)
  787. #define GRBM_INT_CNTL 0x8060
  788. # define RDERR_INT_ENABLE (1 << 0)
  789. # define GUI_IDLE_INT_ENABLE (1 << 19)
  790. #define CP_STRMOUT_CNTL 0x84FC
  791. #define SCRATCH_REG0 0x8500
  792. #define SCRATCH_REG1 0x8504
  793. #define SCRATCH_REG2 0x8508
  794. #define SCRATCH_REG3 0x850C
  795. #define SCRATCH_REG4 0x8510
  796. #define SCRATCH_REG5 0x8514
  797. #define SCRATCH_REG6 0x8518
  798. #define SCRATCH_REG7 0x851C
  799. #define SCRATCH_UMSK 0x8540
  800. #define SCRATCH_ADDR 0x8544
  801. #define CP_SEM_WAIT_TIMER 0x85BC
  802. #define CP_SEM_INCOMPLETE_TIMER_CNTL 0x85C8
  803. #define CP_ME_CNTL 0x86D8
  804. #define CP_CE_HALT (1 << 24)
  805. #define CP_PFP_HALT (1 << 26)
  806. #define CP_ME_HALT (1 << 28)
  807. #define CP_COHER_CNTL2 0x85E8
  808. #define CP_RB2_RPTR 0x86f8
  809. #define CP_RB1_RPTR 0x86fc
  810. #define CP_RB0_RPTR 0x8700
  811. #define CP_RB_WPTR_DELAY 0x8704
  812. #define CP_QUEUE_THRESHOLDS 0x8760
  813. #define ROQ_IB1_START(x) ((x) << 0)
  814. #define ROQ_IB2_START(x) ((x) << 8)
  815. #define CP_MEQ_THRESHOLDS 0x8764
  816. #define MEQ1_START(x) ((x) << 0)
  817. #define MEQ2_START(x) ((x) << 8)
  818. #define CP_PERFMON_CNTL 0x87FC
  819. #define VGT_VTX_VECT_EJECT_REG 0x88B0
  820. #define VGT_CACHE_INVALIDATION 0x88C4
  821. #define CACHE_INVALIDATION(x) ((x) << 0)
  822. #define VC_ONLY 0
  823. #define TC_ONLY 1
  824. #define VC_AND_TC 2
  825. #define AUTO_INVLD_EN(x) ((x) << 6)
  826. #define NO_AUTO 0
  827. #define ES_AUTO 1
  828. #define GS_AUTO 2
  829. #define ES_AND_GS_AUTO 3
  830. #define VGT_ESGS_RING_SIZE 0x88C8
  831. #define VGT_GSVS_RING_SIZE 0x88CC
  832. #define VGT_GS_VERTEX_REUSE 0x88D4
  833. #define VGT_PRIMITIVE_TYPE 0x8958
  834. #define VGT_INDEX_TYPE 0x895C
  835. #define VGT_NUM_INDICES 0x8970
  836. #define VGT_NUM_INSTANCES 0x8974
  837. #define VGT_TF_RING_SIZE 0x8988
  838. #define VGT_HS_OFFCHIP_PARAM 0x89B0
  839. #define VGT_TF_MEMORY_BASE 0x89B8
  840. #define CC_GC_SHADER_ARRAY_CONFIG 0x89bc
  841. #define INACTIVE_CUS_MASK 0xFFFF0000
  842. #define INACTIVE_CUS_SHIFT 16
  843. #define GC_USER_SHADER_ARRAY_CONFIG 0x89c0
  844. #define PA_CL_ENHANCE 0x8A14
  845. #define CLIP_VTX_REORDER_ENA (1 << 0)
  846. #define NUM_CLIP_SEQ(x) ((x) << 1)
  847. #define PA_SU_LINE_STIPPLE_VALUE 0x8A60
  848. #define PA_SC_LINE_STIPPLE_STATE 0x8B10
  849. #define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
  850. #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
  851. #define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
  852. #define PA_SC_FIFO_SIZE 0x8BCC
  853. #define SC_FRONTEND_PRIM_FIFO_SIZE(x) ((x) << 0)
  854. #define SC_BACKEND_PRIM_FIFO_SIZE(x) ((x) << 6)
  855. #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 15)
  856. #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 23)
  857. #define PA_SC_ENHANCE 0x8BF0
  858. #define SQ_CONFIG 0x8C00
  859. #define SQC_CACHES 0x8C08
  860. #define SQ_POWER_THROTTLE 0x8e58
  861. #define MIN_POWER(x) ((x) << 0)
  862. #define MIN_POWER_MASK (0x3fff << 0)
  863. #define MIN_POWER_SHIFT 0
  864. #define MAX_POWER(x) ((x) << 16)
  865. #define MAX_POWER_MASK (0x3fff << 16)
  866. #define MAX_POWER_SHIFT 0
  867. #define SQ_POWER_THROTTLE2 0x8e5c
  868. #define MAX_POWER_DELTA(x) ((x) << 0)
  869. #define MAX_POWER_DELTA_MASK (0x3fff << 0)
  870. #define MAX_POWER_DELTA_SHIFT 0
  871. #define STI_SIZE(x) ((x) << 16)
  872. #define STI_SIZE_MASK (0x3ff << 16)
  873. #define STI_SIZE_SHIFT 16
  874. #define LTI_RATIO(x) ((x) << 27)
  875. #define LTI_RATIO_MASK (0xf << 27)
  876. #define LTI_RATIO_SHIFT 27
  877. #define SX_DEBUG_1 0x9060
  878. #define SPI_STATIC_THREAD_MGMT_1 0x90E0
  879. #define SPI_STATIC_THREAD_MGMT_2 0x90E4
  880. #define SPI_STATIC_THREAD_MGMT_3 0x90E8
  881. #define SPI_PS_MAX_WAVE_ID 0x90EC
  882. #define SPI_CONFIG_CNTL 0x9100
  883. #define SPI_CONFIG_CNTL_1 0x913C
  884. #define VTX_DONE_DELAY(x) ((x) << 0)
  885. #define INTERP_ONE_PRIM_PER_ROW (1 << 4)
  886. #define CGTS_TCC_DISABLE 0x9148
  887. #define CGTS_USER_TCC_DISABLE 0x914C
  888. #define TCC_DISABLE_MASK 0xFFFF0000
  889. #define TCC_DISABLE_SHIFT 16
  890. #define CGTS_SM_CTRL_REG 0x9150
  891. #define OVERRIDE (1 << 21)
  892. #define LS_OVERRIDE (1 << 22)
  893. #define SPI_LB_CU_MASK 0x9354
  894. #define TA_CNTL_AUX 0x9508
  895. #define CC_RB_BACKEND_DISABLE 0x98F4
  896. #define BACKEND_DISABLE(x) ((x) << 16)
  897. #define GB_ADDR_CONFIG 0x98F8
  898. #define NUM_PIPES(x) ((x) << 0)
  899. #define NUM_PIPES_MASK 0x00000007
  900. #define NUM_PIPES_SHIFT 0
  901. #define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
  902. #define PIPE_INTERLEAVE_SIZE_MASK 0x00000070
  903. #define PIPE_INTERLEAVE_SIZE_SHIFT 4
  904. #define NUM_SHADER_ENGINES(x) ((x) << 12)
  905. #define NUM_SHADER_ENGINES_MASK 0x00003000
  906. #define NUM_SHADER_ENGINES_SHIFT 12
  907. #define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
  908. #define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000
  909. #define SHADER_ENGINE_TILE_SIZE_SHIFT 16
  910. #define NUM_GPUS(x) ((x) << 20)
  911. #define NUM_GPUS_MASK 0x00700000
  912. #define NUM_GPUS_SHIFT 20
  913. #define MULTI_GPU_TILE_SIZE(x) ((x) << 24)
  914. #define MULTI_GPU_TILE_SIZE_MASK 0x03000000
  915. #define MULTI_GPU_TILE_SIZE_SHIFT 24
  916. #define ROW_SIZE(x) ((x) << 28)
  917. #define ROW_SIZE_MASK 0x30000000
  918. #define ROW_SIZE_SHIFT 28
  919. #define GB_TILE_MODE0 0x9910
  920. # define MICRO_TILE_MODE(x) ((x) << 0)
  921. # define ADDR_SURF_DISPLAY_MICRO_TILING 0
  922. # define ADDR_SURF_THIN_MICRO_TILING 1
  923. # define ADDR_SURF_DEPTH_MICRO_TILING 2
  924. # define ARRAY_MODE(x) ((x) << 2)
  925. # define ARRAY_LINEAR_GENERAL 0
  926. # define ARRAY_LINEAR_ALIGNED 1
  927. # define ARRAY_1D_TILED_THIN1 2
  928. # define ARRAY_2D_TILED_THIN1 4
  929. # define PIPE_CONFIG(x) ((x) << 6)
  930. # define ADDR_SURF_P2 0
  931. # define ADDR_SURF_P4_8x16 4
  932. # define ADDR_SURF_P4_16x16 5
  933. # define ADDR_SURF_P4_16x32 6
  934. # define ADDR_SURF_P4_32x32 7
  935. # define ADDR_SURF_P8_16x16_8x16 8
  936. # define ADDR_SURF_P8_16x32_8x16 9
  937. # define ADDR_SURF_P8_32x32_8x16 10
  938. # define ADDR_SURF_P8_16x32_16x16 11
  939. # define ADDR_SURF_P8_32x32_16x16 12
  940. # define ADDR_SURF_P8_32x32_16x32 13
  941. # define ADDR_SURF_P8_32x64_32x32 14
  942. # define TILE_SPLIT(x) ((x) << 11)
  943. # define ADDR_SURF_TILE_SPLIT_64B 0
  944. # define ADDR_SURF_TILE_SPLIT_128B 1
  945. # define ADDR_SURF_TILE_SPLIT_256B 2
  946. # define ADDR_SURF_TILE_SPLIT_512B 3
  947. # define ADDR_SURF_TILE_SPLIT_1KB 4
  948. # define ADDR_SURF_TILE_SPLIT_2KB 5
  949. # define ADDR_SURF_TILE_SPLIT_4KB 6
  950. # define BANK_WIDTH(x) ((x) << 14)
  951. # define ADDR_SURF_BANK_WIDTH_1 0
  952. # define ADDR_SURF_BANK_WIDTH_2 1
  953. # define ADDR_SURF_BANK_WIDTH_4 2
  954. # define ADDR_SURF_BANK_WIDTH_8 3
  955. # define BANK_HEIGHT(x) ((x) << 16)
  956. # define ADDR_SURF_BANK_HEIGHT_1 0
  957. # define ADDR_SURF_BANK_HEIGHT_2 1
  958. # define ADDR_SURF_BANK_HEIGHT_4 2
  959. # define ADDR_SURF_BANK_HEIGHT_8 3
  960. # define MACRO_TILE_ASPECT(x) ((x) << 18)
  961. # define ADDR_SURF_MACRO_ASPECT_1 0
  962. # define ADDR_SURF_MACRO_ASPECT_2 1
  963. # define ADDR_SURF_MACRO_ASPECT_4 2
  964. # define ADDR_SURF_MACRO_ASPECT_8 3
  965. # define NUM_BANKS(x) ((x) << 20)
  966. # define ADDR_SURF_2_BANK 0
  967. # define ADDR_SURF_4_BANK 1
  968. # define ADDR_SURF_8_BANK 2
  969. # define ADDR_SURF_16_BANK 3
  970. #define CB_PERFCOUNTER0_SELECT0 0x9a20
  971. #define CB_PERFCOUNTER0_SELECT1 0x9a24
  972. #define CB_PERFCOUNTER1_SELECT0 0x9a28
  973. #define CB_PERFCOUNTER1_SELECT1 0x9a2c
  974. #define CB_PERFCOUNTER2_SELECT0 0x9a30
  975. #define CB_PERFCOUNTER2_SELECT1 0x9a34
  976. #define CB_PERFCOUNTER3_SELECT0 0x9a38
  977. #define CB_PERFCOUNTER3_SELECT1 0x9a3c
  978. #define CB_CGTT_SCLK_CTRL 0x9a60
  979. #define GC_USER_RB_BACKEND_DISABLE 0x9B7C
  980. #define BACKEND_DISABLE_MASK 0x00FF0000
  981. #define BACKEND_DISABLE_SHIFT 16
  982. #define TCP_CHAN_STEER_LO 0xac0c
  983. #define TCP_CHAN_STEER_HI 0xac10
  984. #define CP_RB0_BASE 0xC100
  985. #define CP_RB0_CNTL 0xC104
  986. #define RB_BUFSZ(x) ((x) << 0)
  987. #define RB_BLKSZ(x) ((x) << 8)
  988. #define BUF_SWAP_32BIT (2 << 16)
  989. #define RB_NO_UPDATE (1 << 27)
  990. #define RB_RPTR_WR_ENA (1 << 31)
  991. #define CP_RB0_RPTR_ADDR 0xC10C
  992. #define CP_RB0_RPTR_ADDR_HI 0xC110
  993. #define CP_RB0_WPTR 0xC114
  994. #define CP_PFP_UCODE_ADDR 0xC150
  995. #define CP_PFP_UCODE_DATA 0xC154
  996. #define CP_ME_RAM_RADDR 0xC158
  997. #define CP_ME_RAM_WADDR 0xC15C
  998. #define CP_ME_RAM_DATA 0xC160
  999. #define CP_CE_UCODE_ADDR 0xC168
  1000. #define CP_CE_UCODE_DATA 0xC16C
  1001. #define CP_RB1_BASE 0xC180
  1002. #define CP_RB1_CNTL 0xC184
  1003. #define CP_RB1_RPTR_ADDR 0xC188
  1004. #define CP_RB1_RPTR_ADDR_HI 0xC18C
  1005. #define CP_RB1_WPTR 0xC190
  1006. #define CP_RB2_BASE 0xC194
  1007. #define CP_RB2_CNTL 0xC198
  1008. #define CP_RB2_RPTR_ADDR 0xC19C
  1009. #define CP_RB2_RPTR_ADDR_HI 0xC1A0
  1010. #define CP_RB2_WPTR 0xC1A4
  1011. #define CP_INT_CNTL_RING0 0xC1A8
  1012. #define CP_INT_CNTL_RING1 0xC1AC
  1013. #define CP_INT_CNTL_RING2 0xC1B0
  1014. # define CNTX_BUSY_INT_ENABLE (1 << 19)
  1015. # define CNTX_EMPTY_INT_ENABLE (1 << 20)
  1016. # define WAIT_MEM_SEM_INT_ENABLE (1 << 21)
  1017. # define TIME_STAMP_INT_ENABLE (1 << 26)
  1018. # define CP_RINGID2_INT_ENABLE (1 << 29)
  1019. # define CP_RINGID1_INT_ENABLE (1 << 30)
  1020. # define CP_RINGID0_INT_ENABLE (1 << 31)
  1021. #define CP_INT_STATUS_RING0 0xC1B4
  1022. #define CP_INT_STATUS_RING1 0xC1B8
  1023. #define CP_INT_STATUS_RING2 0xC1BC
  1024. # define WAIT_MEM_SEM_INT_STAT (1 << 21)
  1025. # define TIME_STAMP_INT_STAT (1 << 26)
  1026. # define CP_RINGID2_INT_STAT (1 << 29)
  1027. # define CP_RINGID1_INT_STAT (1 << 30)
  1028. # define CP_RINGID0_INT_STAT (1 << 31)
  1029. #define CP_MEM_SLP_CNTL 0xC1E4
  1030. # define CP_MEM_LS_EN (1 << 0)
  1031. #define CP_DEBUG 0xC1FC
  1032. #define RLC_CNTL 0xC300
  1033. # define RLC_ENABLE (1 << 0)
  1034. #define RLC_RL_BASE 0xC304
  1035. #define RLC_RL_SIZE 0xC308
  1036. #define RLC_LB_CNTL 0xC30C
  1037. # define LOAD_BALANCE_ENABLE (1 << 0)
  1038. #define RLC_SAVE_AND_RESTORE_BASE 0xC310
  1039. #define RLC_LB_CNTR_MAX 0xC314
  1040. #define RLC_LB_CNTR_INIT 0xC318
  1041. #define RLC_CLEAR_STATE_RESTORE_BASE 0xC320
  1042. #define RLC_UCODE_ADDR 0xC32C
  1043. #define RLC_UCODE_DATA 0xC330
  1044. #define RLC_GPU_CLOCK_COUNT_LSB 0xC338
  1045. #define RLC_GPU_CLOCK_COUNT_MSB 0xC33C
  1046. #define RLC_CAPTURE_GPU_CLOCK_COUNT 0xC340
  1047. #define RLC_MC_CNTL 0xC344
  1048. #define RLC_UCODE_CNTL 0xC348
  1049. #define RLC_STAT 0xC34C
  1050. # define RLC_BUSY_STATUS (1 << 0)
  1051. # define GFX_POWER_STATUS (1 << 1)
  1052. # define GFX_CLOCK_STATUS (1 << 2)
  1053. # define GFX_LS_STATUS (1 << 3)
  1054. #define RLC_PG_CNTL 0xC35C
  1055. # define GFX_PG_ENABLE (1 << 0)
  1056. # define GFX_PG_SRC (1 << 1)
  1057. #define RLC_CGTT_MGCG_OVERRIDE 0xC400
  1058. #define RLC_CGCG_CGLS_CTRL 0xC404
  1059. # define CGCG_EN (1 << 0)
  1060. # define CGLS_EN (1 << 1)
  1061. #define RLC_TTOP_D 0xC414
  1062. # define RLC_PUD(x) ((x) << 0)
  1063. # define RLC_PUD_MASK (0xff << 0)
  1064. # define RLC_PDD(x) ((x) << 8)
  1065. # define RLC_PDD_MASK (0xff << 8)
  1066. # define RLC_TTPD(x) ((x) << 16)
  1067. # define RLC_TTPD_MASK (0xff << 16)
  1068. # define RLC_MSD(x) ((x) << 24)
  1069. # define RLC_MSD_MASK (0xff << 24)
  1070. #define RLC_LB_INIT_CU_MASK 0xC41C
  1071. #define RLC_PG_AO_CU_MASK 0xC42C
  1072. #define RLC_MAX_PG_CU 0xC430
  1073. # define MAX_PU_CU(x) ((x) << 0)
  1074. # define MAX_PU_CU_MASK (0xff << 0)
  1075. #define RLC_AUTO_PG_CTRL 0xC434
  1076. # define AUTO_PG_EN (1 << 0)
  1077. # define GRBM_REG_SGIT(x) ((x) << 3)
  1078. # define GRBM_REG_SGIT_MASK (0xffff << 3)
  1079. # define PG_AFTER_GRBM_REG_ST(x) ((x) << 19)
  1080. # define PG_AFTER_GRBM_REG_ST_MASK (0x1fff << 19)
  1081. #define RLC_SERDES_WR_MASTER_MASK_0 0xC454
  1082. #define RLC_SERDES_WR_MASTER_MASK_1 0xC458
  1083. #define RLC_SERDES_WR_CTRL 0xC45C
  1084. #define RLC_SERDES_MASTER_BUSY_0 0xC464
  1085. #define RLC_SERDES_MASTER_BUSY_1 0xC468
  1086. #define RLC_GCPM_GENERAL_3 0xC478
  1087. #define DB_RENDER_CONTROL 0x28000
  1088. #define DB_DEPTH_INFO 0x2803c
  1089. #define PA_SC_RASTER_CONFIG 0x28350
  1090. # define RASTER_CONFIG_RB_MAP_0 0
  1091. # define RASTER_CONFIG_RB_MAP_1 1
  1092. # define RASTER_CONFIG_RB_MAP_2 2
  1093. # define RASTER_CONFIG_RB_MAP_3 3
  1094. #define VGT_EVENT_INITIATOR 0x28a90
  1095. # define SAMPLE_STREAMOUTSTATS1 (1 << 0)
  1096. # define SAMPLE_STREAMOUTSTATS2 (2 << 0)
  1097. # define SAMPLE_STREAMOUTSTATS3 (3 << 0)
  1098. # define CACHE_FLUSH_TS (4 << 0)
  1099. # define CACHE_FLUSH (6 << 0)
  1100. # define CS_PARTIAL_FLUSH (7 << 0)
  1101. # define VGT_STREAMOUT_RESET (10 << 0)
  1102. # define END_OF_PIPE_INCR_DE (11 << 0)
  1103. # define END_OF_PIPE_IB_END (12 << 0)
  1104. # define RST_PIX_CNT (13 << 0)
  1105. # define VS_PARTIAL_FLUSH (15 << 0)
  1106. # define PS_PARTIAL_FLUSH (16 << 0)
  1107. # define CACHE_FLUSH_AND_INV_TS_EVENT (20 << 0)
  1108. # define ZPASS_DONE (21 << 0)
  1109. # define CACHE_FLUSH_AND_INV_EVENT (22 << 0)
  1110. # define PERFCOUNTER_START (23 << 0)
  1111. # define PERFCOUNTER_STOP (24 << 0)
  1112. # define PIPELINESTAT_START (25 << 0)
  1113. # define PIPELINESTAT_STOP (26 << 0)
  1114. # define PERFCOUNTER_SAMPLE (27 << 0)
  1115. # define SAMPLE_PIPELINESTAT (30 << 0)
  1116. # define SAMPLE_STREAMOUTSTATS (32 << 0)
  1117. # define RESET_VTX_CNT (33 << 0)
  1118. # define VGT_FLUSH (36 << 0)
  1119. # define BOTTOM_OF_PIPE_TS (40 << 0)
  1120. # define DB_CACHE_FLUSH_AND_INV (42 << 0)
  1121. # define FLUSH_AND_INV_DB_DATA_TS (43 << 0)
  1122. # define FLUSH_AND_INV_DB_META (44 << 0)
  1123. # define FLUSH_AND_INV_CB_DATA_TS (45 << 0)
  1124. # define FLUSH_AND_INV_CB_META (46 << 0)
  1125. # define CS_DONE (47 << 0)
  1126. # define PS_DONE (48 << 0)
  1127. # define FLUSH_AND_INV_CB_PIXEL_DATA (49 << 0)
  1128. # define THREAD_TRACE_START (51 << 0)
  1129. # define THREAD_TRACE_STOP (52 << 0)
  1130. # define THREAD_TRACE_FLUSH (54 << 0)
  1131. # define THREAD_TRACE_FINISH (55 << 0)
  1132. /* PIF PHY0 registers idx/data 0x8/0xc */
  1133. #define PB0_PIF_CNTL 0x10
  1134. # define LS2_EXIT_TIME(x) ((x) << 17)
  1135. # define LS2_EXIT_TIME_MASK (0x7 << 17)
  1136. # define LS2_EXIT_TIME_SHIFT 17
  1137. #define PB0_PIF_PAIRING 0x11
  1138. # define MULTI_PIF (1 << 25)
  1139. #define PB0_PIF_PWRDOWN_0 0x12
  1140. # define PLL_POWER_STATE_IN_TXS2_0(x) ((x) << 7)
  1141. # define PLL_POWER_STATE_IN_TXS2_0_MASK (0x7 << 7)
  1142. # define PLL_POWER_STATE_IN_TXS2_0_SHIFT 7
  1143. # define PLL_POWER_STATE_IN_OFF_0(x) ((x) << 10)
  1144. # define PLL_POWER_STATE_IN_OFF_0_MASK (0x7 << 10)
  1145. # define PLL_POWER_STATE_IN_OFF_0_SHIFT 10
  1146. # define PLL_RAMP_UP_TIME_0(x) ((x) << 24)
  1147. # define PLL_RAMP_UP_TIME_0_MASK (0x7 << 24)
  1148. # define PLL_RAMP_UP_TIME_0_SHIFT 24
  1149. #define PB0_PIF_PWRDOWN_1 0x13
  1150. # define PLL_POWER_STATE_IN_TXS2_1(x) ((x) << 7)
  1151. # define PLL_POWER_STATE_IN_TXS2_1_MASK (0x7 << 7)
  1152. # define PLL_POWER_STATE_IN_TXS2_1_SHIFT 7
  1153. # define PLL_POWER_STATE_IN_OFF_1(x) ((x) << 10)
  1154. # define PLL_POWER_STATE_IN_OFF_1_MASK (0x7 << 10)
  1155. # define PLL_POWER_STATE_IN_OFF_1_SHIFT 10
  1156. # define PLL_RAMP_UP_TIME_1(x) ((x) << 24)
  1157. # define PLL_RAMP_UP_TIME_1_MASK (0x7 << 24)
  1158. # define PLL_RAMP_UP_TIME_1_SHIFT 24
  1159. #define PB0_PIF_PWRDOWN_2 0x17
  1160. # define PLL_POWER_STATE_IN_TXS2_2(x) ((x) << 7)
  1161. # define PLL_POWER_STATE_IN_TXS2_2_MASK (0x7 << 7)
  1162. # define PLL_POWER_STATE_IN_TXS2_2_SHIFT 7
  1163. # define PLL_POWER_STATE_IN_OFF_2(x) ((x) << 10)
  1164. # define PLL_POWER_STATE_IN_OFF_2_MASK (0x7 << 10)
  1165. # define PLL_POWER_STATE_IN_OFF_2_SHIFT 10
  1166. # define PLL_RAMP_UP_TIME_2(x) ((x) << 24)
  1167. # define PLL_RAMP_UP_TIME_2_MASK (0x7 << 24)
  1168. # define PLL_RAMP_UP_TIME_2_SHIFT 24
  1169. #define PB0_PIF_PWRDOWN_3 0x18
  1170. # define PLL_POWER_STATE_IN_TXS2_3(x) ((x) << 7)
  1171. # define PLL_POWER_STATE_IN_TXS2_3_MASK (0x7 << 7)
  1172. # define PLL_POWER_STATE_IN_TXS2_3_SHIFT 7
  1173. # define PLL_POWER_STATE_IN_OFF_3(x) ((x) << 10)
  1174. # define PLL_POWER_STATE_IN_OFF_3_MASK (0x7 << 10)
  1175. # define PLL_POWER_STATE_IN_OFF_3_SHIFT 10
  1176. # define PLL_RAMP_UP_TIME_3(x) ((x) << 24)
  1177. # define PLL_RAMP_UP_TIME_3_MASK (0x7 << 24)
  1178. # define PLL_RAMP_UP_TIME_3_SHIFT 24
  1179. /* PIF PHY1 registers idx/data 0x10/0x14 */
  1180. #define PB1_PIF_CNTL 0x10
  1181. #define PB1_PIF_PAIRING 0x11
  1182. #define PB1_PIF_PWRDOWN_0 0x12
  1183. #define PB1_PIF_PWRDOWN_1 0x13
  1184. #define PB1_PIF_PWRDOWN_2 0x17
  1185. #define PB1_PIF_PWRDOWN_3 0x18
  1186. /* PCIE registers idx/data 0x30/0x34 */
  1187. #define PCIE_CNTL2 0x1c /* PCIE */
  1188. # define SLV_MEM_LS_EN (1 << 16)
  1189. # define SLV_MEM_AGGRESSIVE_LS_EN (1 << 17)
  1190. # define MST_MEM_LS_EN (1 << 18)
  1191. # define REPLAY_MEM_LS_EN (1 << 19)
  1192. #define PCIE_LC_STATUS1 0x28 /* PCIE */
  1193. # define LC_REVERSE_RCVR (1 << 0)
  1194. # define LC_REVERSE_XMIT (1 << 1)
  1195. # define LC_OPERATING_LINK_WIDTH_MASK (0x7 << 2)
  1196. # define LC_OPERATING_LINK_WIDTH_SHIFT 2
  1197. # define LC_DETECTED_LINK_WIDTH_MASK (0x7 << 5)
  1198. # define LC_DETECTED_LINK_WIDTH_SHIFT 5
  1199. #define PCIE_P_CNTL 0x40 /* PCIE */
  1200. # define P_IGNORE_EDB_ERR (1 << 6)
  1201. /* PCIE PORT registers idx/data 0x38/0x3c */
  1202. #define PCIE_LC_CNTL 0xa0
  1203. # define LC_L0S_INACTIVITY(x) ((x) << 8)
  1204. # define LC_L0S_INACTIVITY_MASK (0xf << 8)
  1205. # define LC_L0S_INACTIVITY_SHIFT 8
  1206. # define LC_L1_INACTIVITY(x) ((x) << 12)
  1207. # define LC_L1_INACTIVITY_MASK (0xf << 12)
  1208. # define LC_L1_INACTIVITY_SHIFT 12
  1209. # define LC_PMI_TO_L1_DIS (1 << 16)
  1210. # define LC_ASPM_TO_L1_DIS (1 << 24)
  1211. #define PCIE_LC_LINK_WIDTH_CNTL 0xa2 /* PCIE_P */
  1212. # define LC_LINK_WIDTH_SHIFT 0
  1213. # define LC_LINK_WIDTH_MASK 0x7
  1214. # define LC_LINK_WIDTH_X0 0
  1215. # define LC_LINK_WIDTH_X1 1
  1216. # define LC_LINK_WIDTH_X2 2
  1217. # define LC_LINK_WIDTH_X4 3
  1218. # define LC_LINK_WIDTH_X8 4
  1219. # define LC_LINK_WIDTH_X16 6
  1220. # define LC_LINK_WIDTH_RD_SHIFT 4
  1221. # define LC_LINK_WIDTH_RD_MASK 0x70
  1222. # define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7)
  1223. # define LC_RECONFIG_NOW (1 << 8)
  1224. # define LC_RENEGOTIATION_SUPPORT (1 << 9)
  1225. # define LC_RENEGOTIATE_EN (1 << 10)
  1226. # define LC_SHORT_RECONFIG_EN (1 << 11)
  1227. # define LC_UPCONFIGURE_SUPPORT (1 << 12)
  1228. # define LC_UPCONFIGURE_DIS (1 << 13)
  1229. # define LC_DYN_LANES_PWR_STATE(x) ((x) << 21)
  1230. # define LC_DYN_LANES_PWR_STATE_MASK (0x3 << 21)
  1231. # define LC_DYN_LANES_PWR_STATE_SHIFT 21
  1232. #define PCIE_LC_N_FTS_CNTL 0xa3 /* PCIE_P */
  1233. # define LC_XMIT_N_FTS(x) ((x) << 0)
  1234. # define LC_XMIT_N_FTS_MASK (0xff << 0)
  1235. # define LC_XMIT_N_FTS_SHIFT 0
  1236. # define LC_XMIT_N_FTS_OVERRIDE_EN (1 << 8)
  1237. # define LC_N_FTS_MASK (0xff << 24)
  1238. #define PCIE_LC_SPEED_CNTL 0xa4 /* PCIE_P */
  1239. # define LC_GEN2_EN_STRAP (1 << 0)
  1240. # define LC_GEN3_EN_STRAP (1 << 1)
  1241. # define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 2)
  1242. # define LC_TARGET_LINK_SPEED_OVERRIDE_MASK (0x3 << 3)
  1243. # define LC_TARGET_LINK_SPEED_OVERRIDE_SHIFT 3
  1244. # define LC_FORCE_EN_SW_SPEED_CHANGE (1 << 5)
  1245. # define LC_FORCE_DIS_SW_SPEED_CHANGE (1 << 6)
  1246. # define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 7)
  1247. # define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 8)
  1248. # define LC_INITIATE_LINK_SPEED_CHANGE (1 << 9)
  1249. # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 10)
  1250. # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 10
  1251. # define LC_CURRENT_DATA_RATE_MASK (0x3 << 13) /* 0/1/2 = gen1/2/3 */
  1252. # define LC_CURRENT_DATA_RATE_SHIFT 13
  1253. # define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 16)
  1254. # define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 18)
  1255. # define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 19)
  1256. # define LC_OTHER_SIDE_EVER_SENT_GEN3 (1 << 20)
  1257. # define LC_OTHER_SIDE_SUPPORTS_GEN3 (1 << 21)
  1258. #define PCIE_LC_CNTL2 0xb1
  1259. # define LC_ALLOW_PDWN_IN_L1 (1 << 17)
  1260. # define LC_ALLOW_PDWN_IN_L23 (1 << 18)
  1261. #define PCIE_LC_CNTL3 0xb5 /* PCIE_P */
  1262. # define LC_GO_TO_RECOVERY (1 << 30)
  1263. #define PCIE_LC_CNTL4 0xb6 /* PCIE_P */
  1264. # define LC_REDO_EQ (1 << 5)
  1265. # define LC_SET_QUIESCE (1 << 13)
  1266. /*
  1267. * UVD
  1268. */
  1269. #define UVD_UDEC_ADDR_CONFIG 0xEF4C
  1270. #define UVD_UDEC_DB_ADDR_CONFIG 0xEF50
  1271. #define UVD_UDEC_DBW_ADDR_CONFIG 0xEF54
  1272. #define UVD_RBC_RB_RPTR 0xF690
  1273. #define UVD_RBC_RB_WPTR 0xF694
  1274. #define UVD_CGC_CTRL 0xF4B0
  1275. # define DCM (1 << 0)
  1276. # define CG_DT(x) ((x) << 2)
  1277. # define CG_DT_MASK (0xf << 2)
  1278. # define CLK_OD(x) ((x) << 6)
  1279. # define CLK_OD_MASK (0x1f << 6)
  1280. /* UVD CTX indirect */
  1281. #define UVD_CGC_MEM_CTRL 0xC0
  1282. #define UVD_CGC_CTRL2 0xC1
  1283. # define DYN_OR_EN (1 << 0)
  1284. # define DYN_RR_EN (1 << 1)
  1285. # define G_DIV_ID(x) ((x) << 2)
  1286. # define G_DIV_ID_MASK (0x7 << 2)
  1287. /*
  1288. * PM4
  1289. */
  1290. #define PACKET0(reg, n) ((RADEON_PACKET_TYPE0 << 30) | \
  1291. (((reg) >> 2) & 0xFFFF) | \
  1292. ((n) & 0x3FFF) << 16)
  1293. #define CP_PACKET2 0x80000000
  1294. #define PACKET2_PAD_SHIFT 0
  1295. #define PACKET2_PAD_MASK (0x3fffffff << 0)
  1296. #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
  1297. #define PACKET3(op, n) ((RADEON_PACKET_TYPE3 << 30) | \
  1298. (((op) & 0xFF) << 8) | \
  1299. ((n) & 0x3FFF) << 16)
  1300. #define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1)
  1301. /* Packet 3 types */
  1302. #define PACKET3_NOP 0x10
  1303. #define PACKET3_SET_BASE 0x11
  1304. #define PACKET3_BASE_INDEX(x) ((x) << 0)
  1305. #define GDS_PARTITION_BASE 2
  1306. #define CE_PARTITION_BASE 3
  1307. #define PACKET3_CLEAR_STATE 0x12
  1308. #define PACKET3_INDEX_BUFFER_SIZE 0x13
  1309. #define PACKET3_DISPATCH_DIRECT 0x15
  1310. #define PACKET3_DISPATCH_INDIRECT 0x16
  1311. #define PACKET3_ALLOC_GDS 0x1B
  1312. #define PACKET3_WRITE_GDS_RAM 0x1C
  1313. #define PACKET3_ATOMIC_GDS 0x1D
  1314. #define PACKET3_ATOMIC 0x1E
  1315. #define PACKET3_OCCLUSION_QUERY 0x1F
  1316. #define PACKET3_SET_PREDICATION 0x20
  1317. #define PACKET3_REG_RMW 0x21
  1318. #define PACKET3_COND_EXEC 0x22
  1319. #define PACKET3_PRED_EXEC 0x23
  1320. #define PACKET3_DRAW_INDIRECT 0x24
  1321. #define PACKET3_DRAW_INDEX_INDIRECT 0x25
  1322. #define PACKET3_INDEX_BASE 0x26
  1323. #define PACKET3_DRAW_INDEX_2 0x27
  1324. #define PACKET3_CONTEXT_CONTROL 0x28
  1325. #define PACKET3_INDEX_TYPE 0x2A
  1326. #define PACKET3_DRAW_INDIRECT_MULTI 0x2C
  1327. #define PACKET3_DRAW_INDEX_AUTO 0x2D
  1328. #define PACKET3_DRAW_INDEX_IMMD 0x2E
  1329. #define PACKET3_NUM_INSTANCES 0x2F
  1330. #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
  1331. #define PACKET3_INDIRECT_BUFFER_CONST 0x31
  1332. #define PACKET3_INDIRECT_BUFFER 0x32
  1333. #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
  1334. #define PACKET3_DRAW_INDEX_OFFSET_2 0x35
  1335. #define PACKET3_DRAW_INDEX_MULTI_ELEMENT 0x36
  1336. #define PACKET3_WRITE_DATA 0x37
  1337. #define WRITE_DATA_DST_SEL(x) ((x) << 8)
  1338. /* 0 - register
  1339. * 1 - memory (sync - via GRBM)
  1340. * 2 - tc/l2
  1341. * 3 - gds
  1342. * 4 - reserved
  1343. * 5 - memory (async - direct)
  1344. */
  1345. #define WR_ONE_ADDR (1 << 16)
  1346. #define WR_CONFIRM (1 << 20)
  1347. #define WRITE_DATA_ENGINE_SEL(x) ((x) << 30)
  1348. /* 0 - me
  1349. * 1 - pfp
  1350. * 2 - ce
  1351. */
  1352. #define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38
  1353. #define PACKET3_MEM_SEMAPHORE 0x39
  1354. #define PACKET3_MPEG_INDEX 0x3A
  1355. #define PACKET3_COPY_DW 0x3B
  1356. #define PACKET3_WAIT_REG_MEM 0x3C
  1357. #define PACKET3_MEM_WRITE 0x3D
  1358. #define PACKET3_COPY_DATA 0x40
  1359. #define PACKET3_CP_DMA 0x41
  1360. /* 1. header
  1361. * 2. SRC_ADDR_LO or DATA [31:0]
  1362. * 3. CP_SYNC [31] | SRC_SEL [30:29] | ENGINE [27] | DST_SEL [21:20] |
  1363. * SRC_ADDR_HI [7:0]
  1364. * 4. DST_ADDR_LO [31:0]
  1365. * 5. DST_ADDR_HI [7:0]
  1366. * 6. COMMAND [30:21] | BYTE_COUNT [20:0]
  1367. */
  1368. # define PACKET3_CP_DMA_DST_SEL(x) ((x) << 20)
  1369. /* 0 - SRC_ADDR
  1370. * 1 - GDS
  1371. */
  1372. # define PACKET3_CP_DMA_ENGINE(x) ((x) << 27)
  1373. /* 0 - ME
  1374. * 1 - PFP
  1375. */
  1376. # define PACKET3_CP_DMA_SRC_SEL(x) ((x) << 29)
  1377. /* 0 - SRC_ADDR
  1378. * 1 - GDS
  1379. * 2 - DATA
  1380. */
  1381. # define PACKET3_CP_DMA_CP_SYNC (1 << 31)
  1382. /* COMMAND */
  1383. # define PACKET3_CP_DMA_DIS_WC (1 << 21)
  1384. # define PACKET3_CP_DMA_CMD_SRC_SWAP(x) ((x) << 23)
  1385. /* 0 - none
  1386. * 1 - 8 in 16
  1387. * 2 - 8 in 32
  1388. * 3 - 8 in 64
  1389. */
  1390. # define PACKET3_CP_DMA_CMD_DST_SWAP(x) ((x) << 24)
  1391. /* 0 - none
  1392. * 1 - 8 in 16
  1393. * 2 - 8 in 32
  1394. * 3 - 8 in 64
  1395. */
  1396. # define PACKET3_CP_DMA_CMD_SAS (1 << 26)
  1397. /* 0 - memory
  1398. * 1 - register
  1399. */
  1400. # define PACKET3_CP_DMA_CMD_DAS (1 << 27)
  1401. /* 0 - memory
  1402. * 1 - register
  1403. */
  1404. # define PACKET3_CP_DMA_CMD_SAIC (1 << 28)
  1405. # define PACKET3_CP_DMA_CMD_DAIC (1 << 29)
  1406. # define PACKET3_CP_DMA_CMD_RAW_WAIT (1 << 30)
  1407. #define PACKET3_PFP_SYNC_ME 0x42
  1408. #define PACKET3_SURFACE_SYNC 0x43
  1409. # define PACKET3_DEST_BASE_0_ENA (1 << 0)
  1410. # define PACKET3_DEST_BASE_1_ENA (1 << 1)
  1411. # define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
  1412. # define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
  1413. # define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
  1414. # define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
  1415. # define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
  1416. # define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
  1417. # define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
  1418. # define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
  1419. # define PACKET3_DB_DEST_BASE_ENA (1 << 14)
  1420. # define PACKET3_DEST_BASE_2_ENA (1 << 19)
  1421. # define PACKET3_DEST_BASE_3_ENA (1 << 21)
  1422. # define PACKET3_TCL1_ACTION_ENA (1 << 22)
  1423. # define PACKET3_TC_ACTION_ENA (1 << 23)
  1424. # define PACKET3_CB_ACTION_ENA (1 << 25)
  1425. # define PACKET3_DB_ACTION_ENA (1 << 26)
  1426. # define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27)
  1427. # define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29)
  1428. #define PACKET3_ME_INITIALIZE 0x44
  1429. #define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16)
  1430. #define PACKET3_COND_WRITE 0x45
  1431. #define PACKET3_EVENT_WRITE 0x46
  1432. #define EVENT_TYPE(x) ((x) << 0)
  1433. #define EVENT_INDEX(x) ((x) << 8)
  1434. /* 0 - any non-TS event
  1435. * 1 - ZPASS_DONE
  1436. * 2 - SAMPLE_PIPELINESTAT
  1437. * 3 - SAMPLE_STREAMOUTSTAT*
  1438. * 4 - *S_PARTIAL_FLUSH
  1439. * 5 - EOP events
  1440. * 6 - EOS events
  1441. * 7 - CACHE_FLUSH, CACHE_FLUSH_AND_INV_EVENT
  1442. */
  1443. #define INV_L2 (1 << 20)
  1444. /* INV TC L2 cache when EVENT_INDEX = 7 */
  1445. #define PACKET3_EVENT_WRITE_EOP 0x47
  1446. #define DATA_SEL(x) ((x) << 29)
  1447. /* 0 - discard
  1448. * 1 - send low 32bit data
  1449. * 2 - send 64bit data
  1450. * 3 - send 64bit counter value
  1451. */
  1452. #define INT_SEL(x) ((x) << 24)
  1453. /* 0 - none
  1454. * 1 - interrupt only (DATA_SEL = 0)
  1455. * 2 - interrupt when data write is confirmed
  1456. */
  1457. #define PACKET3_EVENT_WRITE_EOS 0x48
  1458. #define PACKET3_PREAMBLE_CNTL 0x4A
  1459. # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
  1460. # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
  1461. #define PACKET3_ONE_REG_WRITE 0x57
  1462. #define PACKET3_LOAD_CONFIG_REG 0x5F
  1463. #define PACKET3_LOAD_CONTEXT_REG 0x60
  1464. #define PACKET3_LOAD_SH_REG 0x61
  1465. #define PACKET3_SET_CONFIG_REG 0x68
  1466. #define PACKET3_SET_CONFIG_REG_START 0x00008000
  1467. #define PACKET3_SET_CONFIG_REG_END 0x0000b000
  1468. #define PACKET3_SET_CONTEXT_REG 0x69
  1469. #define PACKET3_SET_CONTEXT_REG_START 0x00028000
  1470. #define PACKET3_SET_CONTEXT_REG_END 0x00029000
  1471. #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
  1472. #define PACKET3_SET_RESOURCE_INDIRECT 0x74
  1473. #define PACKET3_SET_SH_REG 0x76
  1474. #define PACKET3_SET_SH_REG_START 0x0000b000
  1475. #define PACKET3_SET_SH_REG_END 0x0000c000
  1476. #define PACKET3_SET_SH_REG_OFFSET 0x77
  1477. #define PACKET3_ME_WRITE 0x7A
  1478. #define PACKET3_SCRATCH_RAM_WRITE 0x7D
  1479. #define PACKET3_SCRATCH_RAM_READ 0x7E
  1480. #define PACKET3_CE_WRITE 0x7F
  1481. #define PACKET3_LOAD_CONST_RAM 0x80
  1482. #define PACKET3_WRITE_CONST_RAM 0x81
  1483. #define PACKET3_WRITE_CONST_RAM_OFFSET 0x82
  1484. #define PACKET3_DUMP_CONST_RAM 0x83
  1485. #define PACKET3_INCREMENT_CE_COUNTER 0x84
  1486. #define PACKET3_INCREMENT_DE_COUNTER 0x85
  1487. #define PACKET3_WAIT_ON_CE_COUNTER 0x86
  1488. #define PACKET3_WAIT_ON_DE_COUNTER 0x87
  1489. #define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88
  1490. #define PACKET3_SET_CE_DE_COUNTERS 0x89
  1491. #define PACKET3_WAIT_ON_AVAIL_BUFFER 0x8A
  1492. #define PACKET3_SWITCH_BUFFER 0x8B
  1493. /* ASYNC DMA - first instance at 0xd000, second at 0xd800 */
  1494. #define DMA0_REGISTER_OFFSET 0x0 /* not a register */
  1495. #define DMA1_REGISTER_OFFSET 0x800 /* not a register */
  1496. #define DMA_RB_CNTL 0xd000
  1497. # define DMA_RB_ENABLE (1 << 0)
  1498. # define DMA_RB_SIZE(x) ((x) << 1) /* log2 */
  1499. # define DMA_RB_SWAP_ENABLE (1 << 9) /* 8IN32 */
  1500. # define DMA_RPTR_WRITEBACK_ENABLE (1 << 12)
  1501. # define DMA_RPTR_WRITEBACK_SWAP_ENABLE (1 << 13) /* 8IN32 */
  1502. # define DMA_RPTR_WRITEBACK_TIMER(x) ((x) << 16) /* log2 */
  1503. #define DMA_RB_BASE 0xd004
  1504. #define DMA_RB_RPTR 0xd008
  1505. #define DMA_RB_WPTR 0xd00c
  1506. #define DMA_RB_RPTR_ADDR_HI 0xd01c
  1507. #define DMA_RB_RPTR_ADDR_LO 0xd020
  1508. #define DMA_IB_CNTL 0xd024
  1509. # define DMA_IB_ENABLE (1 << 0)
  1510. # define DMA_IB_SWAP_ENABLE (1 << 4)
  1511. #define DMA_IB_RPTR 0xd028
  1512. #define DMA_CNTL 0xd02c
  1513. # define TRAP_ENABLE (1 << 0)
  1514. # define SEM_INCOMPLETE_INT_ENABLE (1 << 1)
  1515. # define SEM_WAIT_INT_ENABLE (1 << 2)
  1516. # define DATA_SWAP_ENABLE (1 << 3)
  1517. # define FENCE_SWAP_ENABLE (1 << 4)
  1518. # define CTXEMPTY_INT_ENABLE (1 << 28)
  1519. #define DMA_STATUS_REG 0xd034
  1520. # define DMA_IDLE (1 << 0)
  1521. #define DMA_TILING_CONFIG 0xd0b8
  1522. #define DMA_POWER_CNTL 0xd0bc
  1523. # define MEM_POWER_OVERRIDE (1 << 8)
  1524. #define DMA_CLK_CTRL 0xd0c0
  1525. #define DMA_PG 0xd0d4
  1526. # define PG_CNTL_ENABLE (1 << 0)
  1527. #define DMA_PGFSM_CONFIG 0xd0d8
  1528. #define DMA_PGFSM_WRITE 0xd0dc
  1529. #define DMA_PACKET(cmd, b, t, s, n) ((((cmd) & 0xF) << 28) | \
  1530. (((b) & 0x1) << 26) | \
  1531. (((t) & 0x1) << 23) | \
  1532. (((s) & 0x1) << 22) | \
  1533. (((n) & 0xFFFFF) << 0))
  1534. #define DMA_IB_PACKET(cmd, vmid, n) ((((cmd) & 0xF) << 28) | \
  1535. (((vmid) & 0xF) << 20) | \
  1536. (((n) & 0xFFFFF) << 0))
  1537. #define DMA_PTE_PDE_PACKET(n) ((2 << 28) | \
  1538. (1 << 26) | \
  1539. (1 << 21) | \
  1540. (((n) & 0xFFFFF) << 0))
  1541. /* async DMA Packet types */
  1542. #define DMA_PACKET_WRITE 0x2
  1543. #define DMA_PACKET_COPY 0x3
  1544. #define DMA_PACKET_INDIRECT_BUFFER 0x4
  1545. #define DMA_PACKET_SEMAPHORE 0x5
  1546. #define DMA_PACKET_FENCE 0x6
  1547. #define DMA_PACKET_TRAP 0x7
  1548. #define DMA_PACKET_SRBM_WRITE 0x9
  1549. #define DMA_PACKET_CONSTANT_FILL 0xd
  1550. #define DMA_PACKET_NOP 0xf
  1551. #endif