imx53.dtsi 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include "skeleton.dtsi"
  13. #include "imx53-pinfunc.h"
  14. / {
  15. aliases {
  16. serial0 = &uart1;
  17. serial1 = &uart2;
  18. serial2 = &uart3;
  19. serial3 = &uart4;
  20. serial4 = &uart5;
  21. gpio0 = &gpio1;
  22. gpio1 = &gpio2;
  23. gpio2 = &gpio3;
  24. gpio3 = &gpio4;
  25. gpio4 = &gpio5;
  26. gpio5 = &gpio6;
  27. gpio6 = &gpio7;
  28. };
  29. tzic: tz-interrupt-controller@0fffc000 {
  30. compatible = "fsl,imx53-tzic", "fsl,tzic";
  31. interrupt-controller;
  32. #interrupt-cells = <1>;
  33. reg = <0x0fffc000 0x4000>;
  34. };
  35. clocks {
  36. #address-cells = <1>;
  37. #size-cells = <0>;
  38. ckil {
  39. compatible = "fsl,imx-ckil", "fixed-clock";
  40. clock-frequency = <32768>;
  41. };
  42. ckih1 {
  43. compatible = "fsl,imx-ckih1", "fixed-clock";
  44. clock-frequency = <22579200>;
  45. };
  46. ckih2 {
  47. compatible = "fsl,imx-ckih2", "fixed-clock";
  48. clock-frequency = <0>;
  49. };
  50. osc {
  51. compatible = "fsl,imx-osc", "fixed-clock";
  52. clock-frequency = <24000000>;
  53. };
  54. };
  55. soc {
  56. #address-cells = <1>;
  57. #size-cells = <1>;
  58. compatible = "simple-bus";
  59. interrupt-parent = <&tzic>;
  60. ranges;
  61. ipu: ipu@18000000 {
  62. #crtc-cells = <1>;
  63. compatible = "fsl,imx53-ipu";
  64. reg = <0x18000000 0x080000000>;
  65. interrupts = <11 10>;
  66. };
  67. aips@50000000 { /* AIPS1 */
  68. compatible = "fsl,aips-bus", "simple-bus";
  69. #address-cells = <1>;
  70. #size-cells = <1>;
  71. reg = <0x50000000 0x10000000>;
  72. ranges;
  73. spba@50000000 {
  74. compatible = "fsl,spba-bus", "simple-bus";
  75. #address-cells = <1>;
  76. #size-cells = <1>;
  77. reg = <0x50000000 0x40000>;
  78. ranges;
  79. esdhc1: esdhc@50004000 {
  80. compatible = "fsl,imx53-esdhc";
  81. reg = <0x50004000 0x4000>;
  82. interrupts = <1>;
  83. clocks = <&clks 44>, <&clks 0>, <&clks 71>;
  84. clock-names = "ipg", "ahb", "per";
  85. bus-width = <4>;
  86. status = "disabled";
  87. };
  88. esdhc2: esdhc@50008000 {
  89. compatible = "fsl,imx53-esdhc";
  90. reg = <0x50008000 0x4000>;
  91. interrupts = <2>;
  92. clocks = <&clks 45>, <&clks 0>, <&clks 72>;
  93. clock-names = "ipg", "ahb", "per";
  94. bus-width = <4>;
  95. status = "disabled";
  96. };
  97. uart3: serial@5000c000 {
  98. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  99. reg = <0x5000c000 0x4000>;
  100. interrupts = <33>;
  101. clocks = <&clks 32>, <&clks 33>;
  102. clock-names = "ipg", "per";
  103. status = "disabled";
  104. };
  105. ecspi1: ecspi@50010000 {
  106. #address-cells = <1>;
  107. #size-cells = <0>;
  108. compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
  109. reg = <0x50010000 0x4000>;
  110. interrupts = <36>;
  111. clocks = <&clks 51>, <&clks 52>;
  112. clock-names = "ipg", "per";
  113. status = "disabled";
  114. };
  115. ssi2: ssi@50014000 {
  116. compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
  117. reg = <0x50014000 0x4000>;
  118. interrupts = <30>;
  119. clocks = <&clks 49>;
  120. fsl,fifo-depth = <15>;
  121. fsl,ssi-dma-events = <25 24 23 22>; /* TX0 RX0 TX1 RX1 */
  122. status = "disabled";
  123. };
  124. esdhc3: esdhc@50020000 {
  125. compatible = "fsl,imx53-esdhc";
  126. reg = <0x50020000 0x4000>;
  127. interrupts = <3>;
  128. clocks = <&clks 46>, <&clks 0>, <&clks 73>;
  129. clock-names = "ipg", "ahb", "per";
  130. bus-width = <4>;
  131. status = "disabled";
  132. };
  133. esdhc4: esdhc@50024000 {
  134. compatible = "fsl,imx53-esdhc";
  135. reg = <0x50024000 0x4000>;
  136. interrupts = <4>;
  137. clocks = <&clks 47>, <&clks 0>, <&clks 74>;
  138. clock-names = "ipg", "ahb", "per";
  139. bus-width = <4>;
  140. status = "disabled";
  141. };
  142. };
  143. usbotg: usb@53f80000 {
  144. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  145. reg = <0x53f80000 0x0200>;
  146. interrupts = <18>;
  147. status = "disabled";
  148. };
  149. usbh1: usb@53f80200 {
  150. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  151. reg = <0x53f80200 0x0200>;
  152. interrupts = <14>;
  153. status = "disabled";
  154. };
  155. usbh2: usb@53f80400 {
  156. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  157. reg = <0x53f80400 0x0200>;
  158. interrupts = <16>;
  159. status = "disabled";
  160. };
  161. usbh3: usb@53f80600 {
  162. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  163. reg = <0x53f80600 0x0200>;
  164. interrupts = <17>;
  165. status = "disabled";
  166. };
  167. gpio1: gpio@53f84000 {
  168. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  169. reg = <0x53f84000 0x4000>;
  170. interrupts = <50 51>;
  171. gpio-controller;
  172. #gpio-cells = <2>;
  173. interrupt-controller;
  174. #interrupt-cells = <2>;
  175. };
  176. gpio2: gpio@53f88000 {
  177. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  178. reg = <0x53f88000 0x4000>;
  179. interrupts = <52 53>;
  180. gpio-controller;
  181. #gpio-cells = <2>;
  182. interrupt-controller;
  183. #interrupt-cells = <2>;
  184. };
  185. gpio3: gpio@53f8c000 {
  186. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  187. reg = <0x53f8c000 0x4000>;
  188. interrupts = <54 55>;
  189. gpio-controller;
  190. #gpio-cells = <2>;
  191. interrupt-controller;
  192. #interrupt-cells = <2>;
  193. };
  194. gpio4: gpio@53f90000 {
  195. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  196. reg = <0x53f90000 0x4000>;
  197. interrupts = <56 57>;
  198. gpio-controller;
  199. #gpio-cells = <2>;
  200. interrupt-controller;
  201. #interrupt-cells = <2>;
  202. };
  203. wdog1: wdog@53f98000 {
  204. compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
  205. reg = <0x53f98000 0x4000>;
  206. interrupts = <58>;
  207. clocks = <&clks 0>;
  208. };
  209. wdog2: wdog@53f9c000 {
  210. compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
  211. reg = <0x53f9c000 0x4000>;
  212. interrupts = <59>;
  213. clocks = <&clks 0>;
  214. status = "disabled";
  215. };
  216. iomuxc: iomuxc@53fa8000 {
  217. compatible = "fsl,imx53-iomuxc";
  218. reg = <0x53fa8000 0x4000>;
  219. audmux {
  220. pinctrl_audmux_1: audmuxgrp-1 {
  221. fsl,pins = <
  222. MX53_PAD_KEY_COL0__AUDMUX_AUD5_TXC 0x80000000
  223. MX53_PAD_KEY_ROW0__AUDMUX_AUD5_TXD 0x80000000
  224. MX53_PAD_KEY_COL1__AUDMUX_AUD5_TXFS 0x80000000
  225. MX53_PAD_KEY_ROW1__AUDMUX_AUD5_RXD 0x80000000
  226. >;
  227. };
  228. };
  229. fec {
  230. pinctrl_fec_1: fecgrp-1 {
  231. fsl,pins = <
  232. MX53_PAD_FEC_MDC__FEC_MDC 0x80000000
  233. MX53_PAD_FEC_MDIO__FEC_MDIO 0x80000000
  234. MX53_PAD_FEC_REF_CLK__FEC_TX_CLK 0x80000000
  235. MX53_PAD_FEC_RX_ER__FEC_RX_ER 0x80000000
  236. MX53_PAD_FEC_CRS_DV__FEC_RX_DV 0x80000000
  237. MX53_PAD_FEC_RXD1__FEC_RDATA_1 0x80000000
  238. MX53_PAD_FEC_RXD0__FEC_RDATA_0 0x80000000
  239. MX53_PAD_FEC_TX_EN__FEC_TX_EN 0x80000000
  240. MX53_PAD_FEC_TXD1__FEC_TDATA_1 0x80000000
  241. MX53_PAD_FEC_TXD0__FEC_TDATA_0 0x80000000
  242. >;
  243. };
  244. };
  245. csi {
  246. pinctrl_csi_1: csigrp-1 {
  247. fsl,pins = <
  248. MX53_PAD_CSI0_DATA_EN__IPU_CSI0_DATA_EN 0x1d5
  249. MX53_PAD_CSI0_VSYNC__IPU_CSI0_VSYNC 0x1d5
  250. MX53_PAD_CSI0_MCLK__IPU_CSI0_HSYNC 0x1d5
  251. MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK 0x1d5
  252. MX53_PAD_CSI0_DAT19__IPU_CSI0_D_19 0x1d5
  253. MX53_PAD_CSI0_DAT18__IPU_CSI0_D_18 0x1d5
  254. MX53_PAD_CSI0_DAT17__IPU_CSI0_D_17 0x1d5
  255. MX53_PAD_CSI0_DAT16__IPU_CSI0_D_16 0x1d5
  256. MX53_PAD_CSI0_DAT15__IPU_CSI0_D_15 0x1d5
  257. MX53_PAD_CSI0_DAT14__IPU_CSI0_D_14 0x1d5
  258. MX53_PAD_CSI0_DAT13__IPU_CSI0_D_13 0x1d5
  259. MX53_PAD_CSI0_DAT12__IPU_CSI0_D_12 0x1d5
  260. MX53_PAD_CSI0_DAT11__IPU_CSI0_D_11 0x1d5
  261. MX53_PAD_CSI0_DAT10__IPU_CSI0_D_10 0x1d5
  262. MX53_PAD_CSI0_DAT9__IPU_CSI0_D_9 0x1d5
  263. MX53_PAD_CSI0_DAT8__IPU_CSI0_D_8 0x1d5
  264. MX53_PAD_CSI0_DAT7__IPU_CSI0_D_7 0x1d5
  265. MX53_PAD_CSI0_DAT6__IPU_CSI0_D_6 0x1d5
  266. MX53_PAD_CSI0_DAT5__IPU_CSI0_D_5 0x1d5
  267. MX53_PAD_CSI0_DAT4__IPU_CSI0_D_4 0x1d5
  268. MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK 0x1d5
  269. >;
  270. };
  271. };
  272. cspi {
  273. pinctrl_cspi_1: cspigrp-1 {
  274. fsl,pins = <
  275. MX53_PAD_SD1_DATA0__CSPI_MISO 0x1d5
  276. MX53_PAD_SD1_CMD__CSPI_MOSI 0x1d5
  277. MX53_PAD_SD1_CLK__CSPI_SCLK 0x1d5
  278. >;
  279. };
  280. };
  281. ecspi1 {
  282. pinctrl_ecspi1_1: ecspi1grp-1 {
  283. fsl,pins = <
  284. MX53_PAD_EIM_D16__ECSPI1_SCLK 0x80000000
  285. MX53_PAD_EIM_D17__ECSPI1_MISO 0x80000000
  286. MX53_PAD_EIM_D18__ECSPI1_MOSI 0x80000000
  287. >;
  288. };
  289. };
  290. esdhc1 {
  291. pinctrl_esdhc1_1: esdhc1grp-1 {
  292. fsl,pins = <
  293. MX53_PAD_SD1_DATA0__ESDHC1_DAT0 0x1d5
  294. MX53_PAD_SD1_DATA1__ESDHC1_DAT1 0x1d5
  295. MX53_PAD_SD1_DATA2__ESDHC1_DAT2 0x1d5
  296. MX53_PAD_SD1_DATA3__ESDHC1_DAT3 0x1d5
  297. MX53_PAD_SD1_CMD__ESDHC1_CMD 0x1d5
  298. MX53_PAD_SD1_CLK__ESDHC1_CLK 0x1d5
  299. >;
  300. };
  301. pinctrl_esdhc1_2: esdhc1grp-2 {
  302. fsl,pins = <
  303. MX53_PAD_SD1_DATA0__ESDHC1_DAT0 0x1d5
  304. MX53_PAD_SD1_DATA1__ESDHC1_DAT1 0x1d5
  305. MX53_PAD_SD1_DATA2__ESDHC1_DAT2 0x1d5
  306. MX53_PAD_SD1_DATA3__ESDHC1_DAT3 0x1d5
  307. MX53_PAD_PATA_DATA8__ESDHC1_DAT4 0x1d5
  308. MX53_PAD_PATA_DATA9__ESDHC1_DAT5 0x1d5
  309. MX53_PAD_PATA_DATA10__ESDHC1_DAT6 0x1d5
  310. MX53_PAD_PATA_DATA11__ESDHC1_DAT7 0x1d5
  311. MX53_PAD_SD1_CMD__ESDHC1_CMD 0x1d5
  312. MX53_PAD_SD1_CLK__ESDHC1_CLK 0x1d5
  313. >;
  314. };
  315. };
  316. esdhc2 {
  317. pinctrl_esdhc2_1: esdhc2grp-1 {
  318. fsl,pins = <
  319. MX53_PAD_SD2_CMD__ESDHC2_CMD 0x1d5
  320. MX53_PAD_SD2_CLK__ESDHC2_CLK 0x1d5
  321. MX53_PAD_SD2_DATA0__ESDHC2_DAT0 0x1d5
  322. MX53_PAD_SD2_DATA1__ESDHC2_DAT1 0x1d5
  323. MX53_PAD_SD2_DATA2__ESDHC2_DAT2 0x1d5
  324. MX53_PAD_SD2_DATA3__ESDHC2_DAT3 0x1d5
  325. >;
  326. };
  327. };
  328. esdhc3 {
  329. pinctrl_esdhc3_1: esdhc3grp-1 {
  330. fsl,pins = <
  331. MX53_PAD_PATA_DATA8__ESDHC3_DAT0 0x1d5
  332. MX53_PAD_PATA_DATA9__ESDHC3_DAT1 0x1d5
  333. MX53_PAD_PATA_DATA10__ESDHC3_DAT2 0x1d5
  334. MX53_PAD_PATA_DATA11__ESDHC3_DAT3 0x1d5
  335. MX53_PAD_PATA_DATA0__ESDHC3_DAT4 0x1d5
  336. MX53_PAD_PATA_DATA1__ESDHC3_DAT5 0x1d5
  337. MX53_PAD_PATA_DATA2__ESDHC3_DAT6 0x1d5
  338. MX53_PAD_PATA_DATA3__ESDHC3_DAT7 0x1d5
  339. MX53_PAD_PATA_RESET_B__ESDHC3_CMD 0x1d5
  340. MX53_PAD_PATA_IORDY__ESDHC3_CLK 0x1d5
  341. >;
  342. };
  343. };
  344. can1 {
  345. pinctrl_can1_1: can1grp-1 {
  346. fsl,pins = <
  347. MX53_PAD_PATA_INTRQ__CAN1_TXCAN 0x80000000
  348. MX53_PAD_PATA_DIOR__CAN1_RXCAN 0x80000000
  349. >;
  350. };
  351. pinctrl_can1_2: can1grp-2 {
  352. fsl,pins = <
  353. MX53_PAD_KEY_COL2__CAN1_TXCAN 0x80000000
  354. MX53_PAD_KEY_ROW2__CAN1_RXCAN 0x80000000
  355. >;
  356. };
  357. };
  358. can2 {
  359. pinctrl_can2_1: can2grp-1 {
  360. fsl,pins = <
  361. MX53_PAD_KEY_COL4__CAN2_TXCAN 0x80000000
  362. MX53_PAD_KEY_ROW4__CAN2_RXCAN 0x80000000
  363. >;
  364. };
  365. };
  366. i2c1 {
  367. pinctrl_i2c1_1: i2c1grp-1 {
  368. fsl,pins = <
  369. MX53_PAD_CSI0_DAT8__I2C1_SDA 0xc0000000
  370. MX53_PAD_CSI0_DAT9__I2C1_SCL 0xc0000000
  371. >;
  372. };
  373. };
  374. i2c2 {
  375. pinctrl_i2c2_1: i2c2grp-1 {
  376. fsl,pins = <
  377. MX53_PAD_KEY_ROW3__I2C2_SDA 0xc0000000
  378. MX53_PAD_KEY_COL3__I2C2_SCL 0xc0000000
  379. >;
  380. };
  381. };
  382. i2c3 {
  383. pinctrl_i2c3_1: i2c3grp-1 {
  384. fsl,pins = <
  385. MX53_PAD_GPIO_6__I2C3_SDA 0xc0000000
  386. MX53_PAD_GPIO_5__I2C3_SCL 0xc0000000
  387. >;
  388. };
  389. };
  390. owire {
  391. pinctrl_owire_1: owiregrp-1 {
  392. fsl,pins = <
  393. MX53_PAD_GPIO_18__OWIRE_LINE 0x80000000
  394. >;
  395. };
  396. };
  397. uart1 {
  398. pinctrl_uart1_1: uart1grp-1 {
  399. fsl,pins = <
  400. MX53_PAD_CSI0_DAT10__UART1_TXD_MUX 0x1c5
  401. MX53_PAD_CSI0_DAT11__UART1_RXD_MUX 0x1c5
  402. >;
  403. };
  404. pinctrl_uart1_2: uart1grp-2 {
  405. fsl,pins = <
  406. MX53_PAD_PATA_DIOW__UART1_TXD_MUX 0x1c5
  407. MX53_PAD_PATA_DMACK__UART1_RXD_MUX 0x1c5
  408. >;
  409. };
  410. };
  411. uart2 {
  412. pinctrl_uart2_1: uart2grp-1 {
  413. fsl,pins = <
  414. MX53_PAD_PATA_BUFFER_EN__UART2_RXD_MUX 0x1c5
  415. MX53_PAD_PATA_DMARQ__UART2_TXD_MUX 0x1c5
  416. >;
  417. };
  418. };
  419. uart3 {
  420. pinctrl_uart3_1: uart3grp-1 {
  421. fsl,pins = <
  422. MX53_PAD_PATA_CS_0__UART3_TXD_MUX 0x1c5
  423. MX53_PAD_PATA_CS_1__UART3_RXD_MUX 0x1c5
  424. MX53_PAD_PATA_DA_1__UART3_CTS 0x1c5
  425. MX53_PAD_PATA_DA_2__UART3_RTS 0x1c5
  426. >;
  427. };
  428. pinctrl_uart3_2: uart3grp-2 {
  429. fsl,pins = <
  430. MX53_PAD_PATA_CS_0__UART3_TXD_MUX 0x1c5
  431. MX53_PAD_PATA_CS_1__UART3_RXD_MUX 0x1c5
  432. >;
  433. };
  434. };
  435. uart4 {
  436. pinctrl_uart4_1: uart4grp-1 {
  437. fsl,pins = <
  438. MX53_PAD_KEY_COL0__UART4_TXD_MUX 0x1c5
  439. MX53_PAD_KEY_ROW0__UART4_RXD_MUX 0x1c5
  440. >;
  441. };
  442. };
  443. uart5 {
  444. pinctrl_uart5_1: uart5grp-1 {
  445. fsl,pins = <
  446. MX53_PAD_KEY_COL1__UART5_TXD_MUX 0x1c5
  447. MX53_PAD_KEY_ROW1__UART5_RXD_MUX 0x1c5
  448. >;
  449. };
  450. };
  451. };
  452. pwm1: pwm@53fb4000 {
  453. #pwm-cells = <2>;
  454. compatible = "fsl,imx53-pwm", "fsl,imx27-pwm";
  455. reg = <0x53fb4000 0x4000>;
  456. clocks = <&clks 37>, <&clks 38>;
  457. clock-names = "ipg", "per";
  458. interrupts = <61>;
  459. };
  460. pwm2: pwm@53fb8000 {
  461. #pwm-cells = <2>;
  462. compatible = "fsl,imx53-pwm", "fsl,imx27-pwm";
  463. reg = <0x53fb8000 0x4000>;
  464. clocks = <&clks 39>, <&clks 40>;
  465. clock-names = "ipg", "per";
  466. interrupts = <94>;
  467. };
  468. uart1: serial@53fbc000 {
  469. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  470. reg = <0x53fbc000 0x4000>;
  471. interrupts = <31>;
  472. clocks = <&clks 28>, <&clks 29>;
  473. clock-names = "ipg", "per";
  474. status = "disabled";
  475. };
  476. uart2: serial@53fc0000 {
  477. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  478. reg = <0x53fc0000 0x4000>;
  479. interrupts = <32>;
  480. clocks = <&clks 30>, <&clks 31>;
  481. clock-names = "ipg", "per";
  482. status = "disabled";
  483. };
  484. can1: can@53fc8000 {
  485. compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";
  486. reg = <0x53fc8000 0x4000>;
  487. interrupts = <82>;
  488. clocks = <&clks 158>, <&clks 157>;
  489. clock-names = "ipg", "per";
  490. status = "disabled";
  491. };
  492. can2: can@53fcc000 {
  493. compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";
  494. reg = <0x53fcc000 0x4000>;
  495. interrupts = <83>;
  496. clocks = <&clks 87>, <&clks 86>;
  497. clock-names = "ipg", "per";
  498. status = "disabled";
  499. };
  500. clks: ccm@53fd4000{
  501. compatible = "fsl,imx53-ccm";
  502. reg = <0x53fd4000 0x4000>;
  503. interrupts = <0 71 0x04 0 72 0x04>;
  504. #clock-cells = <1>;
  505. };
  506. gpio5: gpio@53fdc000 {
  507. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  508. reg = <0x53fdc000 0x4000>;
  509. interrupts = <103 104>;
  510. gpio-controller;
  511. #gpio-cells = <2>;
  512. interrupt-controller;
  513. #interrupt-cells = <2>;
  514. };
  515. gpio6: gpio@53fe0000 {
  516. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  517. reg = <0x53fe0000 0x4000>;
  518. interrupts = <105 106>;
  519. gpio-controller;
  520. #gpio-cells = <2>;
  521. interrupt-controller;
  522. #interrupt-cells = <2>;
  523. };
  524. gpio7: gpio@53fe4000 {
  525. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  526. reg = <0x53fe4000 0x4000>;
  527. interrupts = <107 108>;
  528. gpio-controller;
  529. #gpio-cells = <2>;
  530. interrupt-controller;
  531. #interrupt-cells = <2>;
  532. };
  533. i2c3: i2c@53fec000 {
  534. #address-cells = <1>;
  535. #size-cells = <0>;
  536. compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
  537. reg = <0x53fec000 0x4000>;
  538. interrupts = <64>;
  539. clocks = <&clks 88>;
  540. status = "disabled";
  541. };
  542. uart4: serial@53ff0000 {
  543. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  544. reg = <0x53ff0000 0x4000>;
  545. interrupts = <13>;
  546. clocks = <&clks 65>, <&clks 66>;
  547. clock-names = "ipg", "per";
  548. status = "disabled";
  549. };
  550. };
  551. aips@60000000 { /* AIPS2 */
  552. compatible = "fsl,aips-bus", "simple-bus";
  553. #address-cells = <1>;
  554. #size-cells = <1>;
  555. reg = <0x60000000 0x10000000>;
  556. ranges;
  557. uart5: serial@63f90000 {
  558. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  559. reg = <0x63f90000 0x4000>;
  560. interrupts = <86>;
  561. clocks = <&clks 67>, <&clks 68>;
  562. clock-names = "ipg", "per";
  563. status = "disabled";
  564. };
  565. owire: owire@63fa4000 {
  566. compatible = "fsl,imx53-owire", "fsl,imx21-owire";
  567. reg = <0x63fa4000 0x4000>;
  568. clocks = <&clks 159>;
  569. status = "disabled";
  570. };
  571. ecspi2: ecspi@63fac000 {
  572. #address-cells = <1>;
  573. #size-cells = <0>;
  574. compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
  575. reg = <0x63fac000 0x4000>;
  576. interrupts = <37>;
  577. clocks = <&clks 53>, <&clks 54>;
  578. clock-names = "ipg", "per";
  579. status = "disabled";
  580. };
  581. sdma: sdma@63fb0000 {
  582. compatible = "fsl,imx53-sdma", "fsl,imx35-sdma";
  583. reg = <0x63fb0000 0x4000>;
  584. interrupts = <6>;
  585. clocks = <&clks 56>, <&clks 56>;
  586. clock-names = "ipg", "ahb";
  587. fsl,sdma-ram-script-name = "imx/sdma/sdma-imx53.bin";
  588. };
  589. cspi: cspi@63fc0000 {
  590. #address-cells = <1>;
  591. #size-cells = <0>;
  592. compatible = "fsl,imx53-cspi", "fsl,imx35-cspi";
  593. reg = <0x63fc0000 0x4000>;
  594. interrupts = <38>;
  595. clocks = <&clks 55>, <&clks 0>;
  596. clock-names = "ipg", "per";
  597. status = "disabled";
  598. };
  599. i2c2: i2c@63fc4000 {
  600. #address-cells = <1>;
  601. #size-cells = <0>;
  602. compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
  603. reg = <0x63fc4000 0x4000>;
  604. interrupts = <63>;
  605. clocks = <&clks 35>;
  606. status = "disabled";
  607. };
  608. i2c1: i2c@63fc8000 {
  609. #address-cells = <1>;
  610. #size-cells = <0>;
  611. compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
  612. reg = <0x63fc8000 0x4000>;
  613. interrupts = <62>;
  614. clocks = <&clks 34>;
  615. status = "disabled";
  616. };
  617. ssi1: ssi@63fcc000 {
  618. compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
  619. reg = <0x63fcc000 0x4000>;
  620. interrupts = <29>;
  621. clocks = <&clks 48>;
  622. fsl,fifo-depth = <15>;
  623. fsl,ssi-dma-events = <29 28 27 26>; /* TX0 RX0 TX1 RX1 */
  624. status = "disabled";
  625. };
  626. audmux: audmux@63fd0000 {
  627. compatible = "fsl,imx53-audmux", "fsl,imx31-audmux";
  628. reg = <0x63fd0000 0x4000>;
  629. status = "disabled";
  630. };
  631. nfc: nand@63fdb000 {
  632. compatible = "fsl,imx53-nand";
  633. reg = <0x63fdb000 0x1000 0xf7ff0000 0x10000>;
  634. interrupts = <8>;
  635. clocks = <&clks 60>;
  636. status = "disabled";
  637. };
  638. ssi3: ssi@63fe8000 {
  639. compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
  640. reg = <0x63fe8000 0x4000>;
  641. interrupts = <96>;
  642. clocks = <&clks 50>;
  643. fsl,fifo-depth = <15>;
  644. fsl,ssi-dma-events = <47 46 45 44>; /* TX0 RX0 TX1 RX1 */
  645. status = "disabled";
  646. };
  647. fec: ethernet@63fec000 {
  648. compatible = "fsl,imx53-fec", "fsl,imx25-fec";
  649. reg = <0x63fec000 0x4000>;
  650. interrupts = <87>;
  651. clocks = <&clks 42>, <&clks 42>, <&clks 42>;
  652. clock-names = "ipg", "ahb", "ptp";
  653. status = "disabled";
  654. };
  655. };
  656. };
  657. };