radeon.h 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_H__
  29. #define __RADEON_H__
  30. #include "radeon_object.h"
  31. /* TODO: Here are things that needs to be done :
  32. * - surface allocator & initializer : (bit like scratch reg) should
  33. * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
  34. * related to surface
  35. * - WB : write back stuff (do it bit like scratch reg things)
  36. * - Vblank : look at Jesse's rework and what we should do
  37. * - r600/r700: gart & cp
  38. * - cs : clean cs ioctl use bitmap & things like that.
  39. * - power management stuff
  40. * - Barrier in gart code
  41. * - Unmappabled vram ?
  42. * - TESTING, TESTING, TESTING
  43. */
  44. /* Initialization path:
  45. * We expect that acceleration initialization might fail for various
  46. * reasons even thought we work hard to make it works on most
  47. * configurations. In order to still have a working userspace in such
  48. * situation the init path must succeed up to the memory controller
  49. * initialization point. Failure before this point are considered as
  50. * fatal error. Here is the init callchain :
  51. * radeon_device_init perform common structure, mutex initialization
  52. * asic_init setup the GPU memory layout and perform all
  53. * one time initialization (failure in this
  54. * function are considered fatal)
  55. * asic_startup setup the GPU acceleration, in order to
  56. * follow guideline the first thing this
  57. * function should do is setting the GPU
  58. * memory controller (only MC setup failure
  59. * are considered as fatal)
  60. */
  61. #include <asm/atomic.h>
  62. #include <linux/wait.h>
  63. #include <linux/list.h>
  64. #include <linux/kref.h>
  65. #include "radeon_family.h"
  66. #include "radeon_mode.h"
  67. #include "radeon_reg.h"
  68. /*
  69. * Modules parameters.
  70. */
  71. extern int radeon_no_wb;
  72. extern int radeon_modeset;
  73. extern int radeon_dynclks;
  74. extern int radeon_r4xx_atom;
  75. extern int radeon_agpmode;
  76. extern int radeon_vram_limit;
  77. extern int radeon_gart_size;
  78. extern int radeon_benchmarking;
  79. extern int radeon_testing;
  80. extern int radeon_connector_table;
  81. extern int radeon_tv;
  82. /*
  83. * Copy from radeon_drv.h so we don't have to include both and have conflicting
  84. * symbol;
  85. */
  86. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  87. #define RADEON_IB_POOL_SIZE 16
  88. #define RADEON_DEBUGFS_MAX_NUM_FILES 32
  89. #define RADEONFB_CONN_LIMIT 4
  90. #define RADEON_BIOS_NUM_SCRATCH 8
  91. /*
  92. * Errata workarounds.
  93. */
  94. enum radeon_pll_errata {
  95. CHIP_ERRATA_R300_CG = 0x00000001,
  96. CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
  97. CHIP_ERRATA_PLL_DELAY = 0x00000004
  98. };
  99. struct radeon_device;
  100. /*
  101. * BIOS.
  102. */
  103. bool radeon_get_bios(struct radeon_device *rdev);
  104. /*
  105. * Dummy page
  106. */
  107. struct radeon_dummy_page {
  108. struct page *page;
  109. dma_addr_t addr;
  110. };
  111. int radeon_dummy_page_init(struct radeon_device *rdev);
  112. void radeon_dummy_page_fini(struct radeon_device *rdev);
  113. /*
  114. * Clocks
  115. */
  116. struct radeon_clock {
  117. struct radeon_pll p1pll;
  118. struct radeon_pll p2pll;
  119. struct radeon_pll spll;
  120. struct radeon_pll mpll;
  121. /* 10 Khz units */
  122. uint32_t default_mclk;
  123. uint32_t default_sclk;
  124. };
  125. /*
  126. * Fences.
  127. */
  128. struct radeon_fence_driver {
  129. uint32_t scratch_reg;
  130. atomic_t seq;
  131. uint32_t last_seq;
  132. unsigned long count_timeout;
  133. wait_queue_head_t queue;
  134. rwlock_t lock;
  135. struct list_head created;
  136. struct list_head emited;
  137. struct list_head signaled;
  138. };
  139. struct radeon_fence {
  140. struct radeon_device *rdev;
  141. struct kref kref;
  142. struct list_head list;
  143. /* protected by radeon_fence.lock */
  144. uint32_t seq;
  145. unsigned long timeout;
  146. bool emited;
  147. bool signaled;
  148. };
  149. int radeon_fence_driver_init(struct radeon_device *rdev);
  150. void radeon_fence_driver_fini(struct radeon_device *rdev);
  151. int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
  152. int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
  153. void radeon_fence_process(struct radeon_device *rdev);
  154. bool radeon_fence_signaled(struct radeon_fence *fence);
  155. int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
  156. int radeon_fence_wait_next(struct radeon_device *rdev);
  157. int radeon_fence_wait_last(struct radeon_device *rdev);
  158. struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
  159. void radeon_fence_unref(struct radeon_fence **fence);
  160. /*
  161. * Tiling registers
  162. */
  163. struct radeon_surface_reg {
  164. struct radeon_object *robj;
  165. };
  166. #define RADEON_GEM_MAX_SURFACES 8
  167. /*
  168. * Radeon buffer.
  169. */
  170. struct radeon_object;
  171. struct radeon_object_list {
  172. struct list_head list;
  173. struct radeon_object *robj;
  174. uint64_t gpu_offset;
  175. unsigned rdomain;
  176. unsigned wdomain;
  177. uint32_t tiling_flags;
  178. };
  179. int radeon_object_init(struct radeon_device *rdev);
  180. void radeon_object_fini(struct radeon_device *rdev);
  181. int radeon_object_create(struct radeon_device *rdev,
  182. struct drm_gem_object *gobj,
  183. unsigned long size,
  184. bool kernel,
  185. uint32_t domain,
  186. bool interruptible,
  187. struct radeon_object **robj_ptr);
  188. int radeon_object_kmap(struct radeon_object *robj, void **ptr);
  189. void radeon_object_kunmap(struct radeon_object *robj);
  190. void radeon_object_unref(struct radeon_object **robj);
  191. int radeon_object_pin(struct radeon_object *robj, uint32_t domain,
  192. uint64_t *gpu_addr);
  193. void radeon_object_unpin(struct radeon_object *robj);
  194. int radeon_object_wait(struct radeon_object *robj);
  195. int radeon_object_busy_domain(struct radeon_object *robj, uint32_t *cur_placement);
  196. int radeon_object_evict_vram(struct radeon_device *rdev);
  197. int radeon_object_mmap(struct radeon_object *robj, uint64_t *offset);
  198. void radeon_object_force_delete(struct radeon_device *rdev);
  199. void radeon_object_list_add_object(struct radeon_object_list *lobj,
  200. struct list_head *head);
  201. int radeon_object_list_validate(struct list_head *head, void *fence);
  202. void radeon_object_list_unvalidate(struct list_head *head);
  203. void radeon_object_list_clean(struct list_head *head);
  204. int radeon_object_fbdev_mmap(struct radeon_object *robj,
  205. struct vm_area_struct *vma);
  206. unsigned long radeon_object_size(struct radeon_object *robj);
  207. void radeon_object_clear_surface_reg(struct radeon_object *robj);
  208. int radeon_object_check_tiling(struct radeon_object *robj, bool has_moved,
  209. bool force_drop);
  210. void radeon_object_set_tiling_flags(struct radeon_object *robj,
  211. uint32_t tiling_flags, uint32_t pitch);
  212. void radeon_object_get_tiling_flags(struct radeon_object *robj, uint32_t *tiling_flags, uint32_t *pitch);
  213. void radeon_bo_move_notify(struct ttm_buffer_object *bo,
  214. struct ttm_mem_reg *mem);
  215. void radeon_bo_fault_reserve_notify(struct ttm_buffer_object *bo);
  216. /*
  217. * GEM objects.
  218. */
  219. struct radeon_gem {
  220. struct list_head objects;
  221. };
  222. int radeon_gem_init(struct radeon_device *rdev);
  223. void radeon_gem_fini(struct radeon_device *rdev);
  224. int radeon_gem_object_create(struct radeon_device *rdev, int size,
  225. int alignment, int initial_domain,
  226. bool discardable, bool kernel,
  227. bool interruptible,
  228. struct drm_gem_object **obj);
  229. int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
  230. uint64_t *gpu_addr);
  231. void radeon_gem_object_unpin(struct drm_gem_object *obj);
  232. /*
  233. * GART structures, functions & helpers
  234. */
  235. struct radeon_mc;
  236. struct radeon_gart_table_ram {
  237. volatile uint32_t *ptr;
  238. };
  239. struct radeon_gart_table_vram {
  240. struct radeon_object *robj;
  241. volatile uint32_t *ptr;
  242. };
  243. union radeon_gart_table {
  244. struct radeon_gart_table_ram ram;
  245. struct radeon_gart_table_vram vram;
  246. };
  247. struct radeon_gart {
  248. dma_addr_t table_addr;
  249. unsigned num_gpu_pages;
  250. unsigned num_cpu_pages;
  251. unsigned table_size;
  252. union radeon_gart_table table;
  253. struct page **pages;
  254. dma_addr_t *pages_addr;
  255. bool ready;
  256. };
  257. int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
  258. void radeon_gart_table_ram_free(struct radeon_device *rdev);
  259. int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
  260. void radeon_gart_table_vram_free(struct radeon_device *rdev);
  261. int radeon_gart_init(struct radeon_device *rdev);
  262. void radeon_gart_fini(struct radeon_device *rdev);
  263. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  264. int pages);
  265. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  266. int pages, struct page **pagelist);
  267. /*
  268. * GPU MC structures, functions & helpers
  269. */
  270. struct radeon_mc {
  271. resource_size_t aper_size;
  272. resource_size_t aper_base;
  273. resource_size_t agp_base;
  274. /* for some chips with <= 32MB we need to lie
  275. * about vram size near mc fb location */
  276. u64 mc_vram_size;
  277. u64 gtt_location;
  278. u64 gtt_size;
  279. u64 gtt_start;
  280. u64 gtt_end;
  281. u64 vram_location;
  282. u64 vram_start;
  283. u64 vram_end;
  284. unsigned vram_width;
  285. u64 real_vram_size;
  286. int vram_mtrr;
  287. bool vram_is_ddr;
  288. };
  289. int radeon_mc_setup(struct radeon_device *rdev);
  290. /*
  291. * GPU scratch registers structures, functions & helpers
  292. */
  293. struct radeon_scratch {
  294. unsigned num_reg;
  295. bool free[32];
  296. uint32_t reg[32];
  297. };
  298. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
  299. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
  300. /*
  301. * IRQS.
  302. */
  303. struct radeon_irq {
  304. bool installed;
  305. bool sw_int;
  306. /* FIXME: use a define max crtc rather than hardcode it */
  307. bool crtc_vblank_int[2];
  308. };
  309. int radeon_irq_kms_init(struct radeon_device *rdev);
  310. void radeon_irq_kms_fini(struct radeon_device *rdev);
  311. /*
  312. * CP & ring.
  313. */
  314. struct radeon_ib {
  315. struct list_head list;
  316. unsigned long idx;
  317. uint64_t gpu_addr;
  318. struct radeon_fence *fence;
  319. uint32_t *ptr;
  320. uint32_t length_dw;
  321. };
  322. /*
  323. * locking -
  324. * mutex protects scheduled_ibs, ready, alloc_bm
  325. */
  326. struct radeon_ib_pool {
  327. struct mutex mutex;
  328. struct radeon_object *robj;
  329. struct list_head scheduled_ibs;
  330. struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
  331. bool ready;
  332. DECLARE_BITMAP(alloc_bm, RADEON_IB_POOL_SIZE);
  333. };
  334. struct radeon_cp {
  335. struct radeon_object *ring_obj;
  336. volatile uint32_t *ring;
  337. unsigned rptr;
  338. unsigned wptr;
  339. unsigned wptr_old;
  340. unsigned ring_size;
  341. unsigned ring_free_dw;
  342. int count_dw;
  343. uint64_t gpu_addr;
  344. uint32_t align_mask;
  345. uint32_t ptr_mask;
  346. struct mutex mutex;
  347. bool ready;
  348. };
  349. struct r600_blit {
  350. struct radeon_object *shader_obj;
  351. u64 shader_gpu_addr;
  352. u32 vs_offset, ps_offset;
  353. u32 state_offset;
  354. u32 state_len;
  355. u32 vb_used, vb_total;
  356. struct radeon_ib *vb_ib;
  357. };
  358. int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
  359. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
  360. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
  361. int radeon_ib_pool_init(struct radeon_device *rdev);
  362. void radeon_ib_pool_fini(struct radeon_device *rdev);
  363. int radeon_ib_test(struct radeon_device *rdev);
  364. /* Ring access between begin & end cannot sleep */
  365. void radeon_ring_free_size(struct radeon_device *rdev);
  366. int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
  367. void radeon_ring_unlock_commit(struct radeon_device *rdev);
  368. void radeon_ring_unlock_undo(struct radeon_device *rdev);
  369. int radeon_ring_test(struct radeon_device *rdev);
  370. int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
  371. void radeon_ring_fini(struct radeon_device *rdev);
  372. /*
  373. * CS.
  374. */
  375. struct radeon_cs_reloc {
  376. struct drm_gem_object *gobj;
  377. struct radeon_object *robj;
  378. struct radeon_object_list lobj;
  379. uint32_t handle;
  380. uint32_t flags;
  381. };
  382. struct radeon_cs_chunk {
  383. uint32_t chunk_id;
  384. uint32_t length_dw;
  385. int kpage_idx[2];
  386. uint32_t *kpage[2];
  387. uint32_t *kdata;
  388. void __user *user_ptr;
  389. int last_copied_page;
  390. int last_page_index;
  391. };
  392. struct radeon_cs_parser {
  393. struct radeon_device *rdev;
  394. struct drm_file *filp;
  395. /* chunks */
  396. unsigned nchunks;
  397. struct radeon_cs_chunk *chunks;
  398. uint64_t *chunks_array;
  399. /* IB */
  400. unsigned idx;
  401. /* relocations */
  402. unsigned nrelocs;
  403. struct radeon_cs_reloc *relocs;
  404. struct radeon_cs_reloc **relocs_ptr;
  405. struct list_head validated;
  406. /* indices of various chunks */
  407. int chunk_ib_idx;
  408. int chunk_relocs_idx;
  409. struct radeon_ib *ib;
  410. void *track;
  411. unsigned family;
  412. int parser_error;
  413. };
  414. extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
  415. extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
  416. static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
  417. {
  418. struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
  419. u32 pg_idx, pg_offset;
  420. u32 idx_value = 0;
  421. int new_page;
  422. pg_idx = (idx * 4) / PAGE_SIZE;
  423. pg_offset = (idx * 4) % PAGE_SIZE;
  424. if (ibc->kpage_idx[0] == pg_idx)
  425. return ibc->kpage[0][pg_offset/4];
  426. if (ibc->kpage_idx[1] == pg_idx)
  427. return ibc->kpage[1][pg_offset/4];
  428. new_page = radeon_cs_update_pages(p, pg_idx);
  429. if (new_page < 0) {
  430. p->parser_error = new_page;
  431. return 0;
  432. }
  433. idx_value = ibc->kpage[new_page][pg_offset/4];
  434. return idx_value;
  435. }
  436. struct radeon_cs_packet {
  437. unsigned idx;
  438. unsigned type;
  439. unsigned reg;
  440. unsigned opcode;
  441. int count;
  442. unsigned one_reg_wr;
  443. };
  444. typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
  445. struct radeon_cs_packet *pkt,
  446. unsigned idx, unsigned reg);
  447. typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
  448. struct radeon_cs_packet *pkt);
  449. /*
  450. * AGP
  451. */
  452. int radeon_agp_init(struct radeon_device *rdev);
  453. void radeon_agp_fini(struct radeon_device *rdev);
  454. /*
  455. * Writeback
  456. */
  457. struct radeon_wb {
  458. struct radeon_object *wb_obj;
  459. volatile uint32_t *wb;
  460. uint64_t gpu_addr;
  461. };
  462. /**
  463. * struct radeon_pm - power management datas
  464. * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
  465. * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
  466. * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
  467. * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
  468. * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
  469. * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
  470. * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
  471. * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
  472. * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
  473. * @sclk: GPU clock Mhz (core bandwith depends of this clock)
  474. * @needed_bandwidth: current bandwidth needs
  475. *
  476. * It keeps track of various data needed to take powermanagement decision.
  477. * Bandwith need is used to determine minimun clock of the GPU and memory.
  478. * Equation between gpu/memory clock and available bandwidth is hw dependent
  479. * (type of memory, bus size, efficiency, ...)
  480. */
  481. struct radeon_pm {
  482. fixed20_12 max_bandwidth;
  483. fixed20_12 igp_sideport_mclk;
  484. fixed20_12 igp_system_mclk;
  485. fixed20_12 igp_ht_link_clk;
  486. fixed20_12 igp_ht_link_width;
  487. fixed20_12 k8_bandwidth;
  488. fixed20_12 sideport_bandwidth;
  489. fixed20_12 ht_bandwidth;
  490. fixed20_12 core_bandwidth;
  491. fixed20_12 sclk;
  492. fixed20_12 needed_bandwidth;
  493. };
  494. /*
  495. * Benchmarking
  496. */
  497. void radeon_benchmark(struct radeon_device *rdev);
  498. /*
  499. * Testing
  500. */
  501. void radeon_test_moves(struct radeon_device *rdev);
  502. /*
  503. * Debugfs
  504. */
  505. int radeon_debugfs_add_files(struct radeon_device *rdev,
  506. struct drm_info_list *files,
  507. unsigned nfiles);
  508. int radeon_debugfs_fence_init(struct radeon_device *rdev);
  509. int r100_debugfs_rbbm_init(struct radeon_device *rdev);
  510. int r100_debugfs_cp_init(struct radeon_device *rdev);
  511. /*
  512. * ASIC specific functions.
  513. */
  514. struct radeon_asic {
  515. int (*init)(struct radeon_device *rdev);
  516. void (*fini)(struct radeon_device *rdev);
  517. int (*resume)(struct radeon_device *rdev);
  518. int (*suspend)(struct radeon_device *rdev);
  519. void (*errata)(struct radeon_device *rdev);
  520. void (*vram_info)(struct radeon_device *rdev);
  521. void (*vga_set_state)(struct radeon_device *rdev, bool state);
  522. int (*gpu_reset)(struct radeon_device *rdev);
  523. int (*mc_init)(struct radeon_device *rdev);
  524. void (*mc_fini)(struct radeon_device *rdev);
  525. int (*wb_init)(struct radeon_device *rdev);
  526. void (*wb_fini)(struct radeon_device *rdev);
  527. int (*gart_init)(struct radeon_device *rdev);
  528. void (*gart_fini)(struct radeon_device *rdev);
  529. int (*gart_enable)(struct radeon_device *rdev);
  530. void (*gart_disable)(struct radeon_device *rdev);
  531. void (*gart_tlb_flush)(struct radeon_device *rdev);
  532. int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
  533. int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
  534. void (*cp_fini)(struct radeon_device *rdev);
  535. void (*cp_disable)(struct radeon_device *rdev);
  536. void (*cp_commit)(struct radeon_device *rdev);
  537. void (*ring_start)(struct radeon_device *rdev);
  538. int (*ring_test)(struct radeon_device *rdev);
  539. void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
  540. int (*ib_test)(struct radeon_device *rdev);
  541. int (*irq_set)(struct radeon_device *rdev);
  542. int (*irq_process)(struct radeon_device *rdev);
  543. u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
  544. void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
  545. int (*cs_parse)(struct radeon_cs_parser *p);
  546. int (*copy_blit)(struct radeon_device *rdev,
  547. uint64_t src_offset,
  548. uint64_t dst_offset,
  549. unsigned num_pages,
  550. struct radeon_fence *fence);
  551. int (*copy_dma)(struct radeon_device *rdev,
  552. uint64_t src_offset,
  553. uint64_t dst_offset,
  554. unsigned num_pages,
  555. struct radeon_fence *fence);
  556. int (*copy)(struct radeon_device *rdev,
  557. uint64_t src_offset,
  558. uint64_t dst_offset,
  559. unsigned num_pages,
  560. struct radeon_fence *fence);
  561. void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
  562. void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
  563. void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
  564. void (*set_clock_gating)(struct radeon_device *rdev, int enable);
  565. int (*set_surface_reg)(struct radeon_device *rdev, int reg,
  566. uint32_t tiling_flags, uint32_t pitch,
  567. uint32_t offset, uint32_t obj_size);
  568. int (*clear_surface_reg)(struct radeon_device *rdev, int reg);
  569. void (*bandwidth_update)(struct radeon_device *rdev);
  570. };
  571. /*
  572. * Asic structures
  573. */
  574. struct r100_asic {
  575. const unsigned *reg_safe_bm;
  576. unsigned reg_safe_bm_size;
  577. };
  578. struct r300_asic {
  579. const unsigned *reg_safe_bm;
  580. unsigned reg_safe_bm_size;
  581. };
  582. struct r600_asic {
  583. unsigned max_pipes;
  584. unsigned max_tile_pipes;
  585. unsigned max_simds;
  586. unsigned max_backends;
  587. unsigned max_gprs;
  588. unsigned max_threads;
  589. unsigned max_stack_entries;
  590. unsigned max_hw_contexts;
  591. unsigned max_gs_threads;
  592. unsigned sx_max_export_size;
  593. unsigned sx_max_export_pos_size;
  594. unsigned sx_max_export_smx_size;
  595. unsigned sq_num_cf_insts;
  596. };
  597. struct rv770_asic {
  598. unsigned max_pipes;
  599. unsigned max_tile_pipes;
  600. unsigned max_simds;
  601. unsigned max_backends;
  602. unsigned max_gprs;
  603. unsigned max_threads;
  604. unsigned max_stack_entries;
  605. unsigned max_hw_contexts;
  606. unsigned max_gs_threads;
  607. unsigned sx_max_export_size;
  608. unsigned sx_max_export_pos_size;
  609. unsigned sx_max_export_smx_size;
  610. unsigned sq_num_cf_insts;
  611. unsigned sx_num_of_sets;
  612. unsigned sc_prim_fifo_size;
  613. unsigned sc_hiz_tile_fifo_size;
  614. unsigned sc_earlyz_tile_fifo_fize;
  615. };
  616. union radeon_asic_config {
  617. struct r300_asic r300;
  618. struct r100_asic r100;
  619. struct r600_asic r600;
  620. struct rv770_asic rv770;
  621. };
  622. /*
  623. * IOCTL.
  624. */
  625. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  626. struct drm_file *filp);
  627. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  628. struct drm_file *filp);
  629. int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
  630. struct drm_file *file_priv);
  631. int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
  632. struct drm_file *file_priv);
  633. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  634. struct drm_file *file_priv);
  635. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  636. struct drm_file *file_priv);
  637. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  638. struct drm_file *filp);
  639. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  640. struct drm_file *filp);
  641. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  642. struct drm_file *filp);
  643. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  644. struct drm_file *filp);
  645. int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  646. int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
  647. struct drm_file *filp);
  648. int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
  649. struct drm_file *filp);
  650. /*
  651. * Core structure, functions and helpers.
  652. */
  653. typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
  654. typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
  655. struct radeon_device {
  656. struct device *dev;
  657. struct drm_device *ddev;
  658. struct pci_dev *pdev;
  659. /* ASIC */
  660. union radeon_asic_config config;
  661. enum radeon_family family;
  662. unsigned long flags;
  663. int usec_timeout;
  664. enum radeon_pll_errata pll_errata;
  665. int num_gb_pipes;
  666. int num_z_pipes;
  667. int disp_priority;
  668. /* BIOS */
  669. uint8_t *bios;
  670. bool is_atom_bios;
  671. uint16_t bios_header_start;
  672. struct radeon_object *stollen_vga_memory;
  673. struct fb_info *fbdev_info;
  674. struct radeon_object *fbdev_robj;
  675. struct radeon_framebuffer *fbdev_rfb;
  676. /* Register mmio */
  677. resource_size_t rmmio_base;
  678. resource_size_t rmmio_size;
  679. void *rmmio;
  680. radeon_rreg_t mc_rreg;
  681. radeon_wreg_t mc_wreg;
  682. radeon_rreg_t pll_rreg;
  683. radeon_wreg_t pll_wreg;
  684. uint32_t pcie_reg_mask;
  685. radeon_rreg_t pciep_rreg;
  686. radeon_wreg_t pciep_wreg;
  687. struct radeon_clock clock;
  688. struct radeon_mc mc;
  689. struct radeon_gart gart;
  690. struct radeon_mode_info mode_info;
  691. struct radeon_scratch scratch;
  692. struct radeon_mman mman;
  693. struct radeon_fence_driver fence_drv;
  694. struct radeon_cp cp;
  695. struct radeon_ib_pool ib_pool;
  696. struct radeon_irq irq;
  697. struct radeon_asic *asic;
  698. struct radeon_gem gem;
  699. struct radeon_pm pm;
  700. uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
  701. struct mutex cs_mutex;
  702. struct radeon_wb wb;
  703. struct radeon_dummy_page dummy_page;
  704. bool gpu_lockup;
  705. bool shutdown;
  706. bool suspend;
  707. bool need_dma32;
  708. bool new_init_path;
  709. bool accel_working;
  710. struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
  711. const struct firmware *me_fw; /* all family ME firmware */
  712. const struct firmware *pfp_fw; /* r6/700 PFP firmware */
  713. struct r600_blit r600_blit;
  714. };
  715. int radeon_device_init(struct radeon_device *rdev,
  716. struct drm_device *ddev,
  717. struct pci_dev *pdev,
  718. uint32_t flags);
  719. void radeon_device_fini(struct radeon_device *rdev);
  720. int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
  721. /* r600 blit */
  722. int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
  723. void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
  724. void r600_kms_blit_copy(struct radeon_device *rdev,
  725. u64 src_gpu_addr, u64 dst_gpu_addr,
  726. int size_bytes);
  727. static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
  728. {
  729. if (reg < 0x10000)
  730. return readl(((void __iomem *)rdev->rmmio) + reg);
  731. else {
  732. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  733. return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  734. }
  735. }
  736. static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  737. {
  738. if (reg < 0x10000)
  739. writel(v, ((void __iomem *)rdev->rmmio) + reg);
  740. else {
  741. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  742. writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  743. }
  744. }
  745. /*
  746. * Registers read & write functions.
  747. */
  748. #define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
  749. #define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
  750. #define RREG32(reg) r100_mm_rreg(rdev, (reg))
  751. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
  752. #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
  753. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  754. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  755. #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
  756. #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
  757. #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
  758. #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
  759. #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
  760. #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
  761. #define WREG32_P(reg, val, mask) \
  762. do { \
  763. uint32_t tmp_ = RREG32(reg); \
  764. tmp_ &= (mask); \
  765. tmp_ |= ((val) & ~(mask)); \
  766. WREG32(reg, tmp_); \
  767. } while (0)
  768. #define WREG32_PLL_P(reg, val, mask) \
  769. do { \
  770. uint32_t tmp_ = RREG32_PLL(reg); \
  771. tmp_ &= (mask); \
  772. tmp_ |= ((val) & ~(mask)); \
  773. WREG32_PLL(reg, tmp_); \
  774. } while (0)
  775. #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
  776. /*
  777. * Indirect registers accessor
  778. */
  779. static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
  780. {
  781. uint32_t r;
  782. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  783. r = RREG32(RADEON_PCIE_DATA);
  784. return r;
  785. }
  786. static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  787. {
  788. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  789. WREG32(RADEON_PCIE_DATA, (v));
  790. }
  791. void r100_pll_errata_after_index(struct radeon_device *rdev);
  792. /*
  793. * ASICs helpers.
  794. */
  795. #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
  796. (rdev->pdev->device == 0x5969))
  797. #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
  798. (rdev->family == CHIP_RV200) || \
  799. (rdev->family == CHIP_RS100) || \
  800. (rdev->family == CHIP_RS200) || \
  801. (rdev->family == CHIP_RV250) || \
  802. (rdev->family == CHIP_RV280) || \
  803. (rdev->family == CHIP_RS300))
  804. #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
  805. (rdev->family == CHIP_RV350) || \
  806. (rdev->family == CHIP_R350) || \
  807. (rdev->family == CHIP_RV380) || \
  808. (rdev->family == CHIP_R420) || \
  809. (rdev->family == CHIP_R423) || \
  810. (rdev->family == CHIP_RV410) || \
  811. (rdev->family == CHIP_RS400) || \
  812. (rdev->family == CHIP_RS480))
  813. #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
  814. #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
  815. #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
  816. /*
  817. * BIOS helpers.
  818. */
  819. #define RBIOS8(i) (rdev->bios[i])
  820. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  821. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  822. int radeon_combios_init(struct radeon_device *rdev);
  823. void radeon_combios_fini(struct radeon_device *rdev);
  824. int radeon_atombios_init(struct radeon_device *rdev);
  825. void radeon_atombios_fini(struct radeon_device *rdev);
  826. /*
  827. * RING helpers.
  828. */
  829. static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
  830. {
  831. #if DRM_DEBUG_CODE
  832. if (rdev->cp.count_dw <= 0) {
  833. DRM_ERROR("radeon: writting more dword to ring than expected !\n");
  834. }
  835. #endif
  836. rdev->cp.ring[rdev->cp.wptr++] = v;
  837. rdev->cp.wptr &= rdev->cp.ptr_mask;
  838. rdev->cp.count_dw--;
  839. rdev->cp.ring_free_dw--;
  840. }
  841. /*
  842. * ASICs macro.
  843. */
  844. #define radeon_init(rdev) (rdev)->asic->init((rdev))
  845. #define radeon_fini(rdev) (rdev)->asic->fini((rdev))
  846. #define radeon_resume(rdev) (rdev)->asic->resume((rdev))
  847. #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
  848. #define radeon_cs_parse(p) rdev->asic->cs_parse((p))
  849. #define radeon_errata(rdev) (rdev)->asic->errata((rdev))
  850. #define radeon_vram_info(rdev) (rdev)->asic->vram_info((rdev))
  851. #define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
  852. #define radeon_gpu_reset(rdev) (rdev)->asic->gpu_reset((rdev))
  853. #define radeon_mc_init(rdev) (rdev)->asic->mc_init((rdev))
  854. #define radeon_mc_fini(rdev) (rdev)->asic->mc_fini((rdev))
  855. #define radeon_wb_init(rdev) (rdev)->asic->wb_init((rdev))
  856. #define radeon_wb_fini(rdev) (rdev)->asic->wb_fini((rdev))
  857. #define radeon_gpu_gart_init(rdev) (rdev)->asic->gart_init((rdev))
  858. #define radeon_gpu_gart_fini(rdev) (rdev)->asic->gart_fini((rdev))
  859. #define radeon_gart_enable(rdev) (rdev)->asic->gart_enable((rdev))
  860. #define radeon_gart_disable(rdev) (rdev)->asic->gart_disable((rdev))
  861. #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
  862. #define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
  863. #define radeon_cp_init(rdev,rsize) (rdev)->asic->cp_init((rdev), (rsize))
  864. #define radeon_cp_fini(rdev) (rdev)->asic->cp_fini((rdev))
  865. #define radeon_cp_disable(rdev) (rdev)->asic->cp_disable((rdev))
  866. #define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
  867. #define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
  868. #define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
  869. #define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
  870. #define radeon_ib_test(rdev) (rdev)->asic->ib_test((rdev))
  871. #define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
  872. #define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
  873. #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
  874. #define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
  875. #define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
  876. #define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
  877. #define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
  878. #define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
  879. #define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
  880. #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
  881. #define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
  882. #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
  883. #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
  884. #define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
  885. /* Common functions */
  886. extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
  887. extern int radeon_modeset_init(struct radeon_device *rdev);
  888. extern void radeon_modeset_fini(struct radeon_device *rdev);
  889. extern bool radeon_card_posted(struct radeon_device *rdev);
  890. extern int radeon_clocks_init(struct radeon_device *rdev);
  891. extern void radeon_clocks_fini(struct radeon_device *rdev);
  892. extern void radeon_scratch_init(struct radeon_device *rdev);
  893. extern void radeon_surface_init(struct radeon_device *rdev);
  894. extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
  895. extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  896. /* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */
  897. struct r100_mc_save {
  898. u32 GENMO_WT;
  899. u32 CRTC_EXT_CNTL;
  900. u32 CRTC_GEN_CNTL;
  901. u32 CRTC2_GEN_CNTL;
  902. u32 CUR_OFFSET;
  903. u32 CUR2_OFFSET;
  904. };
  905. extern void r100_cp_disable(struct radeon_device *rdev);
  906. extern int r100_cp_init(struct radeon_device *rdev, unsigned ring_size);
  907. extern void r100_cp_fini(struct radeon_device *rdev);
  908. extern void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
  909. extern int r100_pci_gart_init(struct radeon_device *rdev);
  910. extern void r100_pci_gart_fini(struct radeon_device *rdev);
  911. extern int r100_pci_gart_enable(struct radeon_device *rdev);
  912. extern void r100_pci_gart_disable(struct radeon_device *rdev);
  913. extern int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  914. extern int r100_debugfs_mc_info_init(struct radeon_device *rdev);
  915. extern int r100_gui_wait_for_idle(struct radeon_device *rdev);
  916. extern void r100_ib_fini(struct radeon_device *rdev);
  917. extern int r100_ib_init(struct radeon_device *rdev);
  918. extern void r100_irq_disable(struct radeon_device *rdev);
  919. extern int r100_irq_set(struct radeon_device *rdev);
  920. extern void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save);
  921. extern void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save);
  922. extern void r100_vram_init_sizes(struct radeon_device *rdev);
  923. extern void r100_wb_disable(struct radeon_device *rdev);
  924. extern void r100_wb_fini(struct radeon_device *rdev);
  925. extern int r100_wb_init(struct radeon_device *rdev);
  926. extern void r100_hdp_reset(struct radeon_device *rdev);
  927. extern int r100_rb2d_reset(struct radeon_device *rdev);
  928. extern int r100_cp_reset(struct radeon_device *rdev);
  929. /* r300,r350,rv350,rv370,rv380 */
  930. extern void r300_set_reg_safe(struct radeon_device *rdev);
  931. extern void r300_mc_program(struct radeon_device *rdev);
  932. extern void r300_vram_info(struct radeon_device *rdev);
  933. extern int rv370_pcie_gart_init(struct radeon_device *rdev);
  934. extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
  935. extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
  936. extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
  937. /* r420,r423,rv410 */
  938. extern int r420_mc_init(struct radeon_device *rdev);
  939. extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
  940. extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  941. extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
  942. extern void r420_pipes_init(struct radeon_device *rdev);
  943. /* rv515 */
  944. struct rv515_mc_save {
  945. u32 d1vga_control;
  946. u32 d2vga_control;
  947. u32 vga_render_control;
  948. u32 vga_hdp_control;
  949. u32 d1crtc_control;
  950. u32 d2crtc_control;
  951. };
  952. extern void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
  953. extern void rv515_vga_render_disable(struct radeon_device *rdev);
  954. extern void rv515_set_safe_registers(struct radeon_device *rdev);
  955. extern void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
  956. extern void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
  957. extern void rv515_clock_startup(struct radeon_device *rdev);
  958. extern void rv515_debugfs(struct radeon_device *rdev);
  959. extern int rv515_suspend(struct radeon_device *rdev);
  960. /* rs690, rs740 */
  961. extern void rs690_line_buffer_adjust(struct radeon_device *rdev,
  962. struct drm_display_mode *mode1,
  963. struct drm_display_mode *mode2);
  964. /* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
  965. extern bool r600_card_posted(struct radeon_device *rdev);
  966. extern void r600_cp_stop(struct radeon_device *rdev);
  967. extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
  968. extern int r600_cp_resume(struct radeon_device *rdev);
  969. extern int r600_count_pipe_bits(uint32_t val);
  970. extern int r600_gart_clear_page(struct radeon_device *rdev, int i);
  971. extern int r600_mc_wait_for_idle(struct radeon_device *rdev);
  972. extern int r600_pcie_gart_init(struct radeon_device *rdev);
  973. extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
  974. extern int r600_ib_test(struct radeon_device *rdev);
  975. extern int r600_ring_test(struct radeon_device *rdev);
  976. extern int r600_wb_init(struct radeon_device *rdev);
  977. extern void r600_wb_fini(struct radeon_device *rdev);
  978. extern void r600_scratch_init(struct radeon_device *rdev);
  979. extern int r600_blit_init(struct radeon_device *rdev);
  980. extern void r600_blit_fini(struct radeon_device *rdev);
  981. extern int r600_cp_init_microcode(struct radeon_device *rdev);
  982. extern int r600_gpu_reset(struct radeon_device *rdev);
  983. #endif