nvme.h 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477
  1. /*
  2. * Definitions for the NVM Express interface
  3. * Copyright (c) 2011-2013, Intel Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  17. */
  18. #ifndef _UAPI_LINUX_NVME_H
  19. #define _UAPI_LINUX_NVME_H
  20. #include <linux/types.h>
  21. struct nvme_id_power_state {
  22. __le16 max_power; /* centiwatts */
  23. __u8 rsvd2;
  24. __u8 flags;
  25. __le32 entry_lat; /* microseconds */
  26. __le32 exit_lat; /* microseconds */
  27. __u8 read_tput;
  28. __u8 read_lat;
  29. __u8 write_tput;
  30. __u8 write_lat;
  31. __u8 rsvd16[16];
  32. };
  33. enum {
  34. NVME_PS_FLAGS_MAX_POWER_SCALE = 1 << 0,
  35. NVME_PS_FLAGS_NON_OP_STATE = 1 << 1,
  36. };
  37. struct nvme_id_ctrl {
  38. __le16 vid;
  39. __le16 ssvid;
  40. char sn[20];
  41. char mn[40];
  42. char fr[8];
  43. __u8 rab;
  44. __u8 ieee[3];
  45. __u8 mic;
  46. __u8 mdts;
  47. __u8 rsvd78[178];
  48. __le16 oacs;
  49. __u8 acl;
  50. __u8 aerl;
  51. __u8 frmw;
  52. __u8 lpa;
  53. __u8 elpe;
  54. __u8 npss;
  55. __u8 rsvd264[248];
  56. __u8 sqes;
  57. __u8 cqes;
  58. __u8 rsvd514[2];
  59. __le32 nn;
  60. __le16 oncs;
  61. __le16 fuses;
  62. __u8 fna;
  63. __u8 vwc;
  64. __le16 awun;
  65. __le16 awupf;
  66. __u8 rsvd530[1518];
  67. struct nvme_id_power_state psd[32];
  68. __u8 vs[1024];
  69. };
  70. enum {
  71. NVME_CTRL_ONCS_COMPARE = 1 << 0,
  72. NVME_CTRL_ONCS_WRITE_UNCORRECTABLE = 1 << 1,
  73. NVME_CTRL_ONCS_DSM = 1 << 2,
  74. };
  75. struct nvme_lbaf {
  76. __le16 ms;
  77. __u8 ds;
  78. __u8 rp;
  79. };
  80. struct nvme_id_ns {
  81. __le64 nsze;
  82. __le64 ncap;
  83. __le64 nuse;
  84. __u8 nsfeat;
  85. __u8 nlbaf;
  86. __u8 flbas;
  87. __u8 mc;
  88. __u8 dpc;
  89. __u8 dps;
  90. __u8 rsvd30[98];
  91. struct nvme_lbaf lbaf[16];
  92. __u8 rsvd192[192];
  93. __u8 vs[3712];
  94. };
  95. enum {
  96. NVME_NS_FEAT_THIN = 1 << 0,
  97. NVME_LBAF_RP_BEST = 0,
  98. NVME_LBAF_RP_BETTER = 1,
  99. NVME_LBAF_RP_GOOD = 2,
  100. NVME_LBAF_RP_DEGRADED = 3,
  101. };
  102. struct nvme_smart_log {
  103. __u8 critical_warning;
  104. __u8 temperature[2];
  105. __u8 avail_spare;
  106. __u8 spare_thresh;
  107. __u8 percent_used;
  108. __u8 rsvd6[26];
  109. __u8 data_units_read[16];
  110. __u8 data_units_written[16];
  111. __u8 host_reads[16];
  112. __u8 host_writes[16];
  113. __u8 ctrl_busy_time[16];
  114. __u8 power_cycles[16];
  115. __u8 power_on_hours[16];
  116. __u8 unsafe_shutdowns[16];
  117. __u8 media_errors[16];
  118. __u8 num_err_log_entries[16];
  119. __u8 rsvd192[320];
  120. };
  121. enum {
  122. NVME_SMART_CRIT_SPARE = 1 << 0,
  123. NVME_SMART_CRIT_TEMPERATURE = 1 << 1,
  124. NVME_SMART_CRIT_RELIABILITY = 1 << 2,
  125. NVME_SMART_CRIT_MEDIA = 1 << 3,
  126. NVME_SMART_CRIT_VOLATILE_MEMORY = 1 << 4,
  127. };
  128. struct nvme_lba_range_type {
  129. __u8 type;
  130. __u8 attributes;
  131. __u8 rsvd2[14];
  132. __u64 slba;
  133. __u64 nlb;
  134. __u8 guid[16];
  135. __u8 rsvd48[16];
  136. };
  137. enum {
  138. NVME_LBART_TYPE_FS = 0x01,
  139. NVME_LBART_TYPE_RAID = 0x02,
  140. NVME_LBART_TYPE_CACHE = 0x03,
  141. NVME_LBART_TYPE_SWAP = 0x04,
  142. NVME_LBART_ATTRIB_TEMP = 1 << 0,
  143. NVME_LBART_ATTRIB_HIDE = 1 << 1,
  144. };
  145. /* I/O commands */
  146. enum nvme_opcode {
  147. nvme_cmd_flush = 0x00,
  148. nvme_cmd_write = 0x01,
  149. nvme_cmd_read = 0x02,
  150. nvme_cmd_write_uncor = 0x04,
  151. nvme_cmd_compare = 0x05,
  152. nvme_cmd_dsm = 0x09,
  153. };
  154. struct nvme_common_command {
  155. __u8 opcode;
  156. __u8 flags;
  157. __u16 command_id;
  158. __le32 nsid;
  159. __le32 cdw2[2];
  160. __le64 metadata;
  161. __le64 prp1;
  162. __le64 prp2;
  163. __le32 cdw10[6];
  164. };
  165. struct nvme_rw_command {
  166. __u8 opcode;
  167. __u8 flags;
  168. __u16 command_id;
  169. __le32 nsid;
  170. __u64 rsvd2;
  171. __le64 metadata;
  172. __le64 prp1;
  173. __le64 prp2;
  174. __le64 slba;
  175. __le16 length;
  176. __le16 control;
  177. __le32 dsmgmt;
  178. __le32 reftag;
  179. __le16 apptag;
  180. __le16 appmask;
  181. };
  182. enum {
  183. NVME_RW_LR = 1 << 15,
  184. NVME_RW_FUA = 1 << 14,
  185. NVME_RW_DSM_FREQ_UNSPEC = 0,
  186. NVME_RW_DSM_FREQ_TYPICAL = 1,
  187. NVME_RW_DSM_FREQ_RARE = 2,
  188. NVME_RW_DSM_FREQ_READS = 3,
  189. NVME_RW_DSM_FREQ_WRITES = 4,
  190. NVME_RW_DSM_FREQ_RW = 5,
  191. NVME_RW_DSM_FREQ_ONCE = 6,
  192. NVME_RW_DSM_FREQ_PREFETCH = 7,
  193. NVME_RW_DSM_FREQ_TEMP = 8,
  194. NVME_RW_DSM_LATENCY_NONE = 0 << 4,
  195. NVME_RW_DSM_LATENCY_IDLE = 1 << 4,
  196. NVME_RW_DSM_LATENCY_NORM = 2 << 4,
  197. NVME_RW_DSM_LATENCY_LOW = 3 << 4,
  198. NVME_RW_DSM_SEQ_REQ = 1 << 6,
  199. NVME_RW_DSM_COMPRESSED = 1 << 7,
  200. };
  201. struct nvme_dsm_cmd {
  202. __u8 opcode;
  203. __u8 flags;
  204. __u16 command_id;
  205. __le32 nsid;
  206. __u64 rsvd2[2];
  207. __le64 prp1;
  208. __le64 prp2;
  209. __le32 nr;
  210. __le32 attributes;
  211. __u32 rsvd12[4];
  212. };
  213. enum {
  214. NVME_DSMGMT_IDR = 1 << 0,
  215. NVME_DSMGMT_IDW = 1 << 1,
  216. NVME_DSMGMT_AD = 1 << 2,
  217. };
  218. struct nvme_dsm_range {
  219. __le32 cattr;
  220. __le32 nlb;
  221. __le64 slba;
  222. };
  223. /* Admin commands */
  224. enum nvme_admin_opcode {
  225. nvme_admin_delete_sq = 0x00,
  226. nvme_admin_create_sq = 0x01,
  227. nvme_admin_get_log_page = 0x02,
  228. nvme_admin_delete_cq = 0x04,
  229. nvme_admin_create_cq = 0x05,
  230. nvme_admin_identify = 0x06,
  231. nvme_admin_abort_cmd = 0x08,
  232. nvme_admin_set_features = 0x09,
  233. nvme_admin_get_features = 0x0a,
  234. nvme_admin_async_event = 0x0c,
  235. nvme_admin_activate_fw = 0x10,
  236. nvme_admin_download_fw = 0x11,
  237. nvme_admin_format_nvm = 0x80,
  238. nvme_admin_security_send = 0x81,
  239. nvme_admin_security_recv = 0x82,
  240. };
  241. enum {
  242. NVME_QUEUE_PHYS_CONTIG = (1 << 0),
  243. NVME_CQ_IRQ_ENABLED = (1 << 1),
  244. NVME_SQ_PRIO_URGENT = (0 << 1),
  245. NVME_SQ_PRIO_HIGH = (1 << 1),
  246. NVME_SQ_PRIO_MEDIUM = (2 << 1),
  247. NVME_SQ_PRIO_LOW = (3 << 1),
  248. NVME_FEAT_ARBITRATION = 0x01,
  249. NVME_FEAT_POWER_MGMT = 0x02,
  250. NVME_FEAT_LBA_RANGE = 0x03,
  251. NVME_FEAT_TEMP_THRESH = 0x04,
  252. NVME_FEAT_ERR_RECOVERY = 0x05,
  253. NVME_FEAT_VOLATILE_WC = 0x06,
  254. NVME_FEAT_NUM_QUEUES = 0x07,
  255. NVME_FEAT_IRQ_COALESCE = 0x08,
  256. NVME_FEAT_IRQ_CONFIG = 0x09,
  257. NVME_FEAT_WRITE_ATOMIC = 0x0a,
  258. NVME_FEAT_ASYNC_EVENT = 0x0b,
  259. NVME_FEAT_SW_PROGRESS = 0x0c,
  260. NVME_FWACT_REPL = (0 << 3),
  261. NVME_FWACT_REPL_ACTV = (1 << 3),
  262. NVME_FWACT_ACTV = (2 << 3),
  263. };
  264. struct nvme_identify {
  265. __u8 opcode;
  266. __u8 flags;
  267. __u16 command_id;
  268. __le32 nsid;
  269. __u64 rsvd2[2];
  270. __le64 prp1;
  271. __le64 prp2;
  272. __le32 cns;
  273. __u32 rsvd11[5];
  274. };
  275. struct nvme_features {
  276. __u8 opcode;
  277. __u8 flags;
  278. __u16 command_id;
  279. __le32 nsid;
  280. __u64 rsvd2[2];
  281. __le64 prp1;
  282. __le64 prp2;
  283. __le32 fid;
  284. __le32 dword11;
  285. __u32 rsvd12[4];
  286. };
  287. struct nvme_create_cq {
  288. __u8 opcode;
  289. __u8 flags;
  290. __u16 command_id;
  291. __u32 rsvd1[5];
  292. __le64 prp1;
  293. __u64 rsvd8;
  294. __le16 cqid;
  295. __le16 qsize;
  296. __le16 cq_flags;
  297. __le16 irq_vector;
  298. __u32 rsvd12[4];
  299. };
  300. struct nvme_create_sq {
  301. __u8 opcode;
  302. __u8 flags;
  303. __u16 command_id;
  304. __u32 rsvd1[5];
  305. __le64 prp1;
  306. __u64 rsvd8;
  307. __le16 sqid;
  308. __le16 qsize;
  309. __le16 sq_flags;
  310. __le16 cqid;
  311. __u32 rsvd12[4];
  312. };
  313. struct nvme_delete_queue {
  314. __u8 opcode;
  315. __u8 flags;
  316. __u16 command_id;
  317. __u32 rsvd1[9];
  318. __le16 qid;
  319. __u16 rsvd10;
  320. __u32 rsvd11[5];
  321. };
  322. struct nvme_download_firmware {
  323. __u8 opcode;
  324. __u8 flags;
  325. __u16 command_id;
  326. __u32 rsvd1[5];
  327. __le64 prp1;
  328. __le64 prp2;
  329. __le32 numd;
  330. __le32 offset;
  331. __u32 rsvd12[4];
  332. };
  333. struct nvme_format_cmd {
  334. __u8 opcode;
  335. __u8 flags;
  336. __u16 command_id;
  337. __le32 nsid;
  338. __u64 rsvd2[4];
  339. __le32 cdw10;
  340. __u32 rsvd11[5];
  341. };
  342. struct nvme_command {
  343. union {
  344. struct nvme_common_command common;
  345. struct nvme_rw_command rw;
  346. struct nvme_identify identify;
  347. struct nvme_features features;
  348. struct nvme_create_cq create_cq;
  349. struct nvme_create_sq create_sq;
  350. struct nvme_delete_queue delete_queue;
  351. struct nvme_download_firmware dlfw;
  352. struct nvme_format_cmd format;
  353. struct nvme_dsm_cmd dsm;
  354. };
  355. };
  356. enum {
  357. NVME_SC_SUCCESS = 0x0,
  358. NVME_SC_INVALID_OPCODE = 0x1,
  359. NVME_SC_INVALID_FIELD = 0x2,
  360. NVME_SC_CMDID_CONFLICT = 0x3,
  361. NVME_SC_DATA_XFER_ERROR = 0x4,
  362. NVME_SC_POWER_LOSS = 0x5,
  363. NVME_SC_INTERNAL = 0x6,
  364. NVME_SC_ABORT_REQ = 0x7,
  365. NVME_SC_ABORT_QUEUE = 0x8,
  366. NVME_SC_FUSED_FAIL = 0x9,
  367. NVME_SC_FUSED_MISSING = 0xa,
  368. NVME_SC_INVALID_NS = 0xb,
  369. NVME_SC_CMD_SEQ_ERROR = 0xc,
  370. NVME_SC_LBA_RANGE = 0x80,
  371. NVME_SC_CAP_EXCEEDED = 0x81,
  372. NVME_SC_NS_NOT_READY = 0x82,
  373. NVME_SC_CQ_INVALID = 0x100,
  374. NVME_SC_QID_INVALID = 0x101,
  375. NVME_SC_QUEUE_SIZE = 0x102,
  376. NVME_SC_ABORT_LIMIT = 0x103,
  377. NVME_SC_ABORT_MISSING = 0x104,
  378. NVME_SC_ASYNC_LIMIT = 0x105,
  379. NVME_SC_FIRMWARE_SLOT = 0x106,
  380. NVME_SC_FIRMWARE_IMAGE = 0x107,
  381. NVME_SC_INVALID_VECTOR = 0x108,
  382. NVME_SC_INVALID_LOG_PAGE = 0x109,
  383. NVME_SC_INVALID_FORMAT = 0x10a,
  384. NVME_SC_BAD_ATTRIBUTES = 0x180,
  385. NVME_SC_WRITE_FAULT = 0x280,
  386. NVME_SC_READ_ERROR = 0x281,
  387. NVME_SC_GUARD_CHECK = 0x282,
  388. NVME_SC_APPTAG_CHECK = 0x283,
  389. NVME_SC_REFTAG_CHECK = 0x284,
  390. NVME_SC_COMPARE_FAILED = 0x285,
  391. NVME_SC_ACCESS_DENIED = 0x286,
  392. };
  393. struct nvme_completion {
  394. __le32 result; /* Used by admin commands to return data */
  395. __u32 rsvd;
  396. __le16 sq_head; /* how much of this queue may be reclaimed */
  397. __le16 sq_id; /* submission queue that generated this entry */
  398. __u16 command_id; /* of the command which completed */
  399. __le16 status; /* did the command fail, and if so, why? */
  400. };
  401. struct nvme_user_io {
  402. __u8 opcode;
  403. __u8 flags;
  404. __u16 control;
  405. __u16 nblocks;
  406. __u16 rsvd;
  407. __u64 metadata;
  408. __u64 addr;
  409. __u64 slba;
  410. __u32 dsmgmt;
  411. __u32 reftag;
  412. __u16 apptag;
  413. __u16 appmask;
  414. };
  415. struct nvme_admin_cmd {
  416. __u8 opcode;
  417. __u8 flags;
  418. __u16 rsvd1;
  419. __u32 nsid;
  420. __u32 cdw2;
  421. __u32 cdw3;
  422. __u64 metadata;
  423. __u64 addr;
  424. __u32 metadata_len;
  425. __u32 data_len;
  426. __u32 cdw10;
  427. __u32 cdw11;
  428. __u32 cdw12;
  429. __u32 cdw13;
  430. __u32 cdw14;
  431. __u32 cdw15;
  432. __u32 timeout_ms;
  433. __u32 result;
  434. };
  435. #define NVME_IOCTL_ID _IO('N', 0x40)
  436. #define NVME_IOCTL_ADMIN_CMD _IOWR('N', 0x41, struct nvme_admin_cmd)
  437. #define NVME_IOCTL_SUBMIT_IO _IOW('N', 0x42, struct nvme_user_io)
  438. #endif /* _UAPI_LINUX_NVME_H */