i915_drm.h 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033
  1. /*
  2. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the
  14. * next paragraph) shall be included in all copies or substantial portions
  15. * of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  18. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  19. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  20. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  21. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  22. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  23. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  24. *
  25. */
  26. #ifndef _UAPI_I915_DRM_H_
  27. #define _UAPI_I915_DRM_H_
  28. #include <drm/drm.h>
  29. /* Please note that modifications to all structs defined here are
  30. * subject to backwards-compatibility constraints.
  31. */
  32. /**
  33. * DOC: uevents generated by i915 on it's device node
  34. *
  35. * I915_L3_PARITY_UEVENT - Generated when the driver receives a parity mismatch
  36. * event from the gpu l3 cache. Additional information supplied is ROW,
  37. * BANK, SUBBANK of the affected cacheline. Userspace should keep track of
  38. * these events and if a specific cache-line seems to have a persistent
  39. * error remap it with the l3 remapping tool supplied in intel-gpu-tools.
  40. * The value supplied with the event is always 1.
  41. *
  42. * I915_ERROR_UEVENT - Generated upon error detection, currently only via
  43. * hangcheck. The error detection event is a good indicator of when things
  44. * began to go badly. The value supplied with the event is a 1 upon error
  45. * detection, and a 0 upon reset completion, signifying no more error
  46. * exists. NOTE: Disabling hangcheck or reset via module parameter will
  47. * cause the related events to not be seen.
  48. *
  49. * I915_RESET_UEVENT - Event is generated just before an attempt to reset the
  50. * the GPU. The value supplied with the event is always 1. NOTE: Disable
  51. * reset via module parameter will cause this event to not be seen.
  52. */
  53. #define I915_L3_PARITY_UEVENT "L3_PARITY_ERROR"
  54. #define I915_ERROR_UEVENT "ERROR"
  55. #define I915_RESET_UEVENT "RESET"
  56. /* Each region is a minimum of 16k, and there are at most 255 of them.
  57. */
  58. #define I915_NR_TEX_REGIONS 255 /* table size 2k - maximum due to use
  59. * of chars for next/prev indices */
  60. #define I915_LOG_MIN_TEX_REGION_SIZE 14
  61. typedef struct _drm_i915_init {
  62. enum {
  63. I915_INIT_DMA = 0x01,
  64. I915_CLEANUP_DMA = 0x02,
  65. I915_RESUME_DMA = 0x03
  66. } func;
  67. unsigned int mmio_offset;
  68. int sarea_priv_offset;
  69. unsigned int ring_start;
  70. unsigned int ring_end;
  71. unsigned int ring_size;
  72. unsigned int front_offset;
  73. unsigned int back_offset;
  74. unsigned int depth_offset;
  75. unsigned int w;
  76. unsigned int h;
  77. unsigned int pitch;
  78. unsigned int pitch_bits;
  79. unsigned int back_pitch;
  80. unsigned int depth_pitch;
  81. unsigned int cpp;
  82. unsigned int chipset;
  83. } drm_i915_init_t;
  84. typedef struct _drm_i915_sarea {
  85. struct drm_tex_region texList[I915_NR_TEX_REGIONS + 1];
  86. int last_upload; /* last time texture was uploaded */
  87. int last_enqueue; /* last time a buffer was enqueued */
  88. int last_dispatch; /* age of the most recently dispatched buffer */
  89. int ctxOwner; /* last context to upload state */
  90. int texAge;
  91. int pf_enabled; /* is pageflipping allowed? */
  92. int pf_active;
  93. int pf_current_page; /* which buffer is being displayed? */
  94. int perf_boxes; /* performance boxes to be displayed */
  95. int width, height; /* screen size in pixels */
  96. drm_handle_t front_handle;
  97. int front_offset;
  98. int front_size;
  99. drm_handle_t back_handle;
  100. int back_offset;
  101. int back_size;
  102. drm_handle_t depth_handle;
  103. int depth_offset;
  104. int depth_size;
  105. drm_handle_t tex_handle;
  106. int tex_offset;
  107. int tex_size;
  108. int log_tex_granularity;
  109. int pitch;
  110. int rotation; /* 0, 90, 180 or 270 */
  111. int rotated_offset;
  112. int rotated_size;
  113. int rotated_pitch;
  114. int virtualX, virtualY;
  115. unsigned int front_tiled;
  116. unsigned int back_tiled;
  117. unsigned int depth_tiled;
  118. unsigned int rotated_tiled;
  119. unsigned int rotated2_tiled;
  120. int pipeA_x;
  121. int pipeA_y;
  122. int pipeA_w;
  123. int pipeA_h;
  124. int pipeB_x;
  125. int pipeB_y;
  126. int pipeB_w;
  127. int pipeB_h;
  128. /* fill out some space for old userspace triple buffer */
  129. drm_handle_t unused_handle;
  130. __u32 unused1, unused2, unused3;
  131. /* buffer object handles for static buffers. May change
  132. * over the lifetime of the client.
  133. */
  134. __u32 front_bo_handle;
  135. __u32 back_bo_handle;
  136. __u32 unused_bo_handle;
  137. __u32 depth_bo_handle;
  138. } drm_i915_sarea_t;
  139. /* due to userspace building against these headers we need some compat here */
  140. #define planeA_x pipeA_x
  141. #define planeA_y pipeA_y
  142. #define planeA_w pipeA_w
  143. #define planeA_h pipeA_h
  144. #define planeB_x pipeB_x
  145. #define planeB_y pipeB_y
  146. #define planeB_w pipeB_w
  147. #define planeB_h pipeB_h
  148. /* Flags for perf_boxes
  149. */
  150. #define I915_BOX_RING_EMPTY 0x1
  151. #define I915_BOX_FLIP 0x2
  152. #define I915_BOX_WAIT 0x4
  153. #define I915_BOX_TEXTURE_LOAD 0x8
  154. #define I915_BOX_LOST_CONTEXT 0x10
  155. /* I915 specific ioctls
  156. * The device specific ioctl range is 0x40 to 0x79.
  157. */
  158. #define DRM_I915_INIT 0x00
  159. #define DRM_I915_FLUSH 0x01
  160. #define DRM_I915_FLIP 0x02
  161. #define DRM_I915_BATCHBUFFER 0x03
  162. #define DRM_I915_IRQ_EMIT 0x04
  163. #define DRM_I915_IRQ_WAIT 0x05
  164. #define DRM_I915_GETPARAM 0x06
  165. #define DRM_I915_SETPARAM 0x07
  166. #define DRM_I915_ALLOC 0x08
  167. #define DRM_I915_FREE 0x09
  168. #define DRM_I915_INIT_HEAP 0x0a
  169. #define DRM_I915_CMDBUFFER 0x0b
  170. #define DRM_I915_DESTROY_HEAP 0x0c
  171. #define DRM_I915_SET_VBLANK_PIPE 0x0d
  172. #define DRM_I915_GET_VBLANK_PIPE 0x0e
  173. #define DRM_I915_VBLANK_SWAP 0x0f
  174. #define DRM_I915_HWS_ADDR 0x11
  175. #define DRM_I915_GEM_INIT 0x13
  176. #define DRM_I915_GEM_EXECBUFFER 0x14
  177. #define DRM_I915_GEM_PIN 0x15
  178. #define DRM_I915_GEM_UNPIN 0x16
  179. #define DRM_I915_GEM_BUSY 0x17
  180. #define DRM_I915_GEM_THROTTLE 0x18
  181. #define DRM_I915_GEM_ENTERVT 0x19
  182. #define DRM_I915_GEM_LEAVEVT 0x1a
  183. #define DRM_I915_GEM_CREATE 0x1b
  184. #define DRM_I915_GEM_PREAD 0x1c
  185. #define DRM_I915_GEM_PWRITE 0x1d
  186. #define DRM_I915_GEM_MMAP 0x1e
  187. #define DRM_I915_GEM_SET_DOMAIN 0x1f
  188. #define DRM_I915_GEM_SW_FINISH 0x20
  189. #define DRM_I915_GEM_SET_TILING 0x21
  190. #define DRM_I915_GEM_GET_TILING 0x22
  191. #define DRM_I915_GEM_GET_APERTURE 0x23
  192. #define DRM_I915_GEM_MMAP_GTT 0x24
  193. #define DRM_I915_GET_PIPE_FROM_CRTC_ID 0x25
  194. #define DRM_I915_GEM_MADVISE 0x26
  195. #define DRM_I915_OVERLAY_PUT_IMAGE 0x27
  196. #define DRM_I915_OVERLAY_ATTRS 0x28
  197. #define DRM_I915_GEM_EXECBUFFER2 0x29
  198. #define DRM_I915_GET_SPRITE_COLORKEY 0x2a
  199. #define DRM_I915_SET_SPRITE_COLORKEY 0x2b
  200. #define DRM_I915_GEM_WAIT 0x2c
  201. #define DRM_I915_GEM_CONTEXT_CREATE 0x2d
  202. #define DRM_I915_GEM_CONTEXT_DESTROY 0x2e
  203. #define DRM_I915_GEM_SET_CACHING 0x2f
  204. #define DRM_I915_GEM_GET_CACHING 0x30
  205. #define DRM_I915_REG_READ 0x31
  206. #define DRM_IOCTL_I915_INIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT, drm_i915_init_t)
  207. #define DRM_IOCTL_I915_FLUSH DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLUSH)
  208. #define DRM_IOCTL_I915_FLIP DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLIP)
  209. #define DRM_IOCTL_I915_BATCHBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_BATCHBUFFER, drm_i915_batchbuffer_t)
  210. #define DRM_IOCTL_I915_IRQ_EMIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_IRQ_EMIT, drm_i915_irq_emit_t)
  211. #define DRM_IOCTL_I915_IRQ_WAIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_IRQ_WAIT, drm_i915_irq_wait_t)
  212. #define DRM_IOCTL_I915_GETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GETPARAM, drm_i915_getparam_t)
  213. #define DRM_IOCTL_I915_SETPARAM DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SETPARAM, drm_i915_setparam_t)
  214. #define DRM_IOCTL_I915_ALLOC DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_ALLOC, drm_i915_mem_alloc_t)
  215. #define DRM_IOCTL_I915_FREE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_FREE, drm_i915_mem_free_t)
  216. #define DRM_IOCTL_I915_INIT_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT_HEAP, drm_i915_mem_init_heap_t)
  217. #define DRM_IOCTL_I915_CMDBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_CMDBUFFER, drm_i915_cmdbuffer_t)
  218. #define DRM_IOCTL_I915_DESTROY_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_DESTROY_HEAP, drm_i915_mem_destroy_heap_t)
  219. #define DRM_IOCTL_I915_SET_VBLANK_PIPE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
  220. #define DRM_IOCTL_I915_GET_VBLANK_PIPE DRM_IOR( DRM_COMMAND_BASE + DRM_I915_GET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
  221. #define DRM_IOCTL_I915_VBLANK_SWAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_VBLANK_SWAP, drm_i915_vblank_swap_t)
  222. #define DRM_IOCTL_I915_HWS_ADDR DRM_IOW(DRM_COMMAND_BASE + DRM_I915_HWS_ADDR, struct drm_i915_gem_init)
  223. #define DRM_IOCTL_I915_GEM_INIT DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_INIT, struct drm_i915_gem_init)
  224. #define DRM_IOCTL_I915_GEM_EXECBUFFER DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER, struct drm_i915_gem_execbuffer)
  225. #define DRM_IOCTL_I915_GEM_EXECBUFFER2 DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER2, struct drm_i915_gem_execbuffer2)
  226. #define DRM_IOCTL_I915_GEM_PIN DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_PIN, struct drm_i915_gem_pin)
  227. #define DRM_IOCTL_I915_GEM_UNPIN DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_UNPIN, struct drm_i915_gem_unpin)
  228. #define DRM_IOCTL_I915_GEM_BUSY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_BUSY, struct drm_i915_gem_busy)
  229. #define DRM_IOCTL_I915_GEM_SET_CACHING DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_SET_CACHING, struct drm_i915_gem_caching)
  230. #define DRM_IOCTL_I915_GEM_GET_CACHING DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_GET_CACHING, struct drm_i915_gem_caching)
  231. #define DRM_IOCTL_I915_GEM_THROTTLE DRM_IO ( DRM_COMMAND_BASE + DRM_I915_GEM_THROTTLE)
  232. #define DRM_IOCTL_I915_GEM_ENTERVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_ENTERVT)
  233. #define DRM_IOCTL_I915_GEM_LEAVEVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_LEAVEVT)
  234. #define DRM_IOCTL_I915_GEM_CREATE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CREATE, struct drm_i915_gem_create)
  235. #define DRM_IOCTL_I915_GEM_PREAD DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PREAD, struct drm_i915_gem_pread)
  236. #define DRM_IOCTL_I915_GEM_PWRITE DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PWRITE, struct drm_i915_gem_pwrite)
  237. #define DRM_IOCTL_I915_GEM_MMAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP, struct drm_i915_gem_mmap)
  238. #define DRM_IOCTL_I915_GEM_MMAP_GTT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP_GTT, struct drm_i915_gem_mmap_gtt)
  239. #define DRM_IOCTL_I915_GEM_SET_DOMAIN DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SET_DOMAIN, struct drm_i915_gem_set_domain)
  240. #define DRM_IOCTL_I915_GEM_SW_FINISH DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SW_FINISH, struct drm_i915_gem_sw_finish)
  241. #define DRM_IOCTL_I915_GEM_SET_TILING DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_SET_TILING, struct drm_i915_gem_set_tiling)
  242. #define DRM_IOCTL_I915_GEM_GET_TILING DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_GET_TILING, struct drm_i915_gem_get_tiling)
  243. #define DRM_IOCTL_I915_GEM_GET_APERTURE DRM_IOR (DRM_COMMAND_BASE + DRM_I915_GEM_GET_APERTURE, struct drm_i915_gem_get_aperture)
  244. #define DRM_IOCTL_I915_GET_PIPE_FROM_CRTC_ID DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_PIPE_FROM_CRTC_ID, struct drm_i915_get_pipe_from_crtc_id)
  245. #define DRM_IOCTL_I915_GEM_MADVISE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MADVISE, struct drm_i915_gem_madvise)
  246. #define DRM_IOCTL_I915_OVERLAY_PUT_IMAGE DRM_IOW(DRM_COMMAND_BASE + DRM_I915_OVERLAY_PUT_IMAGE, struct drm_intel_overlay_put_image)
  247. #define DRM_IOCTL_I915_OVERLAY_ATTRS DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_OVERLAY_ATTRS, struct drm_intel_overlay_attrs)
  248. #define DRM_IOCTL_I915_SET_SPRITE_COLORKEY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_SET_SPRITE_COLORKEY, struct drm_intel_sprite_colorkey)
  249. #define DRM_IOCTL_I915_GET_SPRITE_COLORKEY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_SET_SPRITE_COLORKEY, struct drm_intel_sprite_colorkey)
  250. #define DRM_IOCTL_I915_GEM_WAIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_WAIT, struct drm_i915_gem_wait)
  251. #define DRM_IOCTL_I915_GEM_CONTEXT_CREATE DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_CREATE, struct drm_i915_gem_context_create)
  252. #define DRM_IOCTL_I915_GEM_CONTEXT_DESTROY DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_DESTROY, struct drm_i915_gem_context_destroy)
  253. #define DRM_IOCTL_I915_REG_READ DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_REG_READ, struct drm_i915_reg_read)
  254. /* Allow drivers to submit batchbuffers directly to hardware, relying
  255. * on the security mechanisms provided by hardware.
  256. */
  257. typedef struct drm_i915_batchbuffer {
  258. int start; /* agp offset */
  259. int used; /* nr bytes in use */
  260. int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
  261. int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
  262. int num_cliprects; /* mulitpass with multiple cliprects? */
  263. struct drm_clip_rect __user *cliprects; /* pointer to userspace cliprects */
  264. } drm_i915_batchbuffer_t;
  265. /* As above, but pass a pointer to userspace buffer which can be
  266. * validated by the kernel prior to sending to hardware.
  267. */
  268. typedef struct _drm_i915_cmdbuffer {
  269. char __user *buf; /* pointer to userspace command buffer */
  270. int sz; /* nr bytes in buf */
  271. int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
  272. int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
  273. int num_cliprects; /* mulitpass with multiple cliprects? */
  274. struct drm_clip_rect __user *cliprects; /* pointer to userspace cliprects */
  275. } drm_i915_cmdbuffer_t;
  276. /* Userspace can request & wait on irq's:
  277. */
  278. typedef struct drm_i915_irq_emit {
  279. int __user *irq_seq;
  280. } drm_i915_irq_emit_t;
  281. typedef struct drm_i915_irq_wait {
  282. int irq_seq;
  283. } drm_i915_irq_wait_t;
  284. /* Ioctl to query kernel params:
  285. */
  286. #define I915_PARAM_IRQ_ACTIVE 1
  287. #define I915_PARAM_ALLOW_BATCHBUFFER 2
  288. #define I915_PARAM_LAST_DISPATCH 3
  289. #define I915_PARAM_CHIPSET_ID 4
  290. #define I915_PARAM_HAS_GEM 5
  291. #define I915_PARAM_NUM_FENCES_AVAIL 6
  292. #define I915_PARAM_HAS_OVERLAY 7
  293. #define I915_PARAM_HAS_PAGEFLIPPING 8
  294. #define I915_PARAM_HAS_EXECBUF2 9
  295. #define I915_PARAM_HAS_BSD 10
  296. #define I915_PARAM_HAS_BLT 11
  297. #define I915_PARAM_HAS_RELAXED_FENCING 12
  298. #define I915_PARAM_HAS_COHERENT_RINGS 13
  299. #define I915_PARAM_HAS_EXEC_CONSTANTS 14
  300. #define I915_PARAM_HAS_RELAXED_DELTA 15
  301. #define I915_PARAM_HAS_GEN7_SOL_RESET 16
  302. #define I915_PARAM_HAS_LLC 17
  303. #define I915_PARAM_HAS_ALIASING_PPGTT 18
  304. #define I915_PARAM_HAS_WAIT_TIMEOUT 19
  305. #define I915_PARAM_HAS_SEMAPHORES 20
  306. #define I915_PARAM_HAS_PRIME_VMAP_FLUSH 21
  307. #define I915_PARAM_HAS_VEBOX 22
  308. #define I915_PARAM_HAS_SECURE_BATCHES 23
  309. #define I915_PARAM_HAS_PINNED_BATCHES 24
  310. #define I915_PARAM_HAS_EXEC_NO_RELOC 25
  311. #define I915_PARAM_HAS_EXEC_HANDLE_LUT 26
  312. #define I915_PARAM_HAS_WT 27
  313. typedef struct drm_i915_getparam {
  314. int param;
  315. int __user *value;
  316. } drm_i915_getparam_t;
  317. /* Ioctl to set kernel params:
  318. */
  319. #define I915_SETPARAM_USE_MI_BATCHBUFFER_START 1
  320. #define I915_SETPARAM_TEX_LRU_LOG_GRANULARITY 2
  321. #define I915_SETPARAM_ALLOW_BATCHBUFFER 3
  322. #define I915_SETPARAM_NUM_USED_FENCES 4
  323. typedef struct drm_i915_setparam {
  324. int param;
  325. int value;
  326. } drm_i915_setparam_t;
  327. /* A memory manager for regions of shared memory:
  328. */
  329. #define I915_MEM_REGION_AGP 1
  330. typedef struct drm_i915_mem_alloc {
  331. int region;
  332. int alignment;
  333. int size;
  334. int __user *region_offset; /* offset from start of fb or agp */
  335. } drm_i915_mem_alloc_t;
  336. typedef struct drm_i915_mem_free {
  337. int region;
  338. int region_offset;
  339. } drm_i915_mem_free_t;
  340. typedef struct drm_i915_mem_init_heap {
  341. int region;
  342. int size;
  343. int start;
  344. } drm_i915_mem_init_heap_t;
  345. /* Allow memory manager to be torn down and re-initialized (eg on
  346. * rotate):
  347. */
  348. typedef struct drm_i915_mem_destroy_heap {
  349. int region;
  350. } drm_i915_mem_destroy_heap_t;
  351. /* Allow X server to configure which pipes to monitor for vblank signals
  352. */
  353. #define DRM_I915_VBLANK_PIPE_A 1
  354. #define DRM_I915_VBLANK_PIPE_B 2
  355. typedef struct drm_i915_vblank_pipe {
  356. int pipe;
  357. } drm_i915_vblank_pipe_t;
  358. /* Schedule buffer swap at given vertical blank:
  359. */
  360. typedef struct drm_i915_vblank_swap {
  361. drm_drawable_t drawable;
  362. enum drm_vblank_seq_type seqtype;
  363. unsigned int sequence;
  364. } drm_i915_vblank_swap_t;
  365. typedef struct drm_i915_hws_addr {
  366. __u64 addr;
  367. } drm_i915_hws_addr_t;
  368. struct drm_i915_gem_init {
  369. /**
  370. * Beginning offset in the GTT to be managed by the DRM memory
  371. * manager.
  372. */
  373. __u64 gtt_start;
  374. /**
  375. * Ending offset in the GTT to be managed by the DRM memory
  376. * manager.
  377. */
  378. __u64 gtt_end;
  379. };
  380. struct drm_i915_gem_create {
  381. /**
  382. * Requested size for the object.
  383. *
  384. * The (page-aligned) allocated size for the object will be returned.
  385. */
  386. __u64 size;
  387. /**
  388. * Returned handle for the object.
  389. *
  390. * Object handles are nonzero.
  391. */
  392. __u32 handle;
  393. __u32 pad;
  394. };
  395. struct drm_i915_gem_pread {
  396. /** Handle for the object being read. */
  397. __u32 handle;
  398. __u32 pad;
  399. /** Offset into the object to read from */
  400. __u64 offset;
  401. /** Length of data to read */
  402. __u64 size;
  403. /**
  404. * Pointer to write the data into.
  405. *
  406. * This is a fixed-size type for 32/64 compatibility.
  407. */
  408. __u64 data_ptr;
  409. };
  410. struct drm_i915_gem_pwrite {
  411. /** Handle for the object being written to. */
  412. __u32 handle;
  413. __u32 pad;
  414. /** Offset into the object to write to */
  415. __u64 offset;
  416. /** Length of data to write */
  417. __u64 size;
  418. /**
  419. * Pointer to read the data from.
  420. *
  421. * This is a fixed-size type for 32/64 compatibility.
  422. */
  423. __u64 data_ptr;
  424. };
  425. struct drm_i915_gem_mmap {
  426. /** Handle for the object being mapped. */
  427. __u32 handle;
  428. __u32 pad;
  429. /** Offset in the object to map. */
  430. __u64 offset;
  431. /**
  432. * Length of data to map.
  433. *
  434. * The value will be page-aligned.
  435. */
  436. __u64 size;
  437. /**
  438. * Returned pointer the data was mapped at.
  439. *
  440. * This is a fixed-size type for 32/64 compatibility.
  441. */
  442. __u64 addr_ptr;
  443. };
  444. struct drm_i915_gem_mmap_gtt {
  445. /** Handle for the object being mapped. */
  446. __u32 handle;
  447. __u32 pad;
  448. /**
  449. * Fake offset to use for subsequent mmap call
  450. *
  451. * This is a fixed-size type for 32/64 compatibility.
  452. */
  453. __u64 offset;
  454. };
  455. struct drm_i915_gem_set_domain {
  456. /** Handle for the object */
  457. __u32 handle;
  458. /** New read domains */
  459. __u32 read_domains;
  460. /** New write domain */
  461. __u32 write_domain;
  462. };
  463. struct drm_i915_gem_sw_finish {
  464. /** Handle for the object */
  465. __u32 handle;
  466. };
  467. struct drm_i915_gem_relocation_entry {
  468. /**
  469. * Handle of the buffer being pointed to by this relocation entry.
  470. *
  471. * It's appealing to make this be an index into the mm_validate_entry
  472. * list to refer to the buffer, but this allows the driver to create
  473. * a relocation list for state buffers and not re-write it per
  474. * exec using the buffer.
  475. */
  476. __u32 target_handle;
  477. /**
  478. * Value to be added to the offset of the target buffer to make up
  479. * the relocation entry.
  480. */
  481. __u32 delta;
  482. /** Offset in the buffer the relocation entry will be written into */
  483. __u64 offset;
  484. /**
  485. * Offset value of the target buffer that the relocation entry was last
  486. * written as.
  487. *
  488. * If the buffer has the same offset as last time, we can skip syncing
  489. * and writing the relocation. This value is written back out by
  490. * the execbuffer ioctl when the relocation is written.
  491. */
  492. __u64 presumed_offset;
  493. /**
  494. * Target memory domains read by this operation.
  495. */
  496. __u32 read_domains;
  497. /**
  498. * Target memory domains written by this operation.
  499. *
  500. * Note that only one domain may be written by the whole
  501. * execbuffer operation, so that where there are conflicts,
  502. * the application will get -EINVAL back.
  503. */
  504. __u32 write_domain;
  505. };
  506. /** @{
  507. * Intel memory domains
  508. *
  509. * Most of these just align with the various caches in
  510. * the system and are used to flush and invalidate as
  511. * objects end up cached in different domains.
  512. */
  513. /** CPU cache */
  514. #define I915_GEM_DOMAIN_CPU 0x00000001
  515. /** Render cache, used by 2D and 3D drawing */
  516. #define I915_GEM_DOMAIN_RENDER 0x00000002
  517. /** Sampler cache, used by texture engine */
  518. #define I915_GEM_DOMAIN_SAMPLER 0x00000004
  519. /** Command queue, used to load batch buffers */
  520. #define I915_GEM_DOMAIN_COMMAND 0x00000008
  521. /** Instruction cache, used by shader programs */
  522. #define I915_GEM_DOMAIN_INSTRUCTION 0x00000010
  523. /** Vertex address cache */
  524. #define I915_GEM_DOMAIN_VERTEX 0x00000020
  525. /** GTT domain - aperture and scanout */
  526. #define I915_GEM_DOMAIN_GTT 0x00000040
  527. /** @} */
  528. struct drm_i915_gem_exec_object {
  529. /**
  530. * User's handle for a buffer to be bound into the GTT for this
  531. * operation.
  532. */
  533. __u32 handle;
  534. /** Number of relocations to be performed on this buffer */
  535. __u32 relocation_count;
  536. /**
  537. * Pointer to array of struct drm_i915_gem_relocation_entry containing
  538. * the relocations to be performed in this buffer.
  539. */
  540. __u64 relocs_ptr;
  541. /** Required alignment in graphics aperture */
  542. __u64 alignment;
  543. /**
  544. * Returned value of the updated offset of the object, for future
  545. * presumed_offset writes.
  546. */
  547. __u64 offset;
  548. };
  549. struct drm_i915_gem_execbuffer {
  550. /**
  551. * List of buffers to be validated with their relocations to be
  552. * performend on them.
  553. *
  554. * This is a pointer to an array of struct drm_i915_gem_validate_entry.
  555. *
  556. * These buffers must be listed in an order such that all relocations
  557. * a buffer is performing refer to buffers that have already appeared
  558. * in the validate list.
  559. */
  560. __u64 buffers_ptr;
  561. __u32 buffer_count;
  562. /** Offset in the batchbuffer to start execution from. */
  563. __u32 batch_start_offset;
  564. /** Bytes used in batchbuffer from batch_start_offset */
  565. __u32 batch_len;
  566. __u32 DR1;
  567. __u32 DR4;
  568. __u32 num_cliprects;
  569. /** This is a struct drm_clip_rect *cliprects */
  570. __u64 cliprects_ptr;
  571. };
  572. struct drm_i915_gem_exec_object2 {
  573. /**
  574. * User's handle for a buffer to be bound into the GTT for this
  575. * operation.
  576. */
  577. __u32 handle;
  578. /** Number of relocations to be performed on this buffer */
  579. __u32 relocation_count;
  580. /**
  581. * Pointer to array of struct drm_i915_gem_relocation_entry containing
  582. * the relocations to be performed in this buffer.
  583. */
  584. __u64 relocs_ptr;
  585. /** Required alignment in graphics aperture */
  586. __u64 alignment;
  587. /**
  588. * Returned value of the updated offset of the object, for future
  589. * presumed_offset writes.
  590. */
  591. __u64 offset;
  592. #define EXEC_OBJECT_NEEDS_FENCE (1<<0)
  593. #define EXEC_OBJECT_NEEDS_GTT (1<<1)
  594. #define EXEC_OBJECT_WRITE (1<<2)
  595. #define __EXEC_OBJECT_UNKNOWN_FLAGS -(EXEC_OBJECT_WRITE<<1)
  596. __u64 flags;
  597. __u64 rsvd1;
  598. __u64 rsvd2;
  599. };
  600. struct drm_i915_gem_execbuffer2 {
  601. /**
  602. * List of gem_exec_object2 structs
  603. */
  604. __u64 buffers_ptr;
  605. __u32 buffer_count;
  606. /** Offset in the batchbuffer to start execution from. */
  607. __u32 batch_start_offset;
  608. /** Bytes used in batchbuffer from batch_start_offset */
  609. __u32 batch_len;
  610. __u32 DR1;
  611. __u32 DR4;
  612. __u32 num_cliprects;
  613. /** This is a struct drm_clip_rect *cliprects */
  614. __u64 cliprects_ptr;
  615. #define I915_EXEC_RING_MASK (7<<0)
  616. #define I915_EXEC_DEFAULT (0<<0)
  617. #define I915_EXEC_RENDER (1<<0)
  618. #define I915_EXEC_BSD (2<<0)
  619. #define I915_EXEC_BLT (3<<0)
  620. #define I915_EXEC_VEBOX (4<<0)
  621. /* Used for switching the constants addressing mode on gen4+ RENDER ring.
  622. * Gen6+ only supports relative addressing to dynamic state (default) and
  623. * absolute addressing.
  624. *
  625. * These flags are ignored for the BSD and BLT rings.
  626. */
  627. #define I915_EXEC_CONSTANTS_MASK (3<<6)
  628. #define I915_EXEC_CONSTANTS_REL_GENERAL (0<<6) /* default */
  629. #define I915_EXEC_CONSTANTS_ABSOLUTE (1<<6)
  630. #define I915_EXEC_CONSTANTS_REL_SURFACE (2<<6) /* gen4/5 only */
  631. __u64 flags;
  632. __u64 rsvd1; /* now used for context info */
  633. __u64 rsvd2;
  634. };
  635. /** Resets the SO write offset registers for transform feedback on gen7. */
  636. #define I915_EXEC_GEN7_SOL_RESET (1<<8)
  637. /** Request a privileged ("secure") batch buffer. Note only available for
  638. * DRM_ROOT_ONLY | DRM_MASTER processes.
  639. */
  640. #define I915_EXEC_SECURE (1<<9)
  641. /** Inform the kernel that the batch is and will always be pinned. This
  642. * negates the requirement for a workaround to be performed to avoid
  643. * an incoherent CS (such as can be found on 830/845). If this flag is
  644. * not passed, the kernel will endeavour to make sure the batch is
  645. * coherent with the CS before execution. If this flag is passed,
  646. * userspace assumes the responsibility for ensuring the same.
  647. */
  648. #define I915_EXEC_IS_PINNED (1<<10)
  649. /** Provide a hint to the kernel that the command stream and auxilliary
  650. * state buffers already holds the correct presumed addresses and so the
  651. * relocation process may be skipped if no buffers need to be moved in
  652. * preparation for the execbuffer.
  653. */
  654. #define I915_EXEC_NO_RELOC (1<<11)
  655. /** Use the reloc.handle as an index into the exec object array rather
  656. * than as the per-file handle.
  657. */
  658. #define I915_EXEC_HANDLE_LUT (1<<12)
  659. #define __I915_EXEC_UNKNOWN_FLAGS -(I915_EXEC_HANDLE_LUT<<1)
  660. #define I915_EXEC_CONTEXT_ID_MASK (0xffffffff)
  661. #define i915_execbuffer2_set_context_id(eb2, context) \
  662. (eb2).rsvd1 = context & I915_EXEC_CONTEXT_ID_MASK
  663. #define i915_execbuffer2_get_context_id(eb2) \
  664. ((eb2).rsvd1 & I915_EXEC_CONTEXT_ID_MASK)
  665. struct drm_i915_gem_pin {
  666. /** Handle of the buffer to be pinned. */
  667. __u32 handle;
  668. __u32 pad;
  669. /** alignment required within the aperture */
  670. __u64 alignment;
  671. /** Returned GTT offset of the buffer. */
  672. __u64 offset;
  673. };
  674. struct drm_i915_gem_unpin {
  675. /** Handle of the buffer to be unpinned. */
  676. __u32 handle;
  677. __u32 pad;
  678. };
  679. struct drm_i915_gem_busy {
  680. /** Handle of the buffer to check for busy */
  681. __u32 handle;
  682. /** Return busy status (1 if busy, 0 if idle).
  683. * The high word is used to indicate on which rings the object
  684. * currently resides:
  685. * 16:31 - busy (r or r/w) rings (16 render, 17 bsd, 18 blt, etc)
  686. */
  687. __u32 busy;
  688. };
  689. /**
  690. * I915_CACHING_NONE
  691. *
  692. * GPU access is not coherent with cpu caches. Default for machines without an
  693. * LLC.
  694. */
  695. #define I915_CACHING_NONE 0
  696. /**
  697. * I915_CACHING_CACHED
  698. *
  699. * GPU access is coherent with cpu caches and furthermore the data is cached in
  700. * last-level caches shared between cpu cores and the gpu GT. Default on
  701. * machines with HAS_LLC.
  702. */
  703. #define I915_CACHING_CACHED 1
  704. /**
  705. * I915_CACHING_DISPLAY
  706. *
  707. * Special GPU caching mode which is coherent with the scanout engines.
  708. * Transparently falls back to I915_CACHING_NONE on platforms where no special
  709. * cache mode (like write-through or gfdt flushing) is available. The kernel
  710. * automatically sets this mode when using a buffer as a scanout target.
  711. * Userspace can manually set this mode to avoid a costly stall and clflush in
  712. * the hotpath of drawing the first frame.
  713. */
  714. #define I915_CACHING_DISPLAY 2
  715. struct drm_i915_gem_caching {
  716. /**
  717. * Handle of the buffer to set/get the caching level of. */
  718. __u32 handle;
  719. /**
  720. * Cacheing level to apply or return value
  721. *
  722. * bits0-15 are for generic caching control (i.e. the above defined
  723. * values). bits16-31 are reserved for platform-specific variations
  724. * (e.g. l3$ caching on gen7). */
  725. __u32 caching;
  726. };
  727. #define I915_TILING_NONE 0
  728. #define I915_TILING_X 1
  729. #define I915_TILING_Y 2
  730. #define I915_BIT_6_SWIZZLE_NONE 0
  731. #define I915_BIT_6_SWIZZLE_9 1
  732. #define I915_BIT_6_SWIZZLE_9_10 2
  733. #define I915_BIT_6_SWIZZLE_9_11 3
  734. #define I915_BIT_6_SWIZZLE_9_10_11 4
  735. /* Not seen by userland */
  736. #define I915_BIT_6_SWIZZLE_UNKNOWN 5
  737. /* Seen by userland. */
  738. #define I915_BIT_6_SWIZZLE_9_17 6
  739. #define I915_BIT_6_SWIZZLE_9_10_17 7
  740. struct drm_i915_gem_set_tiling {
  741. /** Handle of the buffer to have its tiling state updated */
  742. __u32 handle;
  743. /**
  744. * Tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
  745. * I915_TILING_Y).
  746. *
  747. * This value is to be set on request, and will be updated by the
  748. * kernel on successful return with the actual chosen tiling layout.
  749. *
  750. * The tiling mode may be demoted to I915_TILING_NONE when the system
  751. * has bit 6 swizzling that can't be managed correctly by GEM.
  752. *
  753. * Buffer contents become undefined when changing tiling_mode.
  754. */
  755. __u32 tiling_mode;
  756. /**
  757. * Stride in bytes for the object when in I915_TILING_X or
  758. * I915_TILING_Y.
  759. */
  760. __u32 stride;
  761. /**
  762. * Returned address bit 6 swizzling required for CPU access through
  763. * mmap mapping.
  764. */
  765. __u32 swizzle_mode;
  766. };
  767. struct drm_i915_gem_get_tiling {
  768. /** Handle of the buffer to get tiling state for. */
  769. __u32 handle;
  770. /**
  771. * Current tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
  772. * I915_TILING_Y).
  773. */
  774. __u32 tiling_mode;
  775. /**
  776. * Returned address bit 6 swizzling required for CPU access through
  777. * mmap mapping.
  778. */
  779. __u32 swizzle_mode;
  780. };
  781. struct drm_i915_gem_get_aperture {
  782. /** Total size of the aperture used by i915_gem_execbuffer, in bytes */
  783. __u64 aper_size;
  784. /**
  785. * Available space in the aperture used by i915_gem_execbuffer, in
  786. * bytes
  787. */
  788. __u64 aper_available_size;
  789. };
  790. struct drm_i915_get_pipe_from_crtc_id {
  791. /** ID of CRTC being requested **/
  792. __u32 crtc_id;
  793. /** pipe of requested CRTC **/
  794. __u32 pipe;
  795. };
  796. #define I915_MADV_WILLNEED 0
  797. #define I915_MADV_DONTNEED 1
  798. #define __I915_MADV_PURGED 2 /* internal state */
  799. struct drm_i915_gem_madvise {
  800. /** Handle of the buffer to change the backing store advice */
  801. __u32 handle;
  802. /* Advice: either the buffer will be needed again in the near future,
  803. * or wont be and could be discarded under memory pressure.
  804. */
  805. __u32 madv;
  806. /** Whether the backing store still exists. */
  807. __u32 retained;
  808. };
  809. /* flags */
  810. #define I915_OVERLAY_TYPE_MASK 0xff
  811. #define I915_OVERLAY_YUV_PLANAR 0x01
  812. #define I915_OVERLAY_YUV_PACKED 0x02
  813. #define I915_OVERLAY_RGB 0x03
  814. #define I915_OVERLAY_DEPTH_MASK 0xff00
  815. #define I915_OVERLAY_RGB24 0x1000
  816. #define I915_OVERLAY_RGB16 0x2000
  817. #define I915_OVERLAY_RGB15 0x3000
  818. #define I915_OVERLAY_YUV422 0x0100
  819. #define I915_OVERLAY_YUV411 0x0200
  820. #define I915_OVERLAY_YUV420 0x0300
  821. #define I915_OVERLAY_YUV410 0x0400
  822. #define I915_OVERLAY_SWAP_MASK 0xff0000
  823. #define I915_OVERLAY_NO_SWAP 0x000000
  824. #define I915_OVERLAY_UV_SWAP 0x010000
  825. #define I915_OVERLAY_Y_SWAP 0x020000
  826. #define I915_OVERLAY_Y_AND_UV_SWAP 0x030000
  827. #define I915_OVERLAY_FLAGS_MASK 0xff000000
  828. #define I915_OVERLAY_ENABLE 0x01000000
  829. struct drm_intel_overlay_put_image {
  830. /* various flags and src format description */
  831. __u32 flags;
  832. /* source picture description */
  833. __u32 bo_handle;
  834. /* stride values and offsets are in bytes, buffer relative */
  835. __u16 stride_Y; /* stride for packed formats */
  836. __u16 stride_UV;
  837. __u32 offset_Y; /* offset for packet formats */
  838. __u32 offset_U;
  839. __u32 offset_V;
  840. /* in pixels */
  841. __u16 src_width;
  842. __u16 src_height;
  843. /* to compensate the scaling factors for partially covered surfaces */
  844. __u16 src_scan_width;
  845. __u16 src_scan_height;
  846. /* output crtc description */
  847. __u32 crtc_id;
  848. __u16 dst_x;
  849. __u16 dst_y;
  850. __u16 dst_width;
  851. __u16 dst_height;
  852. };
  853. /* flags */
  854. #define I915_OVERLAY_UPDATE_ATTRS (1<<0)
  855. #define I915_OVERLAY_UPDATE_GAMMA (1<<1)
  856. struct drm_intel_overlay_attrs {
  857. __u32 flags;
  858. __u32 color_key;
  859. __s32 brightness;
  860. __u32 contrast;
  861. __u32 saturation;
  862. __u32 gamma0;
  863. __u32 gamma1;
  864. __u32 gamma2;
  865. __u32 gamma3;
  866. __u32 gamma4;
  867. __u32 gamma5;
  868. };
  869. /*
  870. * Intel sprite handling
  871. *
  872. * Color keying works with a min/mask/max tuple. Both source and destination
  873. * color keying is allowed.
  874. *
  875. * Source keying:
  876. * Sprite pixels within the min & max values, masked against the color channels
  877. * specified in the mask field, will be transparent. All other pixels will
  878. * be displayed on top of the primary plane. For RGB surfaces, only the min
  879. * and mask fields will be used; ranged compares are not allowed.
  880. *
  881. * Destination keying:
  882. * Primary plane pixels that match the min value, masked against the color
  883. * channels specified in the mask field, will be replaced by corresponding
  884. * pixels from the sprite plane.
  885. *
  886. * Note that source & destination keying are exclusive; only one can be
  887. * active on a given plane.
  888. */
  889. #define I915_SET_COLORKEY_NONE (1<<0) /* disable color key matching */
  890. #define I915_SET_COLORKEY_DESTINATION (1<<1)
  891. #define I915_SET_COLORKEY_SOURCE (1<<2)
  892. struct drm_intel_sprite_colorkey {
  893. __u32 plane_id;
  894. __u32 min_value;
  895. __u32 channel_mask;
  896. __u32 max_value;
  897. __u32 flags;
  898. };
  899. struct drm_i915_gem_wait {
  900. /** Handle of BO we shall wait on */
  901. __u32 bo_handle;
  902. __u32 flags;
  903. /** Number of nanoseconds to wait, Returns time remaining. */
  904. __s64 timeout_ns;
  905. };
  906. struct drm_i915_gem_context_create {
  907. /* output: id of new context*/
  908. __u32 ctx_id;
  909. __u32 pad;
  910. };
  911. struct drm_i915_gem_context_destroy {
  912. __u32 ctx_id;
  913. __u32 pad;
  914. };
  915. struct drm_i915_reg_read {
  916. __u64 offset;
  917. __u64 val; /* Return value */
  918. };
  919. #endif /* _UAPI_I915_DRM_H_ */