mpparse_32.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151
  1. /*
  2. * Intel Multiprocessor Specification 1.1 and 1.4
  3. * compliant MP-table parsing routines.
  4. *
  5. * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
  6. * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
  7. *
  8. * Fixes
  9. * Erich Boleyn : MP v1.4 and additional changes.
  10. * Alan Cox : Added EBDA scanning
  11. * Ingo Molnar : various cleanups and rewrites
  12. * Maciej W. Rozycki: Bits for default MP configurations
  13. * Paul Diefenbaugh: Added full ACPI support
  14. */
  15. #include <linux/mm.h>
  16. #include <linux/init.h>
  17. #include <linux/acpi.h>
  18. #include <linux/delay.h>
  19. #include <linux/bootmem.h>
  20. #include <linux/kernel_stat.h>
  21. #include <linux/mc146818rtc.h>
  22. #include <linux/bitops.h>
  23. #include <asm/smp.h>
  24. #include <asm/acpi.h>
  25. #include <asm/mtrr.h>
  26. #include <asm/mpspec.h>
  27. #include <asm/io_apic.h>
  28. #include <mach_apic.h>
  29. #include <mach_apicdef.h>
  30. #include <mach_mpparse.h>
  31. #include <bios_ebda.h>
  32. /* Have we found an MP table */
  33. int smp_found_config;
  34. unsigned int __cpuinitdata maxcpus = NR_CPUS;
  35. /*
  36. * Various Linux-internal data structures created from the
  37. * MP-table.
  38. */
  39. int apic_version [MAX_APICS];
  40. #if defined (CONFIG_MCA) || defined (CONFIG_EISA)
  41. int mp_bus_id_to_type [MAX_MP_BUSSES];
  42. #endif
  43. DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
  44. int mp_bus_id_to_node [MAX_MP_BUSSES];
  45. int mp_bus_id_to_pci_bus [MAX_MP_BUSSES] = { [0 ... MAX_MP_BUSSES-1] = -1 };
  46. static int mp_current_pci_id;
  47. /* I/O APIC entries */
  48. struct mpc_config_ioapic mp_ioapics[MAX_IO_APICS];
  49. /* # of MP IRQ source entries */
  50. struct mpc_config_intsrc mp_irqs[MAX_IRQ_SOURCES];
  51. /* MP IRQ source entries */
  52. int mp_irq_entries;
  53. int nr_ioapics;
  54. int pic_mode;
  55. unsigned long mp_lapic_addr;
  56. unsigned int def_to_bigsmp = 0;
  57. /* Processor that is doing the boot up */
  58. unsigned int boot_cpu_physical_apicid = -1U;
  59. /* Internal processor count */
  60. unsigned int num_processors;
  61. unsigned disabled_cpus __cpuinitdata;
  62. /* Bitmask of physically existing CPUs */
  63. physid_mask_t phys_cpu_present_map;
  64. u8 bios_cpu_apicid[NR_CPUS] = { [0 ... NR_CPUS-1] = BAD_APICID };
  65. /*
  66. * Intel MP BIOS table parsing routines:
  67. */
  68. /*
  69. * Checksum an MP configuration block.
  70. */
  71. static int __init mpf_checksum(unsigned char *mp, int len)
  72. {
  73. int sum = 0;
  74. while (len--)
  75. sum += *mp++;
  76. return sum & 0xFF;
  77. }
  78. /*
  79. * Have to match translation table entries to main table entries by counter
  80. * hence the mpc_record variable .... can't see a less disgusting way of
  81. * doing this ....
  82. */
  83. static int mpc_record;
  84. static struct mpc_config_translation *translation_table[MAX_MPC_ENTRY] __cpuinitdata;
  85. static void __cpuinit MP_processor_info (struct mpc_config_processor *m)
  86. {
  87. int ver, apicid;
  88. physid_mask_t phys_cpu;
  89. if (!(m->mpc_cpuflag & CPU_ENABLED)) {
  90. disabled_cpus++;
  91. return;
  92. }
  93. apicid = mpc_apic_id(m, translation_table[mpc_record]);
  94. if (m->mpc_featureflag&(1<<0))
  95. Dprintk(" Floating point unit present.\n");
  96. if (m->mpc_featureflag&(1<<7))
  97. Dprintk(" Machine Exception supported.\n");
  98. if (m->mpc_featureflag&(1<<8))
  99. Dprintk(" 64 bit compare & exchange supported.\n");
  100. if (m->mpc_featureflag&(1<<9))
  101. Dprintk(" Internal APIC present.\n");
  102. if (m->mpc_featureflag&(1<<11))
  103. Dprintk(" SEP present.\n");
  104. if (m->mpc_featureflag&(1<<12))
  105. Dprintk(" MTRR present.\n");
  106. if (m->mpc_featureflag&(1<<13))
  107. Dprintk(" PGE present.\n");
  108. if (m->mpc_featureflag&(1<<14))
  109. Dprintk(" MCA present.\n");
  110. if (m->mpc_featureflag&(1<<15))
  111. Dprintk(" CMOV present.\n");
  112. if (m->mpc_featureflag&(1<<16))
  113. Dprintk(" PAT present.\n");
  114. if (m->mpc_featureflag&(1<<17))
  115. Dprintk(" PSE present.\n");
  116. if (m->mpc_featureflag&(1<<18))
  117. Dprintk(" PSN present.\n");
  118. if (m->mpc_featureflag&(1<<19))
  119. Dprintk(" Cache Line Flush Instruction present.\n");
  120. /* 20 Reserved */
  121. if (m->mpc_featureflag&(1<<21))
  122. Dprintk(" Debug Trace and EMON Store present.\n");
  123. if (m->mpc_featureflag&(1<<22))
  124. Dprintk(" ACPI Thermal Throttle Registers present.\n");
  125. if (m->mpc_featureflag&(1<<23))
  126. Dprintk(" MMX present.\n");
  127. if (m->mpc_featureflag&(1<<24))
  128. Dprintk(" FXSR present.\n");
  129. if (m->mpc_featureflag&(1<<25))
  130. Dprintk(" XMM present.\n");
  131. if (m->mpc_featureflag&(1<<26))
  132. Dprintk(" Willamette New Instructions present.\n");
  133. if (m->mpc_featureflag&(1<<27))
  134. Dprintk(" Self Snoop present.\n");
  135. if (m->mpc_featureflag&(1<<28))
  136. Dprintk(" HT present.\n");
  137. if (m->mpc_featureflag&(1<<29))
  138. Dprintk(" Thermal Monitor present.\n");
  139. /* 30, 31 Reserved */
  140. if (m->mpc_cpuflag & CPU_BOOTPROCESSOR) {
  141. Dprintk(" Bootup CPU\n");
  142. boot_cpu_physical_apicid = m->mpc_apicid;
  143. }
  144. ver = m->mpc_apicver;
  145. /*
  146. * Validate version
  147. */
  148. if (ver == 0x0) {
  149. printk(KERN_WARNING "BIOS bug, APIC version is 0 for CPU#%d! "
  150. "fixing up to 0x10. (tell your hw vendor)\n",
  151. m->mpc_apicid);
  152. ver = 0x10;
  153. }
  154. apic_version[m->mpc_apicid] = ver;
  155. phys_cpu = apicid_to_cpu_present(apicid);
  156. physids_or(phys_cpu_present_map, phys_cpu_present_map, phys_cpu);
  157. if (num_processors >= NR_CPUS) {
  158. printk(KERN_WARNING "WARNING: NR_CPUS limit of %i reached."
  159. " Processor ignored.\n", NR_CPUS);
  160. return;
  161. }
  162. if (num_processors >= maxcpus) {
  163. printk(KERN_WARNING "WARNING: maxcpus limit of %i reached."
  164. " Processor ignored.\n", maxcpus);
  165. return;
  166. }
  167. cpu_set(num_processors, cpu_possible_map);
  168. num_processors++;
  169. /*
  170. * Would be preferable to switch to bigsmp when CONFIG_HOTPLUG_CPU=y
  171. * but we need to work other dependencies like SMP_SUSPEND etc
  172. * before this can be done without some confusion.
  173. * if (CPU_HOTPLUG_ENABLED || num_processors > 8)
  174. * - Ashok Raj <ashok.raj@intel.com>
  175. */
  176. if (num_processors > 8) {
  177. switch (boot_cpu_data.x86_vendor) {
  178. case X86_VENDOR_INTEL:
  179. if (!APIC_XAPIC(ver)) {
  180. def_to_bigsmp = 0;
  181. break;
  182. }
  183. /* If P4 and above fall through */
  184. case X86_VENDOR_AMD:
  185. def_to_bigsmp = 1;
  186. }
  187. }
  188. bios_cpu_apicid[num_processors - 1] = m->mpc_apicid;
  189. }
  190. static void __init MP_bus_info (struct mpc_config_bus *m)
  191. {
  192. char str[7];
  193. memcpy(str, m->mpc_bustype, 6);
  194. str[6] = 0;
  195. mpc_oem_bus_info(m, str, translation_table[mpc_record]);
  196. #if MAX_MP_BUSSES < 256
  197. if (m->mpc_busid >= MAX_MP_BUSSES) {
  198. printk(KERN_WARNING "MP table busid value (%d) for bustype %s "
  199. " is too large, max. supported is %d\n",
  200. m->mpc_busid, str, MAX_MP_BUSSES - 1);
  201. return;
  202. }
  203. #endif
  204. set_bit(m->mpc_busid, mp_bus_not_pci);
  205. if (strncmp(str, BUSTYPE_PCI, sizeof(BUSTYPE_PCI)-1) == 0) {
  206. mpc_oem_pci_bus(m, translation_table[mpc_record]);
  207. clear_bit(m->mpc_busid, mp_bus_not_pci);
  208. mp_bus_id_to_pci_bus[m->mpc_busid] = mp_current_pci_id;
  209. mp_current_pci_id++;
  210. #if defined(CONFIG_EISA) || defined (CONFIG_MCA)
  211. mp_bus_id_to_type[m->mpc_busid] = MP_BUS_PCI;
  212. } else if (strncmp(str, BUSTYPE_ISA, sizeof(BUSTYPE_ISA)-1) == 0) {
  213. mp_bus_id_to_type[m->mpc_busid] = MP_BUS_ISA;
  214. } else if (strncmp(str, BUSTYPE_EISA, sizeof(BUSTYPE_EISA)-1) == 0) {
  215. mp_bus_id_to_type[m->mpc_busid] = MP_BUS_EISA;
  216. } else if (strncmp(str, BUSTYPE_MCA, sizeof(BUSTYPE_MCA)-1) == 0) {
  217. mp_bus_id_to_type[m->mpc_busid] = MP_BUS_MCA;
  218. } else {
  219. printk(KERN_WARNING "Unknown bustype %s - ignoring\n", str);
  220. #endif
  221. }
  222. }
  223. static void __init MP_ioapic_info (struct mpc_config_ioapic *m)
  224. {
  225. if (!(m->mpc_flags & MPC_APIC_USABLE))
  226. return;
  227. printk(KERN_INFO "I/O APIC #%d Version %d at 0x%X.\n",
  228. m->mpc_apicid, m->mpc_apicver, m->mpc_apicaddr);
  229. if (nr_ioapics >= MAX_IO_APICS) {
  230. printk(KERN_CRIT "Max # of I/O APICs (%d) exceeded (found %d).\n",
  231. MAX_IO_APICS, nr_ioapics);
  232. panic("Recompile kernel with bigger MAX_IO_APICS!.\n");
  233. }
  234. if (!m->mpc_apicaddr) {
  235. printk(KERN_ERR "WARNING: bogus zero I/O APIC address"
  236. " found in MP table, skipping!\n");
  237. return;
  238. }
  239. mp_ioapics[nr_ioapics] = *m;
  240. nr_ioapics++;
  241. }
  242. static void __init MP_intsrc_info (struct mpc_config_intsrc *m)
  243. {
  244. mp_irqs [mp_irq_entries] = *m;
  245. Dprintk("Int: type %d, pol %d, trig %d, bus %d,"
  246. " IRQ %02x, APIC ID %x, APIC INT %02x\n",
  247. m->mpc_irqtype, m->mpc_irqflag & 3,
  248. (m->mpc_irqflag >> 2) & 3, m->mpc_srcbus,
  249. m->mpc_srcbusirq, m->mpc_dstapic, m->mpc_dstirq);
  250. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  251. panic("Max # of irq sources exceeded!!\n");
  252. }
  253. static void __init MP_lintsrc_info (struct mpc_config_lintsrc *m)
  254. {
  255. Dprintk("Lint: type %d, pol %d, trig %d, bus %d,"
  256. " IRQ %02x, APIC ID %x, APIC LINT %02x\n",
  257. m->mpc_irqtype, m->mpc_irqflag & 3,
  258. (m->mpc_irqflag >> 2) &3, m->mpc_srcbusid,
  259. m->mpc_srcbusirq, m->mpc_destapic, m->mpc_destapiclint);
  260. }
  261. #ifdef CONFIG_X86_NUMAQ
  262. static void __init MP_translation_info (struct mpc_config_translation *m)
  263. {
  264. printk(KERN_INFO "Translation: record %d, type %d, quad %d, global %d, local %d\n", mpc_record, m->trans_type, m->trans_quad, m->trans_global, m->trans_local);
  265. if (mpc_record >= MAX_MPC_ENTRY)
  266. printk(KERN_ERR "MAX_MPC_ENTRY exceeded!\n");
  267. else
  268. translation_table[mpc_record] = m; /* stash this for later */
  269. if (m->trans_quad < MAX_NUMNODES && !node_online(m->trans_quad))
  270. node_set_online(m->trans_quad);
  271. }
  272. /*
  273. * Read/parse the MPC oem tables
  274. */
  275. static void __init smp_read_mpc_oem(struct mp_config_oemtable *oemtable, \
  276. unsigned short oemsize)
  277. {
  278. int count = sizeof (*oemtable); /* the header size */
  279. unsigned char *oemptr = ((unsigned char *)oemtable)+count;
  280. mpc_record = 0;
  281. printk(KERN_INFO "Found an OEM MPC table at %8p - parsing it ... \n", oemtable);
  282. if (memcmp(oemtable->oem_signature,MPC_OEM_SIGNATURE,4))
  283. {
  284. printk(KERN_WARNING "SMP mpc oemtable: bad signature [%c%c%c%c]!\n",
  285. oemtable->oem_signature[0],
  286. oemtable->oem_signature[1],
  287. oemtable->oem_signature[2],
  288. oemtable->oem_signature[3]);
  289. return;
  290. }
  291. if (mpf_checksum((unsigned char *)oemtable,oemtable->oem_length))
  292. {
  293. printk(KERN_WARNING "SMP oem mptable: checksum error!\n");
  294. return;
  295. }
  296. while (count < oemtable->oem_length) {
  297. switch (*oemptr) {
  298. case MP_TRANSLATION:
  299. {
  300. struct mpc_config_translation *m=
  301. (struct mpc_config_translation *)oemptr;
  302. MP_translation_info(m);
  303. oemptr += sizeof(*m);
  304. count += sizeof(*m);
  305. ++mpc_record;
  306. break;
  307. }
  308. default:
  309. {
  310. printk(KERN_WARNING "Unrecognised OEM table entry type! - %d\n", (int) *oemptr);
  311. return;
  312. }
  313. }
  314. }
  315. }
  316. static inline void mps_oem_check(struct mp_config_table *mpc, char *oem,
  317. char *productid)
  318. {
  319. if (strncmp(oem, "IBM NUMA", 8))
  320. printk("Warning! May not be a NUMA-Q system!\n");
  321. if (mpc->mpc_oemptr)
  322. smp_read_mpc_oem((struct mp_config_oemtable *) mpc->mpc_oemptr,
  323. mpc->mpc_oemsize);
  324. }
  325. #endif /* CONFIG_X86_NUMAQ */
  326. /*
  327. * Read/parse the MPC
  328. */
  329. static int __init smp_read_mpc(struct mp_config_table *mpc)
  330. {
  331. char str[16];
  332. char oem[10];
  333. int count=sizeof(*mpc);
  334. unsigned char *mpt=((unsigned char *)mpc)+count;
  335. if (memcmp(mpc->mpc_signature,MPC_SIGNATURE,4)) {
  336. printk(KERN_ERR "SMP mptable: bad signature [0x%x]!\n",
  337. *(u32 *)mpc->mpc_signature);
  338. return 0;
  339. }
  340. if (mpf_checksum((unsigned char *)mpc,mpc->mpc_length)) {
  341. printk(KERN_ERR "SMP mptable: checksum error!\n");
  342. return 0;
  343. }
  344. if (mpc->mpc_spec!=0x01 && mpc->mpc_spec!=0x04) {
  345. printk(KERN_ERR "SMP mptable: bad table version (%d)!!\n",
  346. mpc->mpc_spec);
  347. return 0;
  348. }
  349. if (!mpc->mpc_lapic) {
  350. printk(KERN_ERR "SMP mptable: null local APIC address!\n");
  351. return 0;
  352. }
  353. memcpy(oem,mpc->mpc_oem,8);
  354. oem[8]=0;
  355. printk(KERN_INFO "OEM ID: %s ",oem);
  356. memcpy(str,mpc->mpc_productid,12);
  357. str[12]=0;
  358. printk("Product ID: %s ",str);
  359. mps_oem_check(mpc, oem, str);
  360. printk("APIC at: 0x%X\n", mpc->mpc_lapic);
  361. /*
  362. * Save the local APIC address (it might be non-default) -- but only
  363. * if we're not using ACPI.
  364. */
  365. if (!acpi_lapic)
  366. mp_lapic_addr = mpc->mpc_lapic;
  367. /*
  368. * Now process the configuration blocks.
  369. */
  370. mpc_record = 0;
  371. while (count < mpc->mpc_length) {
  372. switch(*mpt) {
  373. case MP_PROCESSOR:
  374. {
  375. struct mpc_config_processor *m=
  376. (struct mpc_config_processor *)mpt;
  377. /* ACPI may have already provided this data */
  378. if (!acpi_lapic)
  379. MP_processor_info(m);
  380. mpt += sizeof(*m);
  381. count += sizeof(*m);
  382. break;
  383. }
  384. case MP_BUS:
  385. {
  386. struct mpc_config_bus *m=
  387. (struct mpc_config_bus *)mpt;
  388. MP_bus_info(m);
  389. mpt += sizeof(*m);
  390. count += sizeof(*m);
  391. break;
  392. }
  393. case MP_IOAPIC:
  394. {
  395. struct mpc_config_ioapic *m=
  396. (struct mpc_config_ioapic *)mpt;
  397. MP_ioapic_info(m);
  398. mpt+=sizeof(*m);
  399. count+=sizeof(*m);
  400. break;
  401. }
  402. case MP_INTSRC:
  403. {
  404. struct mpc_config_intsrc *m=
  405. (struct mpc_config_intsrc *)mpt;
  406. MP_intsrc_info(m);
  407. mpt+=sizeof(*m);
  408. count+=sizeof(*m);
  409. break;
  410. }
  411. case MP_LINTSRC:
  412. {
  413. struct mpc_config_lintsrc *m=
  414. (struct mpc_config_lintsrc *)mpt;
  415. MP_lintsrc_info(m);
  416. mpt+=sizeof(*m);
  417. count+=sizeof(*m);
  418. break;
  419. }
  420. default:
  421. {
  422. count = mpc->mpc_length;
  423. break;
  424. }
  425. }
  426. ++mpc_record;
  427. }
  428. setup_apic_routing();
  429. if (!num_processors)
  430. printk(KERN_ERR "SMP mptable: no processors registered!\n");
  431. return num_processors;
  432. }
  433. static int __init ELCR_trigger(unsigned int irq)
  434. {
  435. unsigned int port;
  436. port = 0x4d0 + (irq >> 3);
  437. return (inb(port) >> (irq & 7)) & 1;
  438. }
  439. static void __init construct_default_ioirq_mptable(int mpc_default_type)
  440. {
  441. struct mpc_config_intsrc intsrc;
  442. int i;
  443. int ELCR_fallback = 0;
  444. intsrc.mpc_type = MP_INTSRC;
  445. intsrc.mpc_irqflag = 0; /* conforming */
  446. intsrc.mpc_srcbus = 0;
  447. intsrc.mpc_dstapic = mp_ioapics[0].mpc_apicid;
  448. intsrc.mpc_irqtype = mp_INT;
  449. /*
  450. * If true, we have an ISA/PCI system with no IRQ entries
  451. * in the MP table. To prevent the PCI interrupts from being set up
  452. * incorrectly, we try to use the ELCR. The sanity check to see if
  453. * there is good ELCR data is very simple - IRQ0, 1, 2 and 13 can
  454. * never be level sensitive, so we simply see if the ELCR agrees.
  455. * If it does, we assume it's valid.
  456. */
  457. if (mpc_default_type == 5) {
  458. printk(KERN_INFO "ISA/PCI bus type with no IRQ information... falling back to ELCR\n");
  459. if (ELCR_trigger(0) || ELCR_trigger(1) || ELCR_trigger(2) || ELCR_trigger(13))
  460. printk(KERN_WARNING "ELCR contains invalid data... not using ELCR\n");
  461. else {
  462. printk(KERN_INFO "Using ELCR to identify PCI interrupts\n");
  463. ELCR_fallback = 1;
  464. }
  465. }
  466. for (i = 0; i < 16; i++) {
  467. switch (mpc_default_type) {
  468. case 2:
  469. if (i == 0 || i == 13)
  470. continue; /* IRQ0 & IRQ13 not connected */
  471. /* fall through */
  472. default:
  473. if (i == 2)
  474. continue; /* IRQ2 is never connected */
  475. }
  476. if (ELCR_fallback) {
  477. /*
  478. * If the ELCR indicates a level-sensitive interrupt, we
  479. * copy that information over to the MP table in the
  480. * irqflag field (level sensitive, active high polarity).
  481. */
  482. if (ELCR_trigger(i))
  483. intsrc.mpc_irqflag = 13;
  484. else
  485. intsrc.mpc_irqflag = 0;
  486. }
  487. intsrc.mpc_srcbusirq = i;
  488. intsrc.mpc_dstirq = i ? i : 2; /* IRQ0 to INTIN2 */
  489. MP_intsrc_info(&intsrc);
  490. }
  491. intsrc.mpc_irqtype = mp_ExtINT;
  492. intsrc.mpc_srcbusirq = 0;
  493. intsrc.mpc_dstirq = 0; /* 8259A to INTIN0 */
  494. MP_intsrc_info(&intsrc);
  495. }
  496. static inline void __init construct_default_ISA_mptable(int mpc_default_type)
  497. {
  498. struct mpc_config_processor processor;
  499. struct mpc_config_bus bus;
  500. struct mpc_config_ioapic ioapic;
  501. struct mpc_config_lintsrc lintsrc;
  502. int linttypes[2] = { mp_ExtINT, mp_NMI };
  503. int i;
  504. /*
  505. * local APIC has default address
  506. */
  507. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  508. /*
  509. * 2 CPUs, numbered 0 & 1.
  510. */
  511. processor.mpc_type = MP_PROCESSOR;
  512. /* Either an integrated APIC or a discrete 82489DX. */
  513. processor.mpc_apicver = mpc_default_type > 4 ? 0x10 : 0x01;
  514. processor.mpc_cpuflag = CPU_ENABLED;
  515. processor.mpc_cpufeature = (boot_cpu_data.x86 << 8) |
  516. (boot_cpu_data.x86_model << 4) |
  517. boot_cpu_data.x86_mask;
  518. processor.mpc_featureflag = boot_cpu_data.x86_capability[0];
  519. processor.mpc_reserved[0] = 0;
  520. processor.mpc_reserved[1] = 0;
  521. for (i = 0; i < 2; i++) {
  522. processor.mpc_apicid = i;
  523. MP_processor_info(&processor);
  524. }
  525. bus.mpc_type = MP_BUS;
  526. bus.mpc_busid = 0;
  527. switch (mpc_default_type) {
  528. default:
  529. printk("???\n");
  530. printk(KERN_ERR "Unknown standard configuration %d\n",
  531. mpc_default_type);
  532. /* fall through */
  533. case 1:
  534. case 5:
  535. memcpy(bus.mpc_bustype, "ISA ", 6);
  536. break;
  537. case 2:
  538. case 6:
  539. case 3:
  540. memcpy(bus.mpc_bustype, "EISA ", 6);
  541. break;
  542. case 4:
  543. case 7:
  544. memcpy(bus.mpc_bustype, "MCA ", 6);
  545. }
  546. MP_bus_info(&bus);
  547. if (mpc_default_type > 4) {
  548. bus.mpc_busid = 1;
  549. memcpy(bus.mpc_bustype, "PCI ", 6);
  550. MP_bus_info(&bus);
  551. }
  552. ioapic.mpc_type = MP_IOAPIC;
  553. ioapic.mpc_apicid = 2;
  554. ioapic.mpc_apicver = mpc_default_type > 4 ? 0x10 : 0x01;
  555. ioapic.mpc_flags = MPC_APIC_USABLE;
  556. ioapic.mpc_apicaddr = 0xFEC00000;
  557. MP_ioapic_info(&ioapic);
  558. /*
  559. * We set up most of the low 16 IO-APIC pins according to MPS rules.
  560. */
  561. construct_default_ioirq_mptable(mpc_default_type);
  562. lintsrc.mpc_type = MP_LINTSRC;
  563. lintsrc.mpc_irqflag = 0; /* conforming */
  564. lintsrc.mpc_srcbusid = 0;
  565. lintsrc.mpc_srcbusirq = 0;
  566. lintsrc.mpc_destapic = MP_APIC_ALL;
  567. for (i = 0; i < 2; i++) {
  568. lintsrc.mpc_irqtype = linttypes[i];
  569. lintsrc.mpc_destapiclint = i;
  570. MP_lintsrc_info(&lintsrc);
  571. }
  572. }
  573. static struct intel_mp_floating *mpf_found;
  574. /*
  575. * Scan the memory blocks for an SMP configuration block.
  576. */
  577. void __init get_smp_config (void)
  578. {
  579. struct intel_mp_floating *mpf = mpf_found;
  580. /*
  581. * ACPI supports both logical (e.g. Hyper-Threading) and physical
  582. * processors, where MPS only supports physical.
  583. */
  584. if (acpi_lapic && acpi_ioapic) {
  585. printk(KERN_INFO "Using ACPI (MADT) for SMP configuration information\n");
  586. return;
  587. }
  588. else if (acpi_lapic)
  589. printk(KERN_INFO "Using ACPI for processor (LAPIC) configuration information\n");
  590. printk(KERN_INFO "Intel MultiProcessor Specification v1.%d\n", mpf->mpf_specification);
  591. if (mpf->mpf_feature2 & (1<<7)) {
  592. printk(KERN_INFO " IMCR and PIC compatibility mode.\n");
  593. pic_mode = 1;
  594. } else {
  595. printk(KERN_INFO " Virtual Wire compatibility mode.\n");
  596. pic_mode = 0;
  597. }
  598. /*
  599. * Now see if we need to read further.
  600. */
  601. if (mpf->mpf_feature1 != 0) {
  602. printk(KERN_INFO "Default MP configuration #%d\n", mpf->mpf_feature1);
  603. construct_default_ISA_mptable(mpf->mpf_feature1);
  604. } else if (mpf->mpf_physptr) {
  605. /*
  606. * Read the physical hardware table. Anything here will
  607. * override the defaults.
  608. */
  609. if (!smp_read_mpc(phys_to_virt(mpf->mpf_physptr))) {
  610. smp_found_config = 0;
  611. printk(KERN_ERR "BIOS bug, MP table errors detected!...\n");
  612. printk(KERN_ERR "... disabling SMP support. (tell your hw vendor)\n");
  613. return;
  614. }
  615. /*
  616. * If there are no explicit MP IRQ entries, then we are
  617. * broken. We set up most of the low 16 IO-APIC pins to
  618. * ISA defaults and hope it will work.
  619. */
  620. if (!mp_irq_entries) {
  621. struct mpc_config_bus bus;
  622. printk(KERN_ERR "BIOS bug, no explicit IRQ entries, using default mptable. (tell your hw vendor)\n");
  623. bus.mpc_type = MP_BUS;
  624. bus.mpc_busid = 0;
  625. memcpy(bus.mpc_bustype, "ISA ", 6);
  626. MP_bus_info(&bus);
  627. construct_default_ioirq_mptable(0);
  628. }
  629. } else
  630. BUG();
  631. printk(KERN_INFO "Processors: %d\n", num_processors);
  632. /*
  633. * Only use the first configuration found.
  634. */
  635. }
  636. static int __init smp_scan_config (unsigned long base, unsigned long length)
  637. {
  638. unsigned long *bp = phys_to_virt(base);
  639. struct intel_mp_floating *mpf;
  640. printk(KERN_INFO "Scan SMP from %p for %ld bytes.\n", bp,length);
  641. if (sizeof(*mpf) != 16)
  642. printk("Error: MPF size\n");
  643. while (length > 0) {
  644. mpf = (struct intel_mp_floating *)bp;
  645. if ((*bp == SMP_MAGIC_IDENT) &&
  646. (mpf->mpf_length == 1) &&
  647. !mpf_checksum((unsigned char *)bp, 16) &&
  648. ((mpf->mpf_specification == 1)
  649. || (mpf->mpf_specification == 4)) ) {
  650. smp_found_config = 1;
  651. printk(KERN_INFO "found SMP MP-table at [%p] %08lx\n",
  652. mpf, virt_to_phys(mpf));
  653. reserve_bootmem(virt_to_phys(mpf), PAGE_SIZE,
  654. BOOTMEM_DEFAULT);
  655. if (mpf->mpf_physptr) {
  656. /*
  657. * We cannot access to MPC table to compute
  658. * table size yet, as only few megabytes from
  659. * the bottom is mapped now.
  660. * PC-9800's MPC table places on the very last
  661. * of physical memory; so that simply reserving
  662. * PAGE_SIZE from mpg->mpf_physptr yields BUG()
  663. * in reserve_bootmem.
  664. */
  665. unsigned long size = PAGE_SIZE;
  666. unsigned long end = max_low_pfn * PAGE_SIZE;
  667. if (mpf->mpf_physptr + size > end)
  668. size = end - mpf->mpf_physptr;
  669. reserve_bootmem(mpf->mpf_physptr, size,
  670. BOOTMEM_DEFAULT);
  671. }
  672. mpf_found = mpf;
  673. return 1;
  674. }
  675. bp += 4;
  676. length -= 16;
  677. }
  678. return 0;
  679. }
  680. void __init find_smp_config (void)
  681. {
  682. unsigned int address;
  683. /*
  684. * FIXME: Linux assumes you have 640K of base ram..
  685. * this continues the error...
  686. *
  687. * 1) Scan the bottom 1K for a signature
  688. * 2) Scan the top 1K of base RAM
  689. * 3) Scan the 64K of bios
  690. */
  691. if (smp_scan_config(0x0,0x400) ||
  692. smp_scan_config(639*0x400,0x400) ||
  693. smp_scan_config(0xF0000,0x10000))
  694. return;
  695. /*
  696. * If it is an SMP machine we should know now, unless the
  697. * configuration is in an EISA/MCA bus machine with an
  698. * extended bios data area.
  699. *
  700. * there is a real-mode segmented pointer pointing to the
  701. * 4K EBDA area at 0x40E, calculate and scan it here.
  702. *
  703. * NOTE! There are Linux loaders that will corrupt the EBDA
  704. * area, and as such this kind of SMP config may be less
  705. * trustworthy, simply because the SMP table may have been
  706. * stomped on during early boot. These loaders are buggy and
  707. * should be fixed.
  708. *
  709. * MP1.4 SPEC states to only scan first 1K of 4K EBDA.
  710. */
  711. address = get_bios_ebda();
  712. if (address)
  713. smp_scan_config(address, 0x400);
  714. }
  715. int es7000_plat;
  716. /* --------------------------------------------------------------------------
  717. ACPI-based MP Configuration
  718. -------------------------------------------------------------------------- */
  719. #ifdef CONFIG_ACPI
  720. void __init mp_register_lapic_address(u64 address)
  721. {
  722. mp_lapic_addr = (unsigned long) address;
  723. set_fixmap_nocache(FIX_APIC_BASE, mp_lapic_addr);
  724. if (boot_cpu_physical_apicid == -1U)
  725. boot_cpu_physical_apicid = GET_APIC_ID(apic_read(APIC_ID));
  726. Dprintk("Boot CPU = %d\n", boot_cpu_physical_apicid);
  727. }
  728. void __cpuinit mp_register_lapic (u8 id, u8 enabled)
  729. {
  730. struct mpc_config_processor processor;
  731. int boot_cpu = 0;
  732. if (MAX_APICS - id <= 0) {
  733. printk(KERN_WARNING "Processor #%d invalid (max %d)\n",
  734. id, MAX_APICS);
  735. return;
  736. }
  737. if (id == boot_cpu_physical_apicid)
  738. boot_cpu = 1;
  739. processor.mpc_type = MP_PROCESSOR;
  740. processor.mpc_apicid = id;
  741. processor.mpc_apicver = GET_APIC_VERSION(apic_read(APIC_LVR));
  742. processor.mpc_cpuflag = (enabled ? CPU_ENABLED : 0);
  743. processor.mpc_cpuflag |= (boot_cpu ? CPU_BOOTPROCESSOR : 0);
  744. processor.mpc_cpufeature = (boot_cpu_data.x86 << 8) |
  745. (boot_cpu_data.x86_model << 4) | boot_cpu_data.x86_mask;
  746. processor.mpc_featureflag = boot_cpu_data.x86_capability[0];
  747. processor.mpc_reserved[0] = 0;
  748. processor.mpc_reserved[1] = 0;
  749. MP_processor_info(&processor);
  750. }
  751. #ifdef CONFIG_X86_IO_APIC
  752. #define MP_ISA_BUS 0
  753. #define MP_MAX_IOAPIC_PIN 127
  754. static struct mp_ioapic_routing {
  755. int apic_id;
  756. int gsi_base;
  757. int gsi_end;
  758. u32 pin_programmed[4];
  759. } mp_ioapic_routing[MAX_IO_APICS];
  760. static int mp_find_ioapic (int gsi)
  761. {
  762. int i = 0;
  763. /* Find the IOAPIC that manages this GSI. */
  764. for (i = 0; i < nr_ioapics; i++) {
  765. if ((gsi >= mp_ioapic_routing[i].gsi_base)
  766. && (gsi <= mp_ioapic_routing[i].gsi_end))
  767. return i;
  768. }
  769. printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
  770. return -1;
  771. }
  772. void __init mp_register_ioapic(u8 id, u32 address, u32 gsi_base)
  773. {
  774. int idx = 0;
  775. int tmpid;
  776. if (nr_ioapics >= MAX_IO_APICS) {
  777. printk(KERN_ERR "ERROR: Max # of I/O APICs (%d) exceeded "
  778. "(found %d)\n", MAX_IO_APICS, nr_ioapics);
  779. panic("Recompile kernel with bigger MAX_IO_APICS!\n");
  780. }
  781. if (!address) {
  782. printk(KERN_ERR "WARNING: Bogus (zero) I/O APIC address"
  783. " found in MADT table, skipping!\n");
  784. return;
  785. }
  786. idx = nr_ioapics++;
  787. mp_ioapics[idx].mpc_type = MP_IOAPIC;
  788. mp_ioapics[idx].mpc_flags = MPC_APIC_USABLE;
  789. mp_ioapics[idx].mpc_apicaddr = address;
  790. set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
  791. if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
  792. && !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
  793. tmpid = io_apic_get_unique_id(idx, id);
  794. else
  795. tmpid = id;
  796. if (tmpid == -1) {
  797. nr_ioapics--;
  798. return;
  799. }
  800. mp_ioapics[idx].mpc_apicid = tmpid;
  801. mp_ioapics[idx].mpc_apicver = io_apic_get_version(idx);
  802. /*
  803. * Build basic GSI lookup table to facilitate gsi->io_apic lookups
  804. * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
  805. */
  806. mp_ioapic_routing[idx].apic_id = mp_ioapics[idx].mpc_apicid;
  807. mp_ioapic_routing[idx].gsi_base = gsi_base;
  808. mp_ioapic_routing[idx].gsi_end = gsi_base +
  809. io_apic_get_redir_entries(idx);
  810. printk("IOAPIC[%d]: apic_id %d, version %d, address 0x%x, "
  811. "GSI %d-%d\n", idx, mp_ioapics[idx].mpc_apicid,
  812. mp_ioapics[idx].mpc_apicver, mp_ioapics[idx].mpc_apicaddr,
  813. mp_ioapic_routing[idx].gsi_base,
  814. mp_ioapic_routing[idx].gsi_end);
  815. }
  816. void __init
  817. mp_override_legacy_irq(u8 bus_irq, u8 polarity, u8 trigger, u32 gsi)
  818. {
  819. struct mpc_config_intsrc intsrc;
  820. int ioapic = -1;
  821. int pin = -1;
  822. /*
  823. * Convert 'gsi' to 'ioapic.pin'.
  824. */
  825. ioapic = mp_find_ioapic(gsi);
  826. if (ioapic < 0)
  827. return;
  828. pin = gsi - mp_ioapic_routing[ioapic].gsi_base;
  829. /*
  830. * TBD: This check is for faulty timer entries, where the override
  831. * erroneously sets the trigger to level, resulting in a HUGE
  832. * increase of timer interrupts!
  833. */
  834. if ((bus_irq == 0) && (trigger == 3))
  835. trigger = 1;
  836. intsrc.mpc_type = MP_INTSRC;
  837. intsrc.mpc_irqtype = mp_INT;
  838. intsrc.mpc_irqflag = (trigger << 2) | polarity;
  839. intsrc.mpc_srcbus = MP_ISA_BUS;
  840. intsrc.mpc_srcbusirq = bus_irq; /* IRQ */
  841. intsrc.mpc_dstapic = mp_ioapics[ioapic].mpc_apicid; /* APIC ID */
  842. intsrc.mpc_dstirq = pin; /* INTIN# */
  843. Dprintk("Int: type %d, pol %d, trig %d, bus %d, irq %d, %d-%d\n",
  844. intsrc.mpc_irqtype, intsrc.mpc_irqflag & 3,
  845. (intsrc.mpc_irqflag >> 2) & 3, intsrc.mpc_srcbus,
  846. intsrc.mpc_srcbusirq, intsrc.mpc_dstapic, intsrc.mpc_dstirq);
  847. mp_irqs[mp_irq_entries] = intsrc;
  848. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  849. panic("Max # of irq sources exceeded!\n");
  850. }
  851. void __init mp_config_acpi_legacy_irqs (void)
  852. {
  853. struct mpc_config_intsrc intsrc;
  854. int i = 0;
  855. int ioapic = -1;
  856. #if defined (CONFIG_MCA) || defined (CONFIG_EISA)
  857. /*
  858. * Fabricate the legacy ISA bus (bus #31).
  859. */
  860. mp_bus_id_to_type[MP_ISA_BUS] = MP_BUS_ISA;
  861. #endif
  862. set_bit(MP_ISA_BUS, mp_bus_not_pci);
  863. Dprintk("Bus #%d is ISA\n", MP_ISA_BUS);
  864. /*
  865. * Older generations of ES7000 have no legacy identity mappings
  866. */
  867. if (es7000_plat == 1)
  868. return;
  869. /*
  870. * Locate the IOAPIC that manages the ISA IRQs (0-15).
  871. */
  872. ioapic = mp_find_ioapic(0);
  873. if (ioapic < 0)
  874. return;
  875. intsrc.mpc_type = MP_INTSRC;
  876. intsrc.mpc_irqflag = 0; /* Conforming */
  877. intsrc.mpc_srcbus = MP_ISA_BUS;
  878. intsrc.mpc_dstapic = mp_ioapics[ioapic].mpc_apicid;
  879. /*
  880. * Use the default configuration for the IRQs 0-15. Unless
  881. * overridden by (MADT) interrupt source override entries.
  882. */
  883. for (i = 0; i < 16; i++) {
  884. int idx;
  885. for (idx = 0; idx < mp_irq_entries; idx++) {
  886. struct mpc_config_intsrc *irq = mp_irqs + idx;
  887. /* Do we already have a mapping for this ISA IRQ? */
  888. if (irq->mpc_srcbus == MP_ISA_BUS && irq->mpc_srcbusirq == i)
  889. break;
  890. /* Do we already have a mapping for this IOAPIC pin */
  891. if ((irq->mpc_dstapic == intsrc.mpc_dstapic) &&
  892. (irq->mpc_dstirq == i))
  893. break;
  894. }
  895. if (idx != mp_irq_entries) {
  896. printk(KERN_DEBUG "ACPI: IRQ%d used by override.\n", i);
  897. continue; /* IRQ already used */
  898. }
  899. intsrc.mpc_irqtype = mp_INT;
  900. intsrc.mpc_srcbusirq = i; /* Identity mapped */
  901. intsrc.mpc_dstirq = i;
  902. Dprintk("Int: type %d, pol %d, trig %d, bus %d, irq %d, "
  903. "%d-%d\n", intsrc.mpc_irqtype, intsrc.mpc_irqflag & 3,
  904. (intsrc.mpc_irqflag >> 2) & 3, intsrc.mpc_srcbus,
  905. intsrc.mpc_srcbusirq, intsrc.mpc_dstapic,
  906. intsrc.mpc_dstirq);
  907. mp_irqs[mp_irq_entries] = intsrc;
  908. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  909. panic("Max # of irq sources exceeded!\n");
  910. }
  911. }
  912. #define MAX_GSI_NUM 4096
  913. #define IRQ_COMPRESSION_START 64
  914. int mp_register_gsi(u32 gsi, int triggering, int polarity)
  915. {
  916. int ioapic = -1;
  917. int ioapic_pin = 0;
  918. int idx, bit = 0;
  919. static int pci_irq = IRQ_COMPRESSION_START;
  920. /*
  921. * Mapping between Global System Interrupts, which
  922. * represent all possible interrupts, and IRQs
  923. * assigned to actual devices.
  924. */
  925. static int gsi_to_irq[MAX_GSI_NUM];
  926. /* Don't set up the ACPI SCI because it's already set up */
  927. if (acpi_gbl_FADT.sci_interrupt == gsi)
  928. return gsi;
  929. ioapic = mp_find_ioapic(gsi);
  930. if (ioapic < 0) {
  931. printk(KERN_WARNING "No IOAPIC for GSI %u\n", gsi);
  932. return gsi;
  933. }
  934. ioapic_pin = gsi - mp_ioapic_routing[ioapic].gsi_base;
  935. if (ioapic_renumber_irq)
  936. gsi = ioapic_renumber_irq(ioapic, gsi);
  937. /*
  938. * Avoid pin reprogramming. PRTs typically include entries
  939. * with redundant pin->gsi mappings (but unique PCI devices);
  940. * we only program the IOAPIC on the first.
  941. */
  942. bit = ioapic_pin % 32;
  943. idx = (ioapic_pin < 32) ? 0 : (ioapic_pin / 32);
  944. if (idx > 3) {
  945. printk(KERN_ERR "Invalid reference to IOAPIC pin "
  946. "%d-%d\n", mp_ioapic_routing[ioapic].apic_id,
  947. ioapic_pin);
  948. return gsi;
  949. }
  950. if ((1<<bit) & mp_ioapic_routing[ioapic].pin_programmed[idx]) {
  951. Dprintk(KERN_DEBUG "Pin %d-%d already programmed\n",
  952. mp_ioapic_routing[ioapic].apic_id, ioapic_pin);
  953. return (gsi < IRQ_COMPRESSION_START ? gsi : gsi_to_irq[gsi]);
  954. }
  955. mp_ioapic_routing[ioapic].pin_programmed[idx] |= (1<<bit);
  956. /*
  957. * For GSI >= 64, use IRQ compression
  958. */
  959. if ((gsi >= IRQ_COMPRESSION_START)
  960. && (triggering == ACPI_LEVEL_SENSITIVE)) {
  961. /*
  962. * For PCI devices assign IRQs in order, avoiding gaps
  963. * due to unused I/O APIC pins.
  964. */
  965. int irq = gsi;
  966. if (gsi < MAX_GSI_NUM) {
  967. /*
  968. * Retain the VIA chipset work-around (gsi > 15), but
  969. * avoid a problem where the 8254 timer (IRQ0) is setup
  970. * via an override (so it's not on pin 0 of the ioapic),
  971. * and at the same time, the pin 0 interrupt is a PCI
  972. * type. The gsi > 15 test could cause these two pins
  973. * to be shared as IRQ0, and they are not shareable.
  974. * So test for this condition, and if necessary, avoid
  975. * the pin collision.
  976. */
  977. if (gsi > 15 || (gsi == 0 && !timer_uses_ioapic_pin_0))
  978. gsi = pci_irq++;
  979. /*
  980. * Don't assign IRQ used by ACPI SCI
  981. */
  982. if (gsi == acpi_gbl_FADT.sci_interrupt)
  983. gsi = pci_irq++;
  984. gsi_to_irq[irq] = gsi;
  985. } else {
  986. printk(KERN_ERR "GSI %u is too high\n", gsi);
  987. return gsi;
  988. }
  989. }
  990. io_apic_set_pci_routing(ioapic, ioapic_pin, gsi,
  991. triggering == ACPI_EDGE_SENSITIVE ? 0 : 1,
  992. polarity == ACPI_ACTIVE_HIGH ? 0 : 1);
  993. return gsi;
  994. }
  995. #endif /* CONFIG_X86_IO_APIC */
  996. #endif /* CONFIG_ACPI */