clock.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107
  1. /*
  2. * linux/arch/arm/mach-omap1/clock.c
  3. *
  4. * Copyright (C) 2004 - 2005, 2009-2010 Nokia Corporation
  5. * Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
  6. *
  7. * Modified to use omap shared clock framework by
  8. * Tony Lindgren <tony@atomide.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/export.h>
  16. #include <linux/list.h>
  17. #include <linux/errno.h>
  18. #include <linux/err.h>
  19. #include <linux/io.h>
  20. #include <linux/clk.h>
  21. #include <linux/clkdev.h>
  22. #include <asm/mach-types.h>
  23. #include <plat/cpu.h>
  24. #include <plat/usb.h>
  25. #include <mach/hardware.h>
  26. #include "../plat-omap/sram.h"
  27. #include "iomap.h"
  28. #include "clock.h"
  29. #include "opp.h"
  30. __u32 arm_idlect1_mask;
  31. struct clk *api_ck_p, *ck_dpll1_p, *ck_ref_p;
  32. static LIST_HEAD(clocks);
  33. static DEFINE_MUTEX(clocks_mutex);
  34. static DEFINE_SPINLOCK(clockfw_lock);
  35. /*
  36. * Omap1 specific clock functions
  37. */
  38. unsigned long omap1_uart_recalc(struct clk *clk)
  39. {
  40. unsigned int val = __raw_readl(clk->enable_reg);
  41. return val & clk->enable_bit ? 48000000 : 12000000;
  42. }
  43. unsigned long omap1_sossi_recalc(struct clk *clk)
  44. {
  45. u32 div = omap_readl(MOD_CONF_CTRL_1);
  46. div = (div >> 17) & 0x7;
  47. div++;
  48. return clk->parent->rate / div;
  49. }
  50. static void omap1_clk_allow_idle(struct clk *clk)
  51. {
  52. struct arm_idlect1_clk * iclk = (struct arm_idlect1_clk *)clk;
  53. if (!(clk->flags & CLOCK_IDLE_CONTROL))
  54. return;
  55. if (iclk->no_idle_count > 0 && !(--iclk->no_idle_count))
  56. arm_idlect1_mask |= 1 << iclk->idlect_shift;
  57. }
  58. static void omap1_clk_deny_idle(struct clk *clk)
  59. {
  60. struct arm_idlect1_clk * iclk = (struct arm_idlect1_clk *)clk;
  61. if (!(clk->flags & CLOCK_IDLE_CONTROL))
  62. return;
  63. if (iclk->no_idle_count++ == 0)
  64. arm_idlect1_mask &= ~(1 << iclk->idlect_shift);
  65. }
  66. static __u16 verify_ckctl_value(__u16 newval)
  67. {
  68. /* This function checks for following limitations set
  69. * by the hardware (all conditions must be true):
  70. * DSPMMU_CK == DSP_CK or DSPMMU_CK == DSP_CK/2
  71. * ARM_CK >= TC_CK
  72. * DSP_CK >= TC_CK
  73. * DSPMMU_CK >= TC_CK
  74. *
  75. * In addition following rules are enforced:
  76. * LCD_CK <= TC_CK
  77. * ARMPER_CK <= TC_CK
  78. *
  79. * However, maximum frequencies are not checked for!
  80. */
  81. __u8 per_exp;
  82. __u8 lcd_exp;
  83. __u8 arm_exp;
  84. __u8 dsp_exp;
  85. __u8 tc_exp;
  86. __u8 dspmmu_exp;
  87. per_exp = (newval >> CKCTL_PERDIV_OFFSET) & 3;
  88. lcd_exp = (newval >> CKCTL_LCDDIV_OFFSET) & 3;
  89. arm_exp = (newval >> CKCTL_ARMDIV_OFFSET) & 3;
  90. dsp_exp = (newval >> CKCTL_DSPDIV_OFFSET) & 3;
  91. tc_exp = (newval >> CKCTL_TCDIV_OFFSET) & 3;
  92. dspmmu_exp = (newval >> CKCTL_DSPMMUDIV_OFFSET) & 3;
  93. if (dspmmu_exp < dsp_exp)
  94. dspmmu_exp = dsp_exp;
  95. if (dspmmu_exp > dsp_exp+1)
  96. dspmmu_exp = dsp_exp+1;
  97. if (tc_exp < arm_exp)
  98. tc_exp = arm_exp;
  99. if (tc_exp < dspmmu_exp)
  100. tc_exp = dspmmu_exp;
  101. if (tc_exp > lcd_exp)
  102. lcd_exp = tc_exp;
  103. if (tc_exp > per_exp)
  104. per_exp = tc_exp;
  105. newval &= 0xf000;
  106. newval |= per_exp << CKCTL_PERDIV_OFFSET;
  107. newval |= lcd_exp << CKCTL_LCDDIV_OFFSET;
  108. newval |= arm_exp << CKCTL_ARMDIV_OFFSET;
  109. newval |= dsp_exp << CKCTL_DSPDIV_OFFSET;
  110. newval |= tc_exp << CKCTL_TCDIV_OFFSET;
  111. newval |= dspmmu_exp << CKCTL_DSPMMUDIV_OFFSET;
  112. return newval;
  113. }
  114. static int calc_dsor_exp(struct clk *clk, unsigned long rate)
  115. {
  116. /* Note: If target frequency is too low, this function will return 4,
  117. * which is invalid value. Caller must check for this value and act
  118. * accordingly.
  119. *
  120. * Note: This function does not check for following limitations set
  121. * by the hardware (all conditions must be true):
  122. * DSPMMU_CK == DSP_CK or DSPMMU_CK == DSP_CK/2
  123. * ARM_CK >= TC_CK
  124. * DSP_CK >= TC_CK
  125. * DSPMMU_CK >= TC_CK
  126. */
  127. unsigned long realrate;
  128. struct clk * parent;
  129. unsigned dsor_exp;
  130. parent = clk->parent;
  131. if (unlikely(parent == NULL))
  132. return -EIO;
  133. realrate = parent->rate;
  134. for (dsor_exp=0; dsor_exp<4; dsor_exp++) {
  135. if (realrate <= rate)
  136. break;
  137. realrate /= 2;
  138. }
  139. return dsor_exp;
  140. }
  141. unsigned long omap1_ckctl_recalc(struct clk *clk)
  142. {
  143. /* Calculate divisor encoded as 2-bit exponent */
  144. int dsor = 1 << (3 & (omap_readw(ARM_CKCTL) >> clk->rate_offset));
  145. return clk->parent->rate / dsor;
  146. }
  147. unsigned long omap1_ckctl_recalc_dsp_domain(struct clk *clk)
  148. {
  149. int dsor;
  150. /* Calculate divisor encoded as 2-bit exponent
  151. *
  152. * The clock control bits are in DSP domain,
  153. * so api_ck is needed for access.
  154. * Note that DSP_CKCTL virt addr = phys addr, so
  155. * we must use __raw_readw() instead of omap_readw().
  156. */
  157. omap1_clk_enable(api_ck_p);
  158. dsor = 1 << (3 & (__raw_readw(DSP_CKCTL) >> clk->rate_offset));
  159. omap1_clk_disable(api_ck_p);
  160. return clk->parent->rate / dsor;
  161. }
  162. /* MPU virtual clock functions */
  163. int omap1_select_table_rate(struct clk *clk, unsigned long rate)
  164. {
  165. /* Find the highest supported frequency <= rate and switch to it */
  166. struct mpu_rate * ptr;
  167. unsigned long ref_rate;
  168. ref_rate = ck_ref_p->rate;
  169. for (ptr = omap1_rate_table; ptr->rate; ptr++) {
  170. if (!(ptr->flags & cpu_mask))
  171. continue;
  172. if (ptr->xtal != ref_rate)
  173. continue;
  174. /* Can check only after xtal frequency check */
  175. if (ptr->rate <= rate)
  176. break;
  177. }
  178. if (!ptr->rate)
  179. return -EINVAL;
  180. /*
  181. * In most cases we should not need to reprogram DPLL.
  182. * Reprogramming the DPLL is tricky, it must be done from SRAM.
  183. */
  184. omap_sram_reprogram_clock(ptr->dpllctl_val, ptr->ckctl_val);
  185. /* XXX Do we need to recalculate the tree below DPLL1 at this point? */
  186. ck_dpll1_p->rate = ptr->pll_rate;
  187. return 0;
  188. }
  189. int omap1_clk_set_rate_dsp_domain(struct clk *clk, unsigned long rate)
  190. {
  191. int dsor_exp;
  192. u16 regval;
  193. dsor_exp = calc_dsor_exp(clk, rate);
  194. if (dsor_exp > 3)
  195. dsor_exp = -EINVAL;
  196. if (dsor_exp < 0)
  197. return dsor_exp;
  198. regval = __raw_readw(DSP_CKCTL);
  199. regval &= ~(3 << clk->rate_offset);
  200. regval |= dsor_exp << clk->rate_offset;
  201. __raw_writew(regval, DSP_CKCTL);
  202. clk->rate = clk->parent->rate / (1 << dsor_exp);
  203. return 0;
  204. }
  205. long omap1_clk_round_rate_ckctl_arm(struct clk *clk, unsigned long rate)
  206. {
  207. int dsor_exp = calc_dsor_exp(clk, rate);
  208. if (dsor_exp < 0)
  209. return dsor_exp;
  210. if (dsor_exp > 3)
  211. dsor_exp = 3;
  212. return clk->parent->rate / (1 << dsor_exp);
  213. }
  214. int omap1_clk_set_rate_ckctl_arm(struct clk *clk, unsigned long rate)
  215. {
  216. int dsor_exp;
  217. u16 regval;
  218. dsor_exp = calc_dsor_exp(clk, rate);
  219. if (dsor_exp > 3)
  220. dsor_exp = -EINVAL;
  221. if (dsor_exp < 0)
  222. return dsor_exp;
  223. regval = omap_readw(ARM_CKCTL);
  224. regval &= ~(3 << clk->rate_offset);
  225. regval |= dsor_exp << clk->rate_offset;
  226. regval = verify_ckctl_value(regval);
  227. omap_writew(regval, ARM_CKCTL);
  228. clk->rate = clk->parent->rate / (1 << dsor_exp);
  229. return 0;
  230. }
  231. long omap1_round_to_table_rate(struct clk *clk, unsigned long rate)
  232. {
  233. /* Find the highest supported frequency <= rate */
  234. struct mpu_rate * ptr;
  235. long highest_rate;
  236. unsigned long ref_rate;
  237. ref_rate = ck_ref_p->rate;
  238. highest_rate = -EINVAL;
  239. for (ptr = omap1_rate_table; ptr->rate; ptr++) {
  240. if (!(ptr->flags & cpu_mask))
  241. continue;
  242. if (ptr->xtal != ref_rate)
  243. continue;
  244. highest_rate = ptr->rate;
  245. /* Can check only after xtal frequency check */
  246. if (ptr->rate <= rate)
  247. break;
  248. }
  249. return highest_rate;
  250. }
  251. static unsigned calc_ext_dsor(unsigned long rate)
  252. {
  253. unsigned dsor;
  254. /* MCLK and BCLK divisor selection is not linear:
  255. * freq = 96MHz / dsor
  256. *
  257. * RATIO_SEL range: dsor <-> RATIO_SEL
  258. * 0..6: (RATIO_SEL+2) <-> (dsor-2)
  259. * 6..48: (8+(RATIO_SEL-6)*2) <-> ((dsor-8)/2+6)
  260. * Minimum dsor is 2 and maximum is 96. Odd divisors starting from 9
  261. * can not be used.
  262. */
  263. for (dsor = 2; dsor < 96; ++dsor) {
  264. if ((dsor & 1) && dsor > 8)
  265. continue;
  266. if (rate >= 96000000 / dsor)
  267. break;
  268. }
  269. return dsor;
  270. }
  271. /* XXX Only needed on 1510 */
  272. int omap1_set_uart_rate(struct clk *clk, unsigned long rate)
  273. {
  274. unsigned int val;
  275. val = __raw_readl(clk->enable_reg);
  276. if (rate == 12000000)
  277. val &= ~(1 << clk->enable_bit);
  278. else if (rate == 48000000)
  279. val |= (1 << clk->enable_bit);
  280. else
  281. return -EINVAL;
  282. __raw_writel(val, clk->enable_reg);
  283. clk->rate = rate;
  284. return 0;
  285. }
  286. /* External clock (MCLK & BCLK) functions */
  287. int omap1_set_ext_clk_rate(struct clk *clk, unsigned long rate)
  288. {
  289. unsigned dsor;
  290. __u16 ratio_bits;
  291. dsor = calc_ext_dsor(rate);
  292. clk->rate = 96000000 / dsor;
  293. if (dsor > 8)
  294. ratio_bits = ((dsor - 8) / 2 + 6) << 2;
  295. else
  296. ratio_bits = (dsor - 2) << 2;
  297. ratio_bits |= __raw_readw(clk->enable_reg) & ~0xfd;
  298. __raw_writew(ratio_bits, clk->enable_reg);
  299. return 0;
  300. }
  301. int omap1_set_sossi_rate(struct clk *clk, unsigned long rate)
  302. {
  303. u32 l;
  304. int div;
  305. unsigned long p_rate;
  306. p_rate = clk->parent->rate;
  307. /* Round towards slower frequency */
  308. div = (p_rate + rate - 1) / rate;
  309. div--;
  310. if (div < 0 || div > 7)
  311. return -EINVAL;
  312. l = omap_readl(MOD_CONF_CTRL_1);
  313. l &= ~(7 << 17);
  314. l |= div << 17;
  315. omap_writel(l, MOD_CONF_CTRL_1);
  316. clk->rate = p_rate / (div + 1);
  317. return 0;
  318. }
  319. long omap1_round_ext_clk_rate(struct clk *clk, unsigned long rate)
  320. {
  321. return 96000000 / calc_ext_dsor(rate);
  322. }
  323. void omap1_init_ext_clk(struct clk *clk)
  324. {
  325. unsigned dsor;
  326. __u16 ratio_bits;
  327. /* Determine current rate and ensure clock is based on 96MHz APLL */
  328. ratio_bits = __raw_readw(clk->enable_reg) & ~1;
  329. __raw_writew(ratio_bits, clk->enable_reg);
  330. ratio_bits = (ratio_bits & 0xfc) >> 2;
  331. if (ratio_bits > 6)
  332. dsor = (ratio_bits - 6) * 2 + 8;
  333. else
  334. dsor = ratio_bits + 2;
  335. clk-> rate = 96000000 / dsor;
  336. }
  337. int omap1_clk_enable(struct clk *clk)
  338. {
  339. int ret = 0;
  340. if (clk->usecount++ == 0) {
  341. if (clk->parent) {
  342. ret = omap1_clk_enable(clk->parent);
  343. if (ret)
  344. goto err;
  345. if (clk->flags & CLOCK_NO_IDLE_PARENT)
  346. omap1_clk_deny_idle(clk->parent);
  347. }
  348. ret = clk->ops->enable(clk);
  349. if (ret) {
  350. if (clk->parent)
  351. omap1_clk_disable(clk->parent);
  352. goto err;
  353. }
  354. }
  355. return ret;
  356. err:
  357. clk->usecount--;
  358. return ret;
  359. }
  360. void omap1_clk_disable(struct clk *clk)
  361. {
  362. if (clk->usecount > 0 && !(--clk->usecount)) {
  363. clk->ops->disable(clk);
  364. if (likely(clk->parent)) {
  365. omap1_clk_disable(clk->parent);
  366. if (clk->flags & CLOCK_NO_IDLE_PARENT)
  367. omap1_clk_allow_idle(clk->parent);
  368. }
  369. }
  370. }
  371. static int omap1_clk_enable_generic(struct clk *clk)
  372. {
  373. __u16 regval16;
  374. __u32 regval32;
  375. if (unlikely(clk->enable_reg == NULL)) {
  376. printk(KERN_ERR "clock.c: Enable for %s without enable code\n",
  377. clk->name);
  378. return -EINVAL;
  379. }
  380. if (clk->flags & ENABLE_REG_32BIT) {
  381. regval32 = __raw_readl(clk->enable_reg);
  382. regval32 |= (1 << clk->enable_bit);
  383. __raw_writel(regval32, clk->enable_reg);
  384. } else {
  385. regval16 = __raw_readw(clk->enable_reg);
  386. regval16 |= (1 << clk->enable_bit);
  387. __raw_writew(regval16, clk->enable_reg);
  388. }
  389. return 0;
  390. }
  391. static void omap1_clk_disable_generic(struct clk *clk)
  392. {
  393. __u16 regval16;
  394. __u32 regval32;
  395. if (clk->enable_reg == NULL)
  396. return;
  397. if (clk->flags & ENABLE_REG_32BIT) {
  398. regval32 = __raw_readl(clk->enable_reg);
  399. regval32 &= ~(1 << clk->enable_bit);
  400. __raw_writel(regval32, clk->enable_reg);
  401. } else {
  402. regval16 = __raw_readw(clk->enable_reg);
  403. regval16 &= ~(1 << clk->enable_bit);
  404. __raw_writew(regval16, clk->enable_reg);
  405. }
  406. }
  407. const struct clkops clkops_generic = {
  408. .enable = omap1_clk_enable_generic,
  409. .disable = omap1_clk_disable_generic,
  410. };
  411. static int omap1_clk_enable_dsp_domain(struct clk *clk)
  412. {
  413. int retval;
  414. retval = omap1_clk_enable(api_ck_p);
  415. if (!retval) {
  416. retval = omap1_clk_enable_generic(clk);
  417. omap1_clk_disable(api_ck_p);
  418. }
  419. return retval;
  420. }
  421. static void omap1_clk_disable_dsp_domain(struct clk *clk)
  422. {
  423. if (omap1_clk_enable(api_ck_p) == 0) {
  424. omap1_clk_disable_generic(clk);
  425. omap1_clk_disable(api_ck_p);
  426. }
  427. }
  428. const struct clkops clkops_dspck = {
  429. .enable = omap1_clk_enable_dsp_domain,
  430. .disable = omap1_clk_disable_dsp_domain,
  431. };
  432. /* XXX SYSC register handling does not belong in the clock framework */
  433. static int omap1_clk_enable_uart_functional_16xx(struct clk *clk)
  434. {
  435. int ret;
  436. struct uart_clk *uclk;
  437. ret = omap1_clk_enable_generic(clk);
  438. if (ret == 0) {
  439. /* Set smart idle acknowledgement mode */
  440. uclk = (struct uart_clk *)clk;
  441. omap_writeb((omap_readb(uclk->sysc_addr) & ~0x10) | 8,
  442. uclk->sysc_addr);
  443. }
  444. return ret;
  445. }
  446. /* XXX SYSC register handling does not belong in the clock framework */
  447. static void omap1_clk_disable_uart_functional_16xx(struct clk *clk)
  448. {
  449. struct uart_clk *uclk;
  450. /* Set force idle acknowledgement mode */
  451. uclk = (struct uart_clk *)clk;
  452. omap_writeb((omap_readb(uclk->sysc_addr) & ~0x18), uclk->sysc_addr);
  453. omap1_clk_disable_generic(clk);
  454. }
  455. /* XXX SYSC register handling does not belong in the clock framework */
  456. const struct clkops clkops_uart_16xx = {
  457. .enable = omap1_clk_enable_uart_functional_16xx,
  458. .disable = omap1_clk_disable_uart_functional_16xx,
  459. };
  460. long omap1_clk_round_rate(struct clk *clk, unsigned long rate)
  461. {
  462. if (clk->round_rate != NULL)
  463. return clk->round_rate(clk, rate);
  464. return clk->rate;
  465. }
  466. int omap1_clk_set_rate(struct clk *clk, unsigned long rate)
  467. {
  468. int ret = -EINVAL;
  469. if (clk->set_rate)
  470. ret = clk->set_rate(clk, rate);
  471. return ret;
  472. }
  473. /*
  474. * Omap1 clock reset and init functions
  475. */
  476. #ifdef CONFIG_OMAP_RESET_CLOCKS
  477. void omap1_clk_disable_unused(struct clk *clk)
  478. {
  479. __u32 regval32;
  480. /* Clocks in the DSP domain need api_ck. Just assume bootloader
  481. * has not enabled any DSP clocks */
  482. if (clk->enable_reg == DSP_IDLECT2) {
  483. pr_info("Skipping reset check for DSP domain clock \"%s\"\n",
  484. clk->name);
  485. return;
  486. }
  487. /* Is the clock already disabled? */
  488. if (clk->flags & ENABLE_REG_32BIT)
  489. regval32 = __raw_readl(clk->enable_reg);
  490. else
  491. regval32 = __raw_readw(clk->enable_reg);
  492. if ((regval32 & (1 << clk->enable_bit)) == 0)
  493. return;
  494. printk(KERN_INFO "Disabling unused clock \"%s\"... ", clk->name);
  495. clk->ops->disable(clk);
  496. printk(" done\n");
  497. }
  498. #endif
  499. int clk_enable(struct clk *clk)
  500. {
  501. unsigned long flags;
  502. int ret;
  503. if (clk == NULL || IS_ERR(clk))
  504. return -EINVAL;
  505. spin_lock_irqsave(&clockfw_lock, flags);
  506. ret = omap1_clk_enable(clk);
  507. spin_unlock_irqrestore(&clockfw_lock, flags);
  508. return ret;
  509. }
  510. EXPORT_SYMBOL(clk_enable);
  511. void clk_disable(struct clk *clk)
  512. {
  513. unsigned long flags;
  514. if (clk == NULL || IS_ERR(clk))
  515. return;
  516. spin_lock_irqsave(&clockfw_lock, flags);
  517. if (clk->usecount == 0) {
  518. pr_err("Trying disable clock %s with 0 usecount\n",
  519. clk->name);
  520. WARN_ON(1);
  521. goto out;
  522. }
  523. omap1_clk_disable(clk);
  524. out:
  525. spin_unlock_irqrestore(&clockfw_lock, flags);
  526. }
  527. EXPORT_SYMBOL(clk_disable);
  528. unsigned long clk_get_rate(struct clk *clk)
  529. {
  530. unsigned long flags;
  531. unsigned long ret;
  532. if (clk == NULL || IS_ERR(clk))
  533. return 0;
  534. spin_lock_irqsave(&clockfw_lock, flags);
  535. ret = clk->rate;
  536. spin_unlock_irqrestore(&clockfw_lock, flags);
  537. return ret;
  538. }
  539. EXPORT_SYMBOL(clk_get_rate);
  540. /*
  541. * Optional clock functions defined in include/linux/clk.h
  542. */
  543. long clk_round_rate(struct clk *clk, unsigned long rate)
  544. {
  545. unsigned long flags;
  546. long ret;
  547. if (clk == NULL || IS_ERR(clk))
  548. return 0;
  549. spin_lock_irqsave(&clockfw_lock, flags);
  550. ret = omap1_clk_round_rate(clk, rate);
  551. spin_unlock_irqrestore(&clockfw_lock, flags);
  552. return ret;
  553. }
  554. EXPORT_SYMBOL(clk_round_rate);
  555. int clk_set_rate(struct clk *clk, unsigned long rate)
  556. {
  557. unsigned long flags;
  558. int ret = -EINVAL;
  559. if (clk == NULL || IS_ERR(clk))
  560. return ret;
  561. spin_lock_irqsave(&clockfw_lock, flags);
  562. ret = omap1_clk_set_rate(clk, rate);
  563. if (ret == 0)
  564. propagate_rate(clk);
  565. spin_unlock_irqrestore(&clockfw_lock, flags);
  566. return ret;
  567. }
  568. EXPORT_SYMBOL(clk_set_rate);
  569. int clk_set_parent(struct clk *clk, struct clk *parent)
  570. {
  571. WARN_ONCE(1, "clk_set_parent() not implemented for OMAP1\n");
  572. return -EINVAL;
  573. }
  574. EXPORT_SYMBOL(clk_set_parent);
  575. struct clk *clk_get_parent(struct clk *clk)
  576. {
  577. return clk->parent;
  578. }
  579. EXPORT_SYMBOL(clk_get_parent);
  580. /*
  581. * OMAP specific clock functions shared between omap1 and omap2
  582. */
  583. int __initdata mpurate;
  584. /*
  585. * By default we use the rate set by the bootloader.
  586. * You can override this with mpurate= cmdline option.
  587. */
  588. static int __init omap_clk_setup(char *str)
  589. {
  590. get_option(&str, &mpurate);
  591. if (!mpurate)
  592. return 1;
  593. if (mpurate < 1000)
  594. mpurate *= 1000000;
  595. return 1;
  596. }
  597. __setup("mpurate=", omap_clk_setup);
  598. /* Used for clocks that always have same value as the parent clock */
  599. unsigned long followparent_recalc(struct clk *clk)
  600. {
  601. return clk->parent->rate;
  602. }
  603. /*
  604. * Used for clocks that have the same value as the parent clock,
  605. * divided by some factor
  606. */
  607. unsigned long omap_fixed_divisor_recalc(struct clk *clk)
  608. {
  609. WARN_ON(!clk->fixed_div);
  610. return clk->parent->rate / clk->fixed_div;
  611. }
  612. void clk_reparent(struct clk *child, struct clk *parent)
  613. {
  614. list_del_init(&child->sibling);
  615. if (parent)
  616. list_add(&child->sibling, &parent->children);
  617. child->parent = parent;
  618. /* now do the debugfs renaming to reattach the child
  619. to the proper parent */
  620. }
  621. /* Propagate rate to children */
  622. void propagate_rate(struct clk *tclk)
  623. {
  624. struct clk *clkp;
  625. list_for_each_entry(clkp, &tclk->children, sibling) {
  626. if (clkp->recalc)
  627. clkp->rate = clkp->recalc(clkp);
  628. propagate_rate(clkp);
  629. }
  630. }
  631. static LIST_HEAD(root_clks);
  632. /**
  633. * recalculate_root_clocks - recalculate and propagate all root clocks
  634. *
  635. * Recalculates all root clocks (clocks with no parent), which if the
  636. * clock's .recalc is set correctly, should also propagate their rates.
  637. * Called at init.
  638. */
  639. void recalculate_root_clocks(void)
  640. {
  641. struct clk *clkp;
  642. list_for_each_entry(clkp, &root_clks, sibling) {
  643. if (clkp->recalc)
  644. clkp->rate = clkp->recalc(clkp);
  645. propagate_rate(clkp);
  646. }
  647. }
  648. /**
  649. * clk_preinit - initialize any fields in the struct clk before clk init
  650. * @clk: struct clk * to initialize
  651. *
  652. * Initialize any struct clk fields needed before normal clk initialization
  653. * can run. No return value.
  654. */
  655. void clk_preinit(struct clk *clk)
  656. {
  657. INIT_LIST_HEAD(&clk->children);
  658. }
  659. int clk_register(struct clk *clk)
  660. {
  661. if (clk == NULL || IS_ERR(clk))
  662. return -EINVAL;
  663. /*
  664. * trap out already registered clocks
  665. */
  666. if (clk->node.next || clk->node.prev)
  667. return 0;
  668. mutex_lock(&clocks_mutex);
  669. if (clk->parent)
  670. list_add(&clk->sibling, &clk->parent->children);
  671. else
  672. list_add(&clk->sibling, &root_clks);
  673. list_add(&clk->node, &clocks);
  674. if (clk->init)
  675. clk->init(clk);
  676. mutex_unlock(&clocks_mutex);
  677. return 0;
  678. }
  679. EXPORT_SYMBOL(clk_register);
  680. void clk_unregister(struct clk *clk)
  681. {
  682. if (clk == NULL || IS_ERR(clk))
  683. return;
  684. mutex_lock(&clocks_mutex);
  685. list_del(&clk->sibling);
  686. list_del(&clk->node);
  687. mutex_unlock(&clocks_mutex);
  688. }
  689. EXPORT_SYMBOL(clk_unregister);
  690. void clk_enable_init_clocks(void)
  691. {
  692. struct clk *clkp;
  693. list_for_each_entry(clkp, &clocks, node)
  694. if (clkp->flags & ENABLE_ON_INIT)
  695. clk_enable(clkp);
  696. }
  697. /**
  698. * omap_clk_get_by_name - locate OMAP struct clk by its name
  699. * @name: name of the struct clk to locate
  700. *
  701. * Locate an OMAP struct clk by its name. Assumes that struct clk
  702. * names are unique. Returns NULL if not found or a pointer to the
  703. * struct clk if found.
  704. */
  705. struct clk *omap_clk_get_by_name(const char *name)
  706. {
  707. struct clk *c;
  708. struct clk *ret = NULL;
  709. mutex_lock(&clocks_mutex);
  710. list_for_each_entry(c, &clocks, node) {
  711. if (!strcmp(c->name, name)) {
  712. ret = c;
  713. break;
  714. }
  715. }
  716. mutex_unlock(&clocks_mutex);
  717. return ret;
  718. }
  719. int omap_clk_enable_autoidle_all(void)
  720. {
  721. struct clk *c;
  722. unsigned long flags;
  723. spin_lock_irqsave(&clockfw_lock, flags);
  724. list_for_each_entry(c, &clocks, node)
  725. if (c->ops->allow_idle)
  726. c->ops->allow_idle(c);
  727. spin_unlock_irqrestore(&clockfw_lock, flags);
  728. return 0;
  729. }
  730. int omap_clk_disable_autoidle_all(void)
  731. {
  732. struct clk *c;
  733. unsigned long flags;
  734. spin_lock_irqsave(&clockfw_lock, flags);
  735. list_for_each_entry(c, &clocks, node)
  736. if (c->ops->deny_idle)
  737. c->ops->deny_idle(c);
  738. spin_unlock_irqrestore(&clockfw_lock, flags);
  739. return 0;
  740. }
  741. /*
  742. * Low level helpers
  743. */
  744. static int clkll_enable_null(struct clk *clk)
  745. {
  746. return 0;
  747. }
  748. static void clkll_disable_null(struct clk *clk)
  749. {
  750. }
  751. const struct clkops clkops_null = {
  752. .enable = clkll_enable_null,
  753. .disable = clkll_disable_null,
  754. };
  755. /*
  756. * Dummy clock
  757. *
  758. * Used for clock aliases that are needed on some OMAPs, but not others
  759. */
  760. struct clk dummy_ck = {
  761. .name = "dummy",
  762. .ops = &clkops_null,
  763. };
  764. /*
  765. *
  766. */
  767. #ifdef CONFIG_OMAP_RESET_CLOCKS
  768. /*
  769. * Disable any unused clocks left on by the bootloader
  770. */
  771. static int __init clk_disable_unused(void)
  772. {
  773. struct clk *ck;
  774. unsigned long flags;
  775. pr_info("clock: disabling unused clocks to save power\n");
  776. spin_lock_irqsave(&clockfw_lock, flags);
  777. list_for_each_entry(ck, &clocks, node) {
  778. if (ck->ops == &clkops_null)
  779. continue;
  780. if (ck->usecount > 0 || !ck->enable_reg)
  781. continue;
  782. omap1_clk_disable_unused(ck);
  783. }
  784. spin_unlock_irqrestore(&clockfw_lock, flags);
  785. return 0;
  786. }
  787. late_initcall(clk_disable_unused);
  788. late_initcall(omap_clk_enable_autoidle_all);
  789. #endif
  790. #if defined(CONFIG_PM_DEBUG) && defined(CONFIG_DEBUG_FS)
  791. /*
  792. * debugfs support to trace clock tree hierarchy and attributes
  793. */
  794. #include <linux/debugfs.h>
  795. #include <linux/seq_file.h>
  796. static struct dentry *clk_debugfs_root;
  797. static int clk_dbg_show_summary(struct seq_file *s, void *unused)
  798. {
  799. struct clk *c;
  800. struct clk *pa;
  801. mutex_lock(&clocks_mutex);
  802. seq_printf(s, "%-30s %-30s %-10s %s\n",
  803. "clock-name", "parent-name", "rate", "use-count");
  804. list_for_each_entry(c, &clocks, node) {
  805. pa = c->parent;
  806. seq_printf(s, "%-30s %-30s %-10lu %d\n",
  807. c->name, pa ? pa->name : "none", c->rate,
  808. c->usecount);
  809. }
  810. mutex_unlock(&clocks_mutex);
  811. return 0;
  812. }
  813. static int clk_dbg_open(struct inode *inode, struct file *file)
  814. {
  815. return single_open(file, clk_dbg_show_summary, inode->i_private);
  816. }
  817. static const struct file_operations debug_clock_fops = {
  818. .open = clk_dbg_open,
  819. .read = seq_read,
  820. .llseek = seq_lseek,
  821. .release = single_release,
  822. };
  823. static int clk_debugfs_register_one(struct clk *c)
  824. {
  825. int err;
  826. struct dentry *d;
  827. struct clk *pa = c->parent;
  828. d = debugfs_create_dir(c->name, pa ? pa->dent : clk_debugfs_root);
  829. if (!d)
  830. return -ENOMEM;
  831. c->dent = d;
  832. d = debugfs_create_u8("usecount", S_IRUGO, c->dent, (u8 *)&c->usecount);
  833. if (!d) {
  834. err = -ENOMEM;
  835. goto err_out;
  836. }
  837. d = debugfs_create_u32("rate", S_IRUGO, c->dent, (u32 *)&c->rate);
  838. if (!d) {
  839. err = -ENOMEM;
  840. goto err_out;
  841. }
  842. d = debugfs_create_x32("flags", S_IRUGO, c->dent, (u32 *)&c->flags);
  843. if (!d) {
  844. err = -ENOMEM;
  845. goto err_out;
  846. }
  847. return 0;
  848. err_out:
  849. debugfs_remove_recursive(c->dent);
  850. return err;
  851. }
  852. static int clk_debugfs_register(struct clk *c)
  853. {
  854. int err;
  855. struct clk *pa = c->parent;
  856. if (pa && !pa->dent) {
  857. err = clk_debugfs_register(pa);
  858. if (err)
  859. return err;
  860. }
  861. if (!c->dent) {
  862. err = clk_debugfs_register_one(c);
  863. if (err)
  864. return err;
  865. }
  866. return 0;
  867. }
  868. static int __init clk_debugfs_init(void)
  869. {
  870. struct clk *c;
  871. struct dentry *d;
  872. int err;
  873. d = debugfs_create_dir("clock", NULL);
  874. if (!d)
  875. return -ENOMEM;
  876. clk_debugfs_root = d;
  877. list_for_each_entry(c, &clocks, node) {
  878. err = clk_debugfs_register(c);
  879. if (err)
  880. goto err_out;
  881. }
  882. d = debugfs_create_file("summary", S_IRUGO,
  883. d, NULL, &debug_clock_fops);
  884. if (!d)
  885. return -ENOMEM;
  886. return 0;
  887. err_out:
  888. debugfs_remove_recursive(clk_debugfs_root);
  889. return err;
  890. }
  891. late_initcall(clk_debugfs_init);
  892. #endif /* defined(CONFIG_PM_DEBUG) && defined(CONFIG_DEBUG_FS) */