i915_dma.c 54 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "drm_crtc_helper.h"
  32. #include "drm_fb_helper.h"
  33. #include "intel_drv.h"
  34. #include "i915_drm.h"
  35. #include "i915_drv.h"
  36. #include "i915_trace.h"
  37. #include "../../../platform/x86/intel_ips.h"
  38. #include <linux/pci.h>
  39. #include <linux/vgaarb.h>
  40. #include <linux/acpi.h>
  41. #include <linux/pnp.h>
  42. #include <linux/vga_switcheroo.h>
  43. #include <linux/slab.h>
  44. #include <linux/module.h>
  45. #include <acpi/video.h>
  46. #include <asm/pat.h>
  47. static void i915_write_hws_pga(struct drm_device *dev)
  48. {
  49. drm_i915_private_t *dev_priv = dev->dev_private;
  50. u32 addr;
  51. addr = dev_priv->status_page_dmah->busaddr;
  52. if (INTEL_INFO(dev)->gen >= 4)
  53. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  54. I915_WRITE(HWS_PGA, addr);
  55. }
  56. /**
  57. * Sets up the hardware status page for devices that need a physical address
  58. * in the register.
  59. */
  60. static int i915_init_phys_hws(struct drm_device *dev)
  61. {
  62. drm_i915_private_t *dev_priv = dev->dev_private;
  63. /* Program Hardware Status Page */
  64. dev_priv->status_page_dmah =
  65. drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE);
  66. if (!dev_priv->status_page_dmah) {
  67. DRM_ERROR("Can not allocate hardware status page\n");
  68. return -ENOMEM;
  69. }
  70. memset_io((void __force __iomem *)dev_priv->status_page_dmah->vaddr,
  71. 0, PAGE_SIZE);
  72. i915_write_hws_pga(dev);
  73. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  74. return 0;
  75. }
  76. /**
  77. * Frees the hardware status page, whether it's a physical address or a virtual
  78. * address set up by the X Server.
  79. */
  80. static void i915_free_hws(struct drm_device *dev)
  81. {
  82. drm_i915_private_t *dev_priv = dev->dev_private;
  83. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  84. if (dev_priv->status_page_dmah) {
  85. drm_pci_free(dev, dev_priv->status_page_dmah);
  86. dev_priv->status_page_dmah = NULL;
  87. }
  88. if (ring->status_page.gfx_addr) {
  89. ring->status_page.gfx_addr = 0;
  90. drm_core_ioremapfree(&dev_priv->hws_map, dev);
  91. }
  92. /* Need to rewrite hardware status page */
  93. I915_WRITE(HWS_PGA, 0x1ffff000);
  94. }
  95. void i915_kernel_lost_context(struct drm_device * dev)
  96. {
  97. drm_i915_private_t *dev_priv = dev->dev_private;
  98. struct drm_i915_master_private *master_priv;
  99. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  100. /*
  101. * We should never lose context on the ring with modesetting
  102. * as we don't expose it to userspace
  103. */
  104. if (drm_core_check_feature(dev, DRIVER_MODESET))
  105. return;
  106. ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  107. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  108. ring->space = ring->head - (ring->tail + 8);
  109. if (ring->space < 0)
  110. ring->space += ring->size;
  111. if (!dev->primary->master)
  112. return;
  113. master_priv = dev->primary->master->driver_priv;
  114. if (ring->head == ring->tail && master_priv->sarea_priv)
  115. master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  116. }
  117. static int i915_dma_cleanup(struct drm_device * dev)
  118. {
  119. drm_i915_private_t *dev_priv = dev->dev_private;
  120. int i;
  121. /* Make sure interrupts are disabled here because the uninstall ioctl
  122. * may not have been called from userspace and after dev_private
  123. * is freed, it's too late.
  124. */
  125. if (dev->irq_enabled)
  126. drm_irq_uninstall(dev);
  127. mutex_lock(&dev->struct_mutex);
  128. for (i = 0; i < I915_NUM_RINGS; i++)
  129. intel_cleanup_ring_buffer(&dev_priv->ring[i]);
  130. mutex_unlock(&dev->struct_mutex);
  131. /* Clear the HWS virtual address at teardown */
  132. if (I915_NEED_GFX_HWS(dev))
  133. i915_free_hws(dev);
  134. return 0;
  135. }
  136. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  137. {
  138. drm_i915_private_t *dev_priv = dev->dev_private;
  139. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  140. int ret;
  141. master_priv->sarea = drm_getsarea(dev);
  142. if (master_priv->sarea) {
  143. master_priv->sarea_priv = (drm_i915_sarea_t *)
  144. ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
  145. } else {
  146. DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
  147. }
  148. if (init->ring_size != 0) {
  149. if (LP_RING(dev_priv)->obj != NULL) {
  150. i915_dma_cleanup(dev);
  151. DRM_ERROR("Client tried to initialize ringbuffer in "
  152. "GEM mode\n");
  153. return -EINVAL;
  154. }
  155. ret = intel_render_ring_init_dri(dev,
  156. init->ring_start,
  157. init->ring_size);
  158. if (ret) {
  159. i915_dma_cleanup(dev);
  160. return ret;
  161. }
  162. }
  163. dev_priv->cpp = init->cpp;
  164. dev_priv->back_offset = init->back_offset;
  165. dev_priv->front_offset = init->front_offset;
  166. dev_priv->current_page = 0;
  167. if (master_priv->sarea_priv)
  168. master_priv->sarea_priv->pf_current_page = 0;
  169. /* Allow hardware batchbuffers unless told otherwise.
  170. */
  171. dev_priv->allow_batchbuffer = 1;
  172. return 0;
  173. }
  174. static int i915_dma_resume(struct drm_device * dev)
  175. {
  176. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  177. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  178. DRM_DEBUG_DRIVER("%s\n", __func__);
  179. if (ring->map.handle == NULL) {
  180. DRM_ERROR("can not ioremap virtual address for"
  181. " ring buffer\n");
  182. return -ENOMEM;
  183. }
  184. /* Program Hardware Status Page */
  185. if (!ring->status_page.page_addr) {
  186. DRM_ERROR("Can not find hardware status page\n");
  187. return -EINVAL;
  188. }
  189. DRM_DEBUG_DRIVER("hw status page @ %p\n",
  190. ring->status_page.page_addr);
  191. if (ring->status_page.gfx_addr != 0)
  192. intel_ring_setup_status_page(ring);
  193. else
  194. i915_write_hws_pga(dev);
  195. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  196. return 0;
  197. }
  198. static int i915_dma_init(struct drm_device *dev, void *data,
  199. struct drm_file *file_priv)
  200. {
  201. drm_i915_init_t *init = data;
  202. int retcode = 0;
  203. if (drm_core_check_feature(dev, DRIVER_MODESET))
  204. return -ENODEV;
  205. switch (init->func) {
  206. case I915_INIT_DMA:
  207. retcode = i915_initialize(dev, init);
  208. break;
  209. case I915_CLEANUP_DMA:
  210. retcode = i915_dma_cleanup(dev);
  211. break;
  212. case I915_RESUME_DMA:
  213. retcode = i915_dma_resume(dev);
  214. break;
  215. default:
  216. retcode = -EINVAL;
  217. break;
  218. }
  219. return retcode;
  220. }
  221. /* Implement basically the same security restrictions as hardware does
  222. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  223. *
  224. * Most of the calculations below involve calculating the size of a
  225. * particular instruction. It's important to get the size right as
  226. * that tells us where the next instruction to check is. Any illegal
  227. * instruction detected will be given a size of zero, which is a
  228. * signal to abort the rest of the buffer.
  229. */
  230. static int validate_cmd(int cmd)
  231. {
  232. switch (((cmd >> 29) & 0x7)) {
  233. case 0x0:
  234. switch ((cmd >> 23) & 0x3f) {
  235. case 0x0:
  236. return 1; /* MI_NOOP */
  237. case 0x4:
  238. return 1; /* MI_FLUSH */
  239. default:
  240. return 0; /* disallow everything else */
  241. }
  242. break;
  243. case 0x1:
  244. return 0; /* reserved */
  245. case 0x2:
  246. return (cmd & 0xff) + 2; /* 2d commands */
  247. case 0x3:
  248. if (((cmd >> 24) & 0x1f) <= 0x18)
  249. return 1;
  250. switch ((cmd >> 24) & 0x1f) {
  251. case 0x1c:
  252. return 1;
  253. case 0x1d:
  254. switch ((cmd >> 16) & 0xff) {
  255. case 0x3:
  256. return (cmd & 0x1f) + 2;
  257. case 0x4:
  258. return (cmd & 0xf) + 2;
  259. default:
  260. return (cmd & 0xffff) + 2;
  261. }
  262. case 0x1e:
  263. if (cmd & (1 << 23))
  264. return (cmd & 0xffff) + 1;
  265. else
  266. return 1;
  267. case 0x1f:
  268. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  269. return (cmd & 0x1ffff) + 2;
  270. else if (cmd & (1 << 17)) /* indirect random */
  271. if ((cmd & 0xffff) == 0)
  272. return 0; /* unknown length, too hard */
  273. else
  274. return (((cmd & 0xffff) + 1) / 2) + 1;
  275. else
  276. return 2; /* indirect sequential */
  277. default:
  278. return 0;
  279. }
  280. default:
  281. return 0;
  282. }
  283. return 0;
  284. }
  285. static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
  286. {
  287. drm_i915_private_t *dev_priv = dev->dev_private;
  288. int i, ret;
  289. if ((dwords+1) * sizeof(int) >= LP_RING(dev_priv)->size - 8)
  290. return -EINVAL;
  291. for (i = 0; i < dwords;) {
  292. int sz = validate_cmd(buffer[i]);
  293. if (sz == 0 || i + sz > dwords)
  294. return -EINVAL;
  295. i += sz;
  296. }
  297. ret = BEGIN_LP_RING((dwords+1)&~1);
  298. if (ret)
  299. return ret;
  300. for (i = 0; i < dwords; i++)
  301. OUT_RING(buffer[i]);
  302. if (dwords & 1)
  303. OUT_RING(0);
  304. ADVANCE_LP_RING();
  305. return 0;
  306. }
  307. int
  308. i915_emit_box(struct drm_device *dev,
  309. struct drm_clip_rect *box,
  310. int DR1, int DR4)
  311. {
  312. struct drm_i915_private *dev_priv = dev->dev_private;
  313. int ret;
  314. if (box->y2 <= box->y1 || box->x2 <= box->x1 ||
  315. box->y2 <= 0 || box->x2 <= 0) {
  316. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  317. box->x1, box->y1, box->x2, box->y2);
  318. return -EINVAL;
  319. }
  320. if (INTEL_INFO(dev)->gen >= 4) {
  321. ret = BEGIN_LP_RING(4);
  322. if (ret)
  323. return ret;
  324. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  325. OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
  326. OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
  327. OUT_RING(DR4);
  328. } else {
  329. ret = BEGIN_LP_RING(6);
  330. if (ret)
  331. return ret;
  332. OUT_RING(GFX_OP_DRAWRECT_INFO);
  333. OUT_RING(DR1);
  334. OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
  335. OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
  336. OUT_RING(DR4);
  337. OUT_RING(0);
  338. }
  339. ADVANCE_LP_RING();
  340. return 0;
  341. }
  342. /* XXX: Emitting the counter should really be moved to part of the IRQ
  343. * emit. For now, do it in both places:
  344. */
  345. static void i915_emit_breadcrumb(struct drm_device *dev)
  346. {
  347. drm_i915_private_t *dev_priv = dev->dev_private;
  348. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  349. dev_priv->counter++;
  350. if (dev_priv->counter > 0x7FFFFFFFUL)
  351. dev_priv->counter = 0;
  352. if (master_priv->sarea_priv)
  353. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  354. if (BEGIN_LP_RING(4) == 0) {
  355. OUT_RING(MI_STORE_DWORD_INDEX);
  356. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  357. OUT_RING(dev_priv->counter);
  358. OUT_RING(0);
  359. ADVANCE_LP_RING();
  360. }
  361. }
  362. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  363. drm_i915_cmdbuffer_t *cmd,
  364. struct drm_clip_rect *cliprects,
  365. void *cmdbuf)
  366. {
  367. int nbox = cmd->num_cliprects;
  368. int i = 0, count, ret;
  369. if (cmd->sz & 0x3) {
  370. DRM_ERROR("alignment");
  371. return -EINVAL;
  372. }
  373. i915_kernel_lost_context(dev);
  374. count = nbox ? nbox : 1;
  375. for (i = 0; i < count; i++) {
  376. if (i < nbox) {
  377. ret = i915_emit_box(dev, &cliprects[i],
  378. cmd->DR1, cmd->DR4);
  379. if (ret)
  380. return ret;
  381. }
  382. ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
  383. if (ret)
  384. return ret;
  385. }
  386. i915_emit_breadcrumb(dev);
  387. return 0;
  388. }
  389. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  390. drm_i915_batchbuffer_t * batch,
  391. struct drm_clip_rect *cliprects)
  392. {
  393. struct drm_i915_private *dev_priv = dev->dev_private;
  394. int nbox = batch->num_cliprects;
  395. int i, count, ret;
  396. if ((batch->start | batch->used) & 0x7) {
  397. DRM_ERROR("alignment");
  398. return -EINVAL;
  399. }
  400. i915_kernel_lost_context(dev);
  401. count = nbox ? nbox : 1;
  402. for (i = 0; i < count; i++) {
  403. if (i < nbox) {
  404. ret = i915_emit_box(dev, &cliprects[i],
  405. batch->DR1, batch->DR4);
  406. if (ret)
  407. return ret;
  408. }
  409. if (!IS_I830(dev) && !IS_845G(dev)) {
  410. ret = BEGIN_LP_RING(2);
  411. if (ret)
  412. return ret;
  413. if (INTEL_INFO(dev)->gen >= 4) {
  414. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  415. OUT_RING(batch->start);
  416. } else {
  417. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  418. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  419. }
  420. } else {
  421. ret = BEGIN_LP_RING(4);
  422. if (ret)
  423. return ret;
  424. OUT_RING(MI_BATCH_BUFFER);
  425. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  426. OUT_RING(batch->start + batch->used - 4);
  427. OUT_RING(0);
  428. }
  429. ADVANCE_LP_RING();
  430. }
  431. if (IS_G4X(dev) || IS_GEN5(dev)) {
  432. if (BEGIN_LP_RING(2) == 0) {
  433. OUT_RING(MI_FLUSH | MI_NO_WRITE_FLUSH | MI_INVALIDATE_ISP);
  434. OUT_RING(MI_NOOP);
  435. ADVANCE_LP_RING();
  436. }
  437. }
  438. i915_emit_breadcrumb(dev);
  439. return 0;
  440. }
  441. static int i915_dispatch_flip(struct drm_device * dev)
  442. {
  443. drm_i915_private_t *dev_priv = dev->dev_private;
  444. struct drm_i915_master_private *master_priv =
  445. dev->primary->master->driver_priv;
  446. int ret;
  447. if (!master_priv->sarea_priv)
  448. return -EINVAL;
  449. DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
  450. __func__,
  451. dev_priv->current_page,
  452. master_priv->sarea_priv->pf_current_page);
  453. i915_kernel_lost_context(dev);
  454. ret = BEGIN_LP_RING(10);
  455. if (ret)
  456. return ret;
  457. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  458. OUT_RING(0);
  459. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  460. OUT_RING(0);
  461. if (dev_priv->current_page == 0) {
  462. OUT_RING(dev_priv->back_offset);
  463. dev_priv->current_page = 1;
  464. } else {
  465. OUT_RING(dev_priv->front_offset);
  466. dev_priv->current_page = 0;
  467. }
  468. OUT_RING(0);
  469. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  470. OUT_RING(0);
  471. ADVANCE_LP_RING();
  472. master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  473. if (BEGIN_LP_RING(4) == 0) {
  474. OUT_RING(MI_STORE_DWORD_INDEX);
  475. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  476. OUT_RING(dev_priv->counter);
  477. OUT_RING(0);
  478. ADVANCE_LP_RING();
  479. }
  480. master_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  481. return 0;
  482. }
  483. static int i915_quiescent(struct drm_device *dev)
  484. {
  485. struct intel_ring_buffer *ring = LP_RING(dev->dev_private);
  486. i915_kernel_lost_context(dev);
  487. return intel_wait_ring_idle(ring);
  488. }
  489. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  490. struct drm_file *file_priv)
  491. {
  492. int ret;
  493. if (drm_core_check_feature(dev, DRIVER_MODESET))
  494. return -ENODEV;
  495. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  496. mutex_lock(&dev->struct_mutex);
  497. ret = i915_quiescent(dev);
  498. mutex_unlock(&dev->struct_mutex);
  499. return ret;
  500. }
  501. static int i915_batchbuffer(struct drm_device *dev, void *data,
  502. struct drm_file *file_priv)
  503. {
  504. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  505. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  506. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  507. master_priv->sarea_priv;
  508. drm_i915_batchbuffer_t *batch = data;
  509. int ret;
  510. struct drm_clip_rect *cliprects = NULL;
  511. if (drm_core_check_feature(dev, DRIVER_MODESET))
  512. return -ENODEV;
  513. if (!dev_priv->allow_batchbuffer) {
  514. DRM_ERROR("Batchbuffer ioctl disabled\n");
  515. return -EINVAL;
  516. }
  517. DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
  518. batch->start, batch->used, batch->num_cliprects);
  519. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  520. if (batch->num_cliprects < 0)
  521. return -EINVAL;
  522. if (batch->num_cliprects) {
  523. cliprects = kcalloc(batch->num_cliprects,
  524. sizeof(struct drm_clip_rect),
  525. GFP_KERNEL);
  526. if (cliprects == NULL)
  527. return -ENOMEM;
  528. ret = copy_from_user(cliprects, batch->cliprects,
  529. batch->num_cliprects *
  530. sizeof(struct drm_clip_rect));
  531. if (ret != 0) {
  532. ret = -EFAULT;
  533. goto fail_free;
  534. }
  535. }
  536. mutex_lock(&dev->struct_mutex);
  537. ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
  538. mutex_unlock(&dev->struct_mutex);
  539. if (sarea_priv)
  540. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  541. fail_free:
  542. kfree(cliprects);
  543. return ret;
  544. }
  545. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  546. struct drm_file *file_priv)
  547. {
  548. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  549. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  550. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  551. master_priv->sarea_priv;
  552. drm_i915_cmdbuffer_t *cmdbuf = data;
  553. struct drm_clip_rect *cliprects = NULL;
  554. void *batch_data;
  555. int ret;
  556. DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  557. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  558. if (drm_core_check_feature(dev, DRIVER_MODESET))
  559. return -ENODEV;
  560. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  561. if (cmdbuf->num_cliprects < 0)
  562. return -EINVAL;
  563. batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
  564. if (batch_data == NULL)
  565. return -ENOMEM;
  566. ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
  567. if (ret != 0) {
  568. ret = -EFAULT;
  569. goto fail_batch_free;
  570. }
  571. if (cmdbuf->num_cliprects) {
  572. cliprects = kcalloc(cmdbuf->num_cliprects,
  573. sizeof(struct drm_clip_rect), GFP_KERNEL);
  574. if (cliprects == NULL) {
  575. ret = -ENOMEM;
  576. goto fail_batch_free;
  577. }
  578. ret = copy_from_user(cliprects, cmdbuf->cliprects,
  579. cmdbuf->num_cliprects *
  580. sizeof(struct drm_clip_rect));
  581. if (ret != 0) {
  582. ret = -EFAULT;
  583. goto fail_clip_free;
  584. }
  585. }
  586. mutex_lock(&dev->struct_mutex);
  587. ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
  588. mutex_unlock(&dev->struct_mutex);
  589. if (ret) {
  590. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  591. goto fail_clip_free;
  592. }
  593. if (sarea_priv)
  594. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  595. fail_clip_free:
  596. kfree(cliprects);
  597. fail_batch_free:
  598. kfree(batch_data);
  599. return ret;
  600. }
  601. static int i915_flip_bufs(struct drm_device *dev, void *data,
  602. struct drm_file *file_priv)
  603. {
  604. int ret;
  605. if (drm_core_check_feature(dev, DRIVER_MODESET))
  606. return -ENODEV;
  607. DRM_DEBUG_DRIVER("%s\n", __func__);
  608. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  609. mutex_lock(&dev->struct_mutex);
  610. ret = i915_dispatch_flip(dev);
  611. mutex_unlock(&dev->struct_mutex);
  612. return ret;
  613. }
  614. static int i915_getparam(struct drm_device *dev, void *data,
  615. struct drm_file *file_priv)
  616. {
  617. drm_i915_private_t *dev_priv = dev->dev_private;
  618. drm_i915_getparam_t *param = data;
  619. int value;
  620. if (!dev_priv) {
  621. DRM_ERROR("called with no initialization\n");
  622. return -EINVAL;
  623. }
  624. switch (param->param) {
  625. case I915_PARAM_IRQ_ACTIVE:
  626. value = dev->pdev->irq ? 1 : 0;
  627. break;
  628. case I915_PARAM_ALLOW_BATCHBUFFER:
  629. value = dev_priv->allow_batchbuffer ? 1 : 0;
  630. break;
  631. case I915_PARAM_LAST_DISPATCH:
  632. value = READ_BREADCRUMB(dev_priv);
  633. break;
  634. case I915_PARAM_CHIPSET_ID:
  635. value = dev->pci_device;
  636. break;
  637. case I915_PARAM_HAS_GEM:
  638. value = 1;
  639. break;
  640. case I915_PARAM_NUM_FENCES_AVAIL:
  641. value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
  642. break;
  643. case I915_PARAM_HAS_OVERLAY:
  644. value = dev_priv->overlay ? 1 : 0;
  645. break;
  646. case I915_PARAM_HAS_PAGEFLIPPING:
  647. value = 1;
  648. break;
  649. case I915_PARAM_HAS_EXECBUF2:
  650. /* depends on GEM */
  651. value = 1;
  652. break;
  653. case I915_PARAM_HAS_BSD:
  654. value = HAS_BSD(dev);
  655. break;
  656. case I915_PARAM_HAS_BLT:
  657. value = HAS_BLT(dev);
  658. break;
  659. case I915_PARAM_HAS_RELAXED_FENCING:
  660. value = 1;
  661. break;
  662. case I915_PARAM_HAS_COHERENT_RINGS:
  663. value = 1;
  664. break;
  665. case I915_PARAM_HAS_EXEC_CONSTANTS:
  666. value = INTEL_INFO(dev)->gen >= 4;
  667. break;
  668. case I915_PARAM_HAS_RELAXED_DELTA:
  669. value = 1;
  670. break;
  671. case I915_PARAM_HAS_GEN7_SOL_RESET:
  672. value = 1;
  673. break;
  674. case I915_PARAM_HAS_LLC:
  675. value = HAS_LLC(dev);
  676. break;
  677. case I915_PARAM_HAS_ALIASING_PPGTT:
  678. value = dev_priv->mm.aliasing_ppgtt ? 1 : 0;
  679. break;
  680. default:
  681. DRM_DEBUG_DRIVER("Unknown parameter %d\n",
  682. param->param);
  683. return -EINVAL;
  684. }
  685. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  686. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  687. return -EFAULT;
  688. }
  689. return 0;
  690. }
  691. static int i915_setparam(struct drm_device *dev, void *data,
  692. struct drm_file *file_priv)
  693. {
  694. drm_i915_private_t *dev_priv = dev->dev_private;
  695. drm_i915_setparam_t *param = data;
  696. if (!dev_priv) {
  697. DRM_ERROR("called with no initialization\n");
  698. return -EINVAL;
  699. }
  700. switch (param->param) {
  701. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  702. break;
  703. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  704. dev_priv->tex_lru_log_granularity = param->value;
  705. break;
  706. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  707. dev_priv->allow_batchbuffer = param->value;
  708. break;
  709. case I915_SETPARAM_NUM_USED_FENCES:
  710. if (param->value > dev_priv->num_fence_regs ||
  711. param->value < 0)
  712. return -EINVAL;
  713. /* Userspace can use first N regs */
  714. dev_priv->fence_reg_start = param->value;
  715. break;
  716. default:
  717. DRM_DEBUG_DRIVER("unknown parameter %d\n",
  718. param->param);
  719. return -EINVAL;
  720. }
  721. return 0;
  722. }
  723. static int i915_set_status_page(struct drm_device *dev, void *data,
  724. struct drm_file *file_priv)
  725. {
  726. drm_i915_private_t *dev_priv = dev->dev_private;
  727. drm_i915_hws_addr_t *hws = data;
  728. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  729. if (drm_core_check_feature(dev, DRIVER_MODESET))
  730. return -ENODEV;
  731. if (!I915_NEED_GFX_HWS(dev))
  732. return -EINVAL;
  733. if (!dev_priv) {
  734. DRM_ERROR("called with no initialization\n");
  735. return -EINVAL;
  736. }
  737. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  738. WARN(1, "tried to set status page when mode setting active\n");
  739. return 0;
  740. }
  741. DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
  742. ring->status_page.gfx_addr = hws->addr & (0x1ffff<<12);
  743. dev_priv->hws_map.offset = dev->agp->base + hws->addr;
  744. dev_priv->hws_map.size = 4*1024;
  745. dev_priv->hws_map.type = 0;
  746. dev_priv->hws_map.flags = 0;
  747. dev_priv->hws_map.mtrr = 0;
  748. drm_core_ioremap_wc(&dev_priv->hws_map, dev);
  749. if (dev_priv->hws_map.handle == NULL) {
  750. i915_dma_cleanup(dev);
  751. ring->status_page.gfx_addr = 0;
  752. DRM_ERROR("can not ioremap virtual address for"
  753. " G33 hw status page\n");
  754. return -ENOMEM;
  755. }
  756. ring->status_page.page_addr =
  757. (void __force __iomem *)dev_priv->hws_map.handle;
  758. memset_io(ring->status_page.page_addr, 0, PAGE_SIZE);
  759. I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
  760. DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
  761. ring->status_page.gfx_addr);
  762. DRM_DEBUG_DRIVER("load hws at %p\n",
  763. ring->status_page.page_addr);
  764. return 0;
  765. }
  766. static int i915_get_bridge_dev(struct drm_device *dev)
  767. {
  768. struct drm_i915_private *dev_priv = dev->dev_private;
  769. dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
  770. if (!dev_priv->bridge_dev) {
  771. DRM_ERROR("bridge device not found\n");
  772. return -1;
  773. }
  774. return 0;
  775. }
  776. #define MCHBAR_I915 0x44
  777. #define MCHBAR_I965 0x48
  778. #define MCHBAR_SIZE (4*4096)
  779. #define DEVEN_REG 0x54
  780. #define DEVEN_MCHBAR_EN (1 << 28)
  781. /* Allocate space for the MCH regs if needed, return nonzero on error */
  782. static int
  783. intel_alloc_mchbar_resource(struct drm_device *dev)
  784. {
  785. drm_i915_private_t *dev_priv = dev->dev_private;
  786. int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  787. u32 temp_lo, temp_hi = 0;
  788. u64 mchbar_addr;
  789. int ret;
  790. if (INTEL_INFO(dev)->gen >= 4)
  791. pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
  792. pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
  793. mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
  794. /* If ACPI doesn't have it, assume we need to allocate it ourselves */
  795. #ifdef CONFIG_PNP
  796. if (mchbar_addr &&
  797. pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
  798. return 0;
  799. #endif
  800. /* Get some space for it */
  801. dev_priv->mch_res.name = "i915 MCHBAR";
  802. dev_priv->mch_res.flags = IORESOURCE_MEM;
  803. ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
  804. &dev_priv->mch_res,
  805. MCHBAR_SIZE, MCHBAR_SIZE,
  806. PCIBIOS_MIN_MEM,
  807. 0, pcibios_align_resource,
  808. dev_priv->bridge_dev);
  809. if (ret) {
  810. DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
  811. dev_priv->mch_res.start = 0;
  812. return ret;
  813. }
  814. if (INTEL_INFO(dev)->gen >= 4)
  815. pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
  816. upper_32_bits(dev_priv->mch_res.start));
  817. pci_write_config_dword(dev_priv->bridge_dev, reg,
  818. lower_32_bits(dev_priv->mch_res.start));
  819. return 0;
  820. }
  821. /* Setup MCHBAR if possible, return true if we should disable it again */
  822. static void
  823. intel_setup_mchbar(struct drm_device *dev)
  824. {
  825. drm_i915_private_t *dev_priv = dev->dev_private;
  826. int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  827. u32 temp;
  828. bool enabled;
  829. dev_priv->mchbar_need_disable = false;
  830. if (IS_I915G(dev) || IS_I915GM(dev)) {
  831. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  832. enabled = !!(temp & DEVEN_MCHBAR_EN);
  833. } else {
  834. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  835. enabled = temp & 1;
  836. }
  837. /* If it's already enabled, don't have to do anything */
  838. if (enabled)
  839. return;
  840. if (intel_alloc_mchbar_resource(dev))
  841. return;
  842. dev_priv->mchbar_need_disable = true;
  843. /* Space is allocated or reserved, so enable it. */
  844. if (IS_I915G(dev) || IS_I915GM(dev)) {
  845. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
  846. temp | DEVEN_MCHBAR_EN);
  847. } else {
  848. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  849. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
  850. }
  851. }
  852. static void
  853. intel_teardown_mchbar(struct drm_device *dev)
  854. {
  855. drm_i915_private_t *dev_priv = dev->dev_private;
  856. int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  857. u32 temp;
  858. if (dev_priv->mchbar_need_disable) {
  859. if (IS_I915G(dev) || IS_I915GM(dev)) {
  860. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  861. temp &= ~DEVEN_MCHBAR_EN;
  862. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
  863. } else {
  864. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  865. temp &= ~1;
  866. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
  867. }
  868. }
  869. if (dev_priv->mch_res.start)
  870. release_resource(&dev_priv->mch_res);
  871. }
  872. /* true = enable decode, false = disable decoder */
  873. static unsigned int i915_vga_set_decode(void *cookie, bool state)
  874. {
  875. struct drm_device *dev = cookie;
  876. intel_modeset_vga_set_state(dev, state);
  877. if (state)
  878. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  879. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  880. else
  881. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  882. }
  883. static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  884. {
  885. struct drm_device *dev = pci_get_drvdata(pdev);
  886. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  887. if (state == VGA_SWITCHEROO_ON) {
  888. pr_info("switched on\n");
  889. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  890. /* i915 resume handler doesn't set to D0 */
  891. pci_set_power_state(dev->pdev, PCI_D0);
  892. i915_resume(dev);
  893. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  894. } else {
  895. pr_err("switched off\n");
  896. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  897. i915_suspend(dev, pmm);
  898. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  899. }
  900. }
  901. static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
  902. {
  903. struct drm_device *dev = pci_get_drvdata(pdev);
  904. bool can_switch;
  905. spin_lock(&dev->count_lock);
  906. can_switch = (dev->open_count == 0);
  907. spin_unlock(&dev->count_lock);
  908. return can_switch;
  909. }
  910. static int i915_load_modeset_init(struct drm_device *dev)
  911. {
  912. struct drm_i915_private *dev_priv = dev->dev_private;
  913. int ret;
  914. ret = intel_parse_bios(dev);
  915. if (ret)
  916. DRM_INFO("failed to find VBIOS tables\n");
  917. /* If we have > 1 VGA cards, then we need to arbitrate access
  918. * to the common VGA resources.
  919. *
  920. * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
  921. * then we do not take part in VGA arbitration and the
  922. * vga_client_register() fails with -ENODEV.
  923. */
  924. ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
  925. if (ret && ret != -ENODEV)
  926. goto out;
  927. intel_register_dsm_handler();
  928. ret = vga_switcheroo_register_client(dev->pdev,
  929. i915_switcheroo_set_state,
  930. NULL,
  931. i915_switcheroo_can_switch);
  932. if (ret)
  933. goto cleanup_vga_client;
  934. /* Initialise stolen first so that we may reserve preallocated
  935. * objects for the BIOS to KMS transition.
  936. */
  937. ret = i915_gem_init_stolen(dev);
  938. if (ret)
  939. goto cleanup_vga_switcheroo;
  940. intel_modeset_init(dev);
  941. ret = i915_gem_init(dev);
  942. if (ret)
  943. goto cleanup_gem_stolen;
  944. intel_modeset_gem_init(dev);
  945. ret = drm_irq_install(dev);
  946. if (ret)
  947. goto cleanup_gem;
  948. /* Always safe in the mode setting case. */
  949. /* FIXME: do pre/post-mode set stuff in core KMS code */
  950. dev->vblank_disable_allowed = 1;
  951. ret = intel_fbdev_init(dev);
  952. if (ret)
  953. goto cleanup_irq;
  954. drm_kms_helper_poll_init(dev);
  955. /* We're off and running w/KMS */
  956. dev_priv->mm.suspended = 0;
  957. return 0;
  958. cleanup_irq:
  959. drm_irq_uninstall(dev);
  960. cleanup_gem:
  961. mutex_lock(&dev->struct_mutex);
  962. i915_gem_cleanup_ringbuffer(dev);
  963. mutex_unlock(&dev->struct_mutex);
  964. i915_gem_cleanup_aliasing_ppgtt(dev);
  965. cleanup_gem_stolen:
  966. i915_gem_cleanup_stolen(dev);
  967. cleanup_vga_switcheroo:
  968. vga_switcheroo_unregister_client(dev->pdev);
  969. cleanup_vga_client:
  970. vga_client_register(dev->pdev, NULL, NULL, NULL);
  971. out:
  972. return ret;
  973. }
  974. int i915_master_create(struct drm_device *dev, struct drm_master *master)
  975. {
  976. struct drm_i915_master_private *master_priv;
  977. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  978. if (!master_priv)
  979. return -ENOMEM;
  980. master->driver_priv = master_priv;
  981. return 0;
  982. }
  983. void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
  984. {
  985. struct drm_i915_master_private *master_priv = master->driver_priv;
  986. if (!master_priv)
  987. return;
  988. kfree(master_priv);
  989. master->driver_priv = NULL;
  990. }
  991. static void i915_pineview_get_mem_freq(struct drm_device *dev)
  992. {
  993. drm_i915_private_t *dev_priv = dev->dev_private;
  994. u32 tmp;
  995. tmp = I915_READ(CLKCFG);
  996. switch (tmp & CLKCFG_FSB_MASK) {
  997. case CLKCFG_FSB_533:
  998. dev_priv->fsb_freq = 533; /* 133*4 */
  999. break;
  1000. case CLKCFG_FSB_800:
  1001. dev_priv->fsb_freq = 800; /* 200*4 */
  1002. break;
  1003. case CLKCFG_FSB_667:
  1004. dev_priv->fsb_freq = 667; /* 167*4 */
  1005. break;
  1006. case CLKCFG_FSB_400:
  1007. dev_priv->fsb_freq = 400; /* 100*4 */
  1008. break;
  1009. }
  1010. switch (tmp & CLKCFG_MEM_MASK) {
  1011. case CLKCFG_MEM_533:
  1012. dev_priv->mem_freq = 533;
  1013. break;
  1014. case CLKCFG_MEM_667:
  1015. dev_priv->mem_freq = 667;
  1016. break;
  1017. case CLKCFG_MEM_800:
  1018. dev_priv->mem_freq = 800;
  1019. break;
  1020. }
  1021. /* detect pineview DDR3 setting */
  1022. tmp = I915_READ(CSHRDDR3CTL);
  1023. dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
  1024. }
  1025. static void i915_ironlake_get_mem_freq(struct drm_device *dev)
  1026. {
  1027. drm_i915_private_t *dev_priv = dev->dev_private;
  1028. u16 ddrpll, csipll;
  1029. ddrpll = I915_READ16(DDRMPLL1);
  1030. csipll = I915_READ16(CSIPLL0);
  1031. switch (ddrpll & 0xff) {
  1032. case 0xc:
  1033. dev_priv->mem_freq = 800;
  1034. break;
  1035. case 0x10:
  1036. dev_priv->mem_freq = 1066;
  1037. break;
  1038. case 0x14:
  1039. dev_priv->mem_freq = 1333;
  1040. break;
  1041. case 0x18:
  1042. dev_priv->mem_freq = 1600;
  1043. break;
  1044. default:
  1045. DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
  1046. ddrpll & 0xff);
  1047. dev_priv->mem_freq = 0;
  1048. break;
  1049. }
  1050. dev_priv->r_t = dev_priv->mem_freq;
  1051. switch (csipll & 0x3ff) {
  1052. case 0x00c:
  1053. dev_priv->fsb_freq = 3200;
  1054. break;
  1055. case 0x00e:
  1056. dev_priv->fsb_freq = 3733;
  1057. break;
  1058. case 0x010:
  1059. dev_priv->fsb_freq = 4266;
  1060. break;
  1061. case 0x012:
  1062. dev_priv->fsb_freq = 4800;
  1063. break;
  1064. case 0x014:
  1065. dev_priv->fsb_freq = 5333;
  1066. break;
  1067. case 0x016:
  1068. dev_priv->fsb_freq = 5866;
  1069. break;
  1070. case 0x018:
  1071. dev_priv->fsb_freq = 6400;
  1072. break;
  1073. default:
  1074. DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
  1075. csipll & 0x3ff);
  1076. dev_priv->fsb_freq = 0;
  1077. break;
  1078. }
  1079. if (dev_priv->fsb_freq == 3200) {
  1080. dev_priv->c_m = 0;
  1081. } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
  1082. dev_priv->c_m = 1;
  1083. } else {
  1084. dev_priv->c_m = 2;
  1085. }
  1086. }
  1087. static const struct cparams {
  1088. u16 i;
  1089. u16 t;
  1090. u16 m;
  1091. u16 c;
  1092. } cparams[] = {
  1093. { 1, 1333, 301, 28664 },
  1094. { 1, 1066, 294, 24460 },
  1095. { 1, 800, 294, 25192 },
  1096. { 0, 1333, 276, 27605 },
  1097. { 0, 1066, 276, 27605 },
  1098. { 0, 800, 231, 23784 },
  1099. };
  1100. unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
  1101. {
  1102. u64 total_count, diff, ret;
  1103. u32 count1, count2, count3, m = 0, c = 0;
  1104. unsigned long now = jiffies_to_msecs(jiffies), diff1;
  1105. int i;
  1106. diff1 = now - dev_priv->last_time1;
  1107. /* Prevent division-by-zero if we are asking too fast.
  1108. * Also, we don't get interesting results if we are polling
  1109. * faster than once in 10ms, so just return the saved value
  1110. * in such cases.
  1111. */
  1112. if (diff1 <= 10)
  1113. return dev_priv->chipset_power;
  1114. count1 = I915_READ(DMIEC);
  1115. count2 = I915_READ(DDREC);
  1116. count3 = I915_READ(CSIEC);
  1117. total_count = count1 + count2 + count3;
  1118. /* FIXME: handle per-counter overflow */
  1119. if (total_count < dev_priv->last_count1) {
  1120. diff = ~0UL - dev_priv->last_count1;
  1121. diff += total_count;
  1122. } else {
  1123. diff = total_count - dev_priv->last_count1;
  1124. }
  1125. for (i = 0; i < ARRAY_SIZE(cparams); i++) {
  1126. if (cparams[i].i == dev_priv->c_m &&
  1127. cparams[i].t == dev_priv->r_t) {
  1128. m = cparams[i].m;
  1129. c = cparams[i].c;
  1130. break;
  1131. }
  1132. }
  1133. diff = div_u64(diff, diff1);
  1134. ret = ((m * diff) + c);
  1135. ret = div_u64(ret, 10);
  1136. dev_priv->last_count1 = total_count;
  1137. dev_priv->last_time1 = now;
  1138. dev_priv->chipset_power = ret;
  1139. return ret;
  1140. }
  1141. unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
  1142. {
  1143. unsigned long m, x, b;
  1144. u32 tsfs;
  1145. tsfs = I915_READ(TSFS);
  1146. m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
  1147. x = I915_READ8(TR1);
  1148. b = tsfs & TSFS_INTR_MASK;
  1149. return ((m * x) / 127) - b;
  1150. }
  1151. static u16 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
  1152. {
  1153. static const struct v_table {
  1154. u16 vd; /* in .1 mil */
  1155. u16 vm; /* in .1 mil */
  1156. } v_table[] = {
  1157. { 0, 0, },
  1158. { 375, 0, },
  1159. { 500, 0, },
  1160. { 625, 0, },
  1161. { 750, 0, },
  1162. { 875, 0, },
  1163. { 1000, 0, },
  1164. { 1125, 0, },
  1165. { 4125, 3000, },
  1166. { 4125, 3000, },
  1167. { 4125, 3000, },
  1168. { 4125, 3000, },
  1169. { 4125, 3000, },
  1170. { 4125, 3000, },
  1171. { 4125, 3000, },
  1172. { 4125, 3000, },
  1173. { 4125, 3000, },
  1174. { 4125, 3000, },
  1175. { 4125, 3000, },
  1176. { 4125, 3000, },
  1177. { 4125, 3000, },
  1178. { 4125, 3000, },
  1179. { 4125, 3000, },
  1180. { 4125, 3000, },
  1181. { 4125, 3000, },
  1182. { 4125, 3000, },
  1183. { 4125, 3000, },
  1184. { 4125, 3000, },
  1185. { 4125, 3000, },
  1186. { 4125, 3000, },
  1187. { 4125, 3000, },
  1188. { 4125, 3000, },
  1189. { 4250, 3125, },
  1190. { 4375, 3250, },
  1191. { 4500, 3375, },
  1192. { 4625, 3500, },
  1193. { 4750, 3625, },
  1194. { 4875, 3750, },
  1195. { 5000, 3875, },
  1196. { 5125, 4000, },
  1197. { 5250, 4125, },
  1198. { 5375, 4250, },
  1199. { 5500, 4375, },
  1200. { 5625, 4500, },
  1201. { 5750, 4625, },
  1202. { 5875, 4750, },
  1203. { 6000, 4875, },
  1204. { 6125, 5000, },
  1205. { 6250, 5125, },
  1206. { 6375, 5250, },
  1207. { 6500, 5375, },
  1208. { 6625, 5500, },
  1209. { 6750, 5625, },
  1210. { 6875, 5750, },
  1211. { 7000, 5875, },
  1212. { 7125, 6000, },
  1213. { 7250, 6125, },
  1214. { 7375, 6250, },
  1215. { 7500, 6375, },
  1216. { 7625, 6500, },
  1217. { 7750, 6625, },
  1218. { 7875, 6750, },
  1219. { 8000, 6875, },
  1220. { 8125, 7000, },
  1221. { 8250, 7125, },
  1222. { 8375, 7250, },
  1223. { 8500, 7375, },
  1224. { 8625, 7500, },
  1225. { 8750, 7625, },
  1226. { 8875, 7750, },
  1227. { 9000, 7875, },
  1228. { 9125, 8000, },
  1229. { 9250, 8125, },
  1230. { 9375, 8250, },
  1231. { 9500, 8375, },
  1232. { 9625, 8500, },
  1233. { 9750, 8625, },
  1234. { 9875, 8750, },
  1235. { 10000, 8875, },
  1236. { 10125, 9000, },
  1237. { 10250, 9125, },
  1238. { 10375, 9250, },
  1239. { 10500, 9375, },
  1240. { 10625, 9500, },
  1241. { 10750, 9625, },
  1242. { 10875, 9750, },
  1243. { 11000, 9875, },
  1244. { 11125, 10000, },
  1245. { 11250, 10125, },
  1246. { 11375, 10250, },
  1247. { 11500, 10375, },
  1248. { 11625, 10500, },
  1249. { 11750, 10625, },
  1250. { 11875, 10750, },
  1251. { 12000, 10875, },
  1252. { 12125, 11000, },
  1253. { 12250, 11125, },
  1254. { 12375, 11250, },
  1255. { 12500, 11375, },
  1256. { 12625, 11500, },
  1257. { 12750, 11625, },
  1258. { 12875, 11750, },
  1259. { 13000, 11875, },
  1260. { 13125, 12000, },
  1261. { 13250, 12125, },
  1262. { 13375, 12250, },
  1263. { 13500, 12375, },
  1264. { 13625, 12500, },
  1265. { 13750, 12625, },
  1266. { 13875, 12750, },
  1267. { 14000, 12875, },
  1268. { 14125, 13000, },
  1269. { 14250, 13125, },
  1270. { 14375, 13250, },
  1271. { 14500, 13375, },
  1272. { 14625, 13500, },
  1273. { 14750, 13625, },
  1274. { 14875, 13750, },
  1275. { 15000, 13875, },
  1276. { 15125, 14000, },
  1277. { 15250, 14125, },
  1278. { 15375, 14250, },
  1279. { 15500, 14375, },
  1280. { 15625, 14500, },
  1281. { 15750, 14625, },
  1282. { 15875, 14750, },
  1283. { 16000, 14875, },
  1284. { 16125, 15000, },
  1285. };
  1286. if (dev_priv->info->is_mobile)
  1287. return v_table[pxvid].vm;
  1288. else
  1289. return v_table[pxvid].vd;
  1290. }
  1291. void i915_update_gfx_val(struct drm_i915_private *dev_priv)
  1292. {
  1293. struct timespec now, diff1;
  1294. u64 diff;
  1295. unsigned long diffms;
  1296. u32 count;
  1297. getrawmonotonic(&now);
  1298. diff1 = timespec_sub(now, dev_priv->last_time2);
  1299. /* Don't divide by 0 */
  1300. diffms = diff1.tv_sec * 1000 + diff1.tv_nsec / 1000000;
  1301. if (!diffms)
  1302. return;
  1303. count = I915_READ(GFXEC);
  1304. if (count < dev_priv->last_count2) {
  1305. diff = ~0UL - dev_priv->last_count2;
  1306. diff += count;
  1307. } else {
  1308. diff = count - dev_priv->last_count2;
  1309. }
  1310. dev_priv->last_count2 = count;
  1311. dev_priv->last_time2 = now;
  1312. /* More magic constants... */
  1313. diff = diff * 1181;
  1314. diff = div_u64(diff, diffms * 10);
  1315. dev_priv->gfx_power = diff;
  1316. }
  1317. unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
  1318. {
  1319. unsigned long t, corr, state1, corr2, state2;
  1320. u32 pxvid, ext_v;
  1321. pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->cur_delay * 4));
  1322. pxvid = (pxvid >> 24) & 0x7f;
  1323. ext_v = pvid_to_extvid(dev_priv, pxvid);
  1324. state1 = ext_v;
  1325. t = i915_mch_val(dev_priv);
  1326. /* Revel in the empirically derived constants */
  1327. /* Correction factor in 1/100000 units */
  1328. if (t > 80)
  1329. corr = ((t * 2349) + 135940);
  1330. else if (t >= 50)
  1331. corr = ((t * 964) + 29317);
  1332. else /* < 50 */
  1333. corr = ((t * 301) + 1004);
  1334. corr = corr * ((150142 * state1) / 10000 - 78642);
  1335. corr /= 100000;
  1336. corr2 = (corr * dev_priv->corr);
  1337. state2 = (corr2 * state1) / 10000;
  1338. state2 /= 100; /* convert to mW */
  1339. i915_update_gfx_val(dev_priv);
  1340. return dev_priv->gfx_power + state2;
  1341. }
  1342. /* Global for IPS driver to get at the current i915 device */
  1343. static struct drm_i915_private *i915_mch_dev;
  1344. /*
  1345. * Lock protecting IPS related data structures
  1346. * - i915_mch_dev
  1347. * - dev_priv->max_delay
  1348. * - dev_priv->min_delay
  1349. * - dev_priv->fmax
  1350. * - dev_priv->gpu_busy
  1351. */
  1352. static DEFINE_SPINLOCK(mchdev_lock);
  1353. /**
  1354. * i915_read_mch_val - return value for IPS use
  1355. *
  1356. * Calculate and return a value for the IPS driver to use when deciding whether
  1357. * we have thermal and power headroom to increase CPU or GPU power budget.
  1358. */
  1359. unsigned long i915_read_mch_val(void)
  1360. {
  1361. struct drm_i915_private *dev_priv;
  1362. unsigned long chipset_val, graphics_val, ret = 0;
  1363. spin_lock(&mchdev_lock);
  1364. if (!i915_mch_dev)
  1365. goto out_unlock;
  1366. dev_priv = i915_mch_dev;
  1367. chipset_val = i915_chipset_val(dev_priv);
  1368. graphics_val = i915_gfx_val(dev_priv);
  1369. ret = chipset_val + graphics_val;
  1370. out_unlock:
  1371. spin_unlock(&mchdev_lock);
  1372. return ret;
  1373. }
  1374. EXPORT_SYMBOL_GPL(i915_read_mch_val);
  1375. /**
  1376. * i915_gpu_raise - raise GPU frequency limit
  1377. *
  1378. * Raise the limit; IPS indicates we have thermal headroom.
  1379. */
  1380. bool i915_gpu_raise(void)
  1381. {
  1382. struct drm_i915_private *dev_priv;
  1383. bool ret = true;
  1384. spin_lock(&mchdev_lock);
  1385. if (!i915_mch_dev) {
  1386. ret = false;
  1387. goto out_unlock;
  1388. }
  1389. dev_priv = i915_mch_dev;
  1390. if (dev_priv->max_delay > dev_priv->fmax)
  1391. dev_priv->max_delay--;
  1392. out_unlock:
  1393. spin_unlock(&mchdev_lock);
  1394. return ret;
  1395. }
  1396. EXPORT_SYMBOL_GPL(i915_gpu_raise);
  1397. /**
  1398. * i915_gpu_lower - lower GPU frequency limit
  1399. *
  1400. * IPS indicates we're close to a thermal limit, so throttle back the GPU
  1401. * frequency maximum.
  1402. */
  1403. bool i915_gpu_lower(void)
  1404. {
  1405. struct drm_i915_private *dev_priv;
  1406. bool ret = true;
  1407. spin_lock(&mchdev_lock);
  1408. if (!i915_mch_dev) {
  1409. ret = false;
  1410. goto out_unlock;
  1411. }
  1412. dev_priv = i915_mch_dev;
  1413. if (dev_priv->max_delay < dev_priv->min_delay)
  1414. dev_priv->max_delay++;
  1415. out_unlock:
  1416. spin_unlock(&mchdev_lock);
  1417. return ret;
  1418. }
  1419. EXPORT_SYMBOL_GPL(i915_gpu_lower);
  1420. /**
  1421. * i915_gpu_busy - indicate GPU business to IPS
  1422. *
  1423. * Tell the IPS driver whether or not the GPU is busy.
  1424. */
  1425. bool i915_gpu_busy(void)
  1426. {
  1427. struct drm_i915_private *dev_priv;
  1428. bool ret = false;
  1429. spin_lock(&mchdev_lock);
  1430. if (!i915_mch_dev)
  1431. goto out_unlock;
  1432. dev_priv = i915_mch_dev;
  1433. ret = dev_priv->busy;
  1434. out_unlock:
  1435. spin_unlock(&mchdev_lock);
  1436. return ret;
  1437. }
  1438. EXPORT_SYMBOL_GPL(i915_gpu_busy);
  1439. /**
  1440. * i915_gpu_turbo_disable - disable graphics turbo
  1441. *
  1442. * Disable graphics turbo by resetting the max frequency and setting the
  1443. * current frequency to the default.
  1444. */
  1445. bool i915_gpu_turbo_disable(void)
  1446. {
  1447. struct drm_i915_private *dev_priv;
  1448. bool ret = true;
  1449. spin_lock(&mchdev_lock);
  1450. if (!i915_mch_dev) {
  1451. ret = false;
  1452. goto out_unlock;
  1453. }
  1454. dev_priv = i915_mch_dev;
  1455. dev_priv->max_delay = dev_priv->fstart;
  1456. if (!ironlake_set_drps(dev_priv->dev, dev_priv->fstart))
  1457. ret = false;
  1458. out_unlock:
  1459. spin_unlock(&mchdev_lock);
  1460. return ret;
  1461. }
  1462. EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
  1463. /**
  1464. * Tells the intel_ips driver that the i915 driver is now loaded, if
  1465. * IPS got loaded first.
  1466. *
  1467. * This awkward dance is so that neither module has to depend on the
  1468. * other in order for IPS to do the appropriate communication of
  1469. * GPU turbo limits to i915.
  1470. */
  1471. static void
  1472. ips_ping_for_i915_load(void)
  1473. {
  1474. void (*link)(void);
  1475. link = symbol_get(ips_link_to_i915_driver);
  1476. if (link) {
  1477. link();
  1478. symbol_put(ips_link_to_i915_driver);
  1479. }
  1480. }
  1481. static void
  1482. i915_mtrr_setup(struct drm_i915_private *dev_priv, unsigned long base,
  1483. unsigned long size)
  1484. {
  1485. dev_priv->mm.gtt_mtrr = -1;
  1486. #if defined(CONFIG_X86_PAT)
  1487. if (cpu_has_pat)
  1488. return;
  1489. #endif
  1490. /* Set up a WC MTRR for non-PAT systems. This is more common than
  1491. * one would think, because the kernel disables PAT on first
  1492. * generation Core chips because WC PAT gets overridden by a UC
  1493. * MTRR if present. Even if a UC MTRR isn't present.
  1494. */
  1495. dev_priv->mm.gtt_mtrr = mtrr_add(base, size, MTRR_TYPE_WRCOMB, 1);
  1496. if (dev_priv->mm.gtt_mtrr < 0) {
  1497. DRM_INFO("MTRR allocation failed. Graphics "
  1498. "performance may suffer.\n");
  1499. }
  1500. }
  1501. /**
  1502. * i915_driver_load - setup chip and create an initial config
  1503. * @dev: DRM device
  1504. * @flags: startup flags
  1505. *
  1506. * The driver load routine has to do several things:
  1507. * - drive output discovery via intel_modeset_init()
  1508. * - initialize the memory manager
  1509. * - allocate initial config memory
  1510. * - setup the DRM framebuffer with the allocated memory
  1511. */
  1512. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  1513. {
  1514. struct drm_i915_private *dev_priv;
  1515. struct intel_device_info *info;
  1516. int ret = 0, mmio_bar;
  1517. uint32_t aperture_size;
  1518. info = (struct intel_device_info *) flags;
  1519. /* Refuse to load on gen6+ without kms enabled. */
  1520. if (info->gen >= 6 && !drm_core_check_feature(dev, DRIVER_MODESET))
  1521. return -ENODEV;
  1522. /* i915 has 4 more counters */
  1523. dev->counters += 4;
  1524. dev->types[6] = _DRM_STAT_IRQ;
  1525. dev->types[7] = _DRM_STAT_PRIMARY;
  1526. dev->types[8] = _DRM_STAT_SECONDARY;
  1527. dev->types[9] = _DRM_STAT_DMA;
  1528. dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
  1529. if (dev_priv == NULL)
  1530. return -ENOMEM;
  1531. dev->dev_private = (void *)dev_priv;
  1532. dev_priv->dev = dev;
  1533. dev_priv->info = info;
  1534. if (i915_get_bridge_dev(dev)) {
  1535. ret = -EIO;
  1536. goto free_priv;
  1537. }
  1538. pci_set_master(dev->pdev);
  1539. /* overlay on gen2 is broken and can't address above 1G */
  1540. if (IS_GEN2(dev))
  1541. dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
  1542. /* 965GM sometimes incorrectly writes to hardware status page (HWS)
  1543. * using 32bit addressing, overwriting memory if HWS is located
  1544. * above 4GB.
  1545. *
  1546. * The documentation also mentions an issue with undefined
  1547. * behaviour if any general state is accessed within a page above 4GB,
  1548. * which also needs to be handled carefully.
  1549. */
  1550. if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
  1551. dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));
  1552. mmio_bar = IS_GEN2(dev) ? 1 : 0;
  1553. dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, 0);
  1554. if (!dev_priv->regs) {
  1555. DRM_ERROR("failed to map registers\n");
  1556. ret = -EIO;
  1557. goto put_bridge;
  1558. }
  1559. dev_priv->mm.gtt = intel_gtt_get();
  1560. if (!dev_priv->mm.gtt) {
  1561. DRM_ERROR("Failed to initialize GTT\n");
  1562. ret = -ENODEV;
  1563. goto out_rmmap;
  1564. }
  1565. aperture_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
  1566. dev_priv->mm.gtt_mapping =
  1567. io_mapping_create_wc(dev->agp->base, aperture_size);
  1568. if (dev_priv->mm.gtt_mapping == NULL) {
  1569. ret = -EIO;
  1570. goto out_rmmap;
  1571. }
  1572. i915_mtrr_setup(dev_priv, dev->agp->base, aperture_size);
  1573. /* The i915 workqueue is primarily used for batched retirement of
  1574. * requests (and thus managing bo) once the task has been completed
  1575. * by the GPU. i915_gem_retire_requests() is called directly when we
  1576. * need high-priority retirement, such as waiting for an explicit
  1577. * bo.
  1578. *
  1579. * It is also used for periodic low-priority events, such as
  1580. * idle-timers and recording error state.
  1581. *
  1582. * All tasks on the workqueue are expected to acquire the dev mutex
  1583. * so there is no point in running more than one instance of the
  1584. * workqueue at any time: max_active = 1 and NON_REENTRANT.
  1585. */
  1586. dev_priv->wq = alloc_workqueue("i915",
  1587. WQ_UNBOUND | WQ_NON_REENTRANT,
  1588. 1);
  1589. if (dev_priv->wq == NULL) {
  1590. DRM_ERROR("Failed to create our workqueue.\n");
  1591. ret = -ENOMEM;
  1592. goto out_mtrrfree;
  1593. }
  1594. intel_irq_init(dev);
  1595. /* Try to make sure MCHBAR is enabled before poking at it */
  1596. intel_setup_mchbar(dev);
  1597. intel_setup_gmbus(dev);
  1598. intel_opregion_setup(dev);
  1599. /* Make sure the bios did its job and set up vital registers */
  1600. intel_setup_bios(dev);
  1601. i915_gem_load(dev);
  1602. /* Init HWS */
  1603. if (!I915_NEED_GFX_HWS(dev)) {
  1604. ret = i915_init_phys_hws(dev);
  1605. if (ret)
  1606. goto out_gem_unload;
  1607. }
  1608. if (IS_PINEVIEW(dev))
  1609. i915_pineview_get_mem_freq(dev);
  1610. else if (IS_GEN5(dev))
  1611. i915_ironlake_get_mem_freq(dev);
  1612. /* On the 945G/GM, the chipset reports the MSI capability on the
  1613. * integrated graphics even though the support isn't actually there
  1614. * according to the published specs. It doesn't appear to function
  1615. * correctly in testing on 945G.
  1616. * This may be a side effect of MSI having been made available for PEG
  1617. * and the registers being closely associated.
  1618. *
  1619. * According to chipset errata, on the 965GM, MSI interrupts may
  1620. * be lost or delayed, but we use them anyways to avoid
  1621. * stuck interrupts on some machines.
  1622. */
  1623. if (!IS_I945G(dev) && !IS_I945GM(dev))
  1624. pci_enable_msi(dev->pdev);
  1625. spin_lock_init(&dev_priv->gt_lock);
  1626. spin_lock_init(&dev_priv->irq_lock);
  1627. spin_lock_init(&dev_priv->error_lock);
  1628. spin_lock_init(&dev_priv->rps_lock);
  1629. if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
  1630. dev_priv->num_pipe = 3;
  1631. else if (IS_MOBILE(dev) || !IS_GEN2(dev))
  1632. dev_priv->num_pipe = 2;
  1633. else
  1634. dev_priv->num_pipe = 1;
  1635. ret = drm_vblank_init(dev, dev_priv->num_pipe);
  1636. if (ret)
  1637. goto out_gem_unload;
  1638. /* Start out suspended */
  1639. dev_priv->mm.suspended = 1;
  1640. intel_detect_pch(dev);
  1641. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1642. ret = i915_load_modeset_init(dev);
  1643. if (ret < 0) {
  1644. DRM_ERROR("failed to init modeset\n");
  1645. goto out_gem_unload;
  1646. }
  1647. }
  1648. i915_setup_sysfs(dev);
  1649. /* Must be done after probing outputs */
  1650. intel_opregion_init(dev);
  1651. acpi_video_register();
  1652. setup_timer(&dev_priv->hangcheck_timer, i915_hangcheck_elapsed,
  1653. (unsigned long) dev);
  1654. spin_lock(&mchdev_lock);
  1655. i915_mch_dev = dev_priv;
  1656. dev_priv->mchdev_lock = &mchdev_lock;
  1657. spin_unlock(&mchdev_lock);
  1658. ips_ping_for_i915_load();
  1659. return 0;
  1660. out_gem_unload:
  1661. if (dev_priv->mm.inactive_shrinker.shrink)
  1662. unregister_shrinker(&dev_priv->mm.inactive_shrinker);
  1663. if (dev->pdev->msi_enabled)
  1664. pci_disable_msi(dev->pdev);
  1665. intel_teardown_gmbus(dev);
  1666. intel_teardown_mchbar(dev);
  1667. destroy_workqueue(dev_priv->wq);
  1668. out_mtrrfree:
  1669. if (dev_priv->mm.gtt_mtrr >= 0) {
  1670. mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
  1671. dev->agp->agp_info.aper_size * 1024 * 1024);
  1672. dev_priv->mm.gtt_mtrr = -1;
  1673. }
  1674. io_mapping_free(dev_priv->mm.gtt_mapping);
  1675. out_rmmap:
  1676. pci_iounmap(dev->pdev, dev_priv->regs);
  1677. put_bridge:
  1678. pci_dev_put(dev_priv->bridge_dev);
  1679. free_priv:
  1680. kfree(dev_priv);
  1681. return ret;
  1682. }
  1683. int i915_driver_unload(struct drm_device *dev)
  1684. {
  1685. struct drm_i915_private *dev_priv = dev->dev_private;
  1686. int ret;
  1687. spin_lock(&mchdev_lock);
  1688. i915_mch_dev = NULL;
  1689. spin_unlock(&mchdev_lock);
  1690. i915_teardown_sysfs(dev);
  1691. if (dev_priv->mm.inactive_shrinker.shrink)
  1692. unregister_shrinker(&dev_priv->mm.inactive_shrinker);
  1693. mutex_lock(&dev->struct_mutex);
  1694. ret = i915_gpu_idle(dev, true);
  1695. if (ret)
  1696. DRM_ERROR("failed to idle hardware: %d\n", ret);
  1697. mutex_unlock(&dev->struct_mutex);
  1698. /* Cancel the retire work handler, which should be idle now. */
  1699. cancel_delayed_work_sync(&dev_priv->mm.retire_work);
  1700. io_mapping_free(dev_priv->mm.gtt_mapping);
  1701. if (dev_priv->mm.gtt_mtrr >= 0) {
  1702. mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
  1703. dev->agp->agp_info.aper_size * 1024 * 1024);
  1704. dev_priv->mm.gtt_mtrr = -1;
  1705. }
  1706. acpi_video_unregister();
  1707. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1708. intel_fbdev_fini(dev);
  1709. intel_modeset_cleanup(dev);
  1710. /*
  1711. * free the memory space allocated for the child device
  1712. * config parsed from VBT
  1713. */
  1714. if (dev_priv->child_dev && dev_priv->child_dev_num) {
  1715. kfree(dev_priv->child_dev);
  1716. dev_priv->child_dev = NULL;
  1717. dev_priv->child_dev_num = 0;
  1718. }
  1719. vga_switcheroo_unregister_client(dev->pdev);
  1720. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1721. }
  1722. /* Free error state after interrupts are fully disabled. */
  1723. del_timer_sync(&dev_priv->hangcheck_timer);
  1724. cancel_work_sync(&dev_priv->error_work);
  1725. i915_destroy_error_state(dev);
  1726. if (dev->pdev->msi_enabled)
  1727. pci_disable_msi(dev->pdev);
  1728. intel_opregion_fini(dev);
  1729. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1730. /* Flush any outstanding unpin_work. */
  1731. flush_workqueue(dev_priv->wq);
  1732. mutex_lock(&dev->struct_mutex);
  1733. i915_gem_free_all_phys_object(dev);
  1734. i915_gem_cleanup_ringbuffer(dev);
  1735. mutex_unlock(&dev->struct_mutex);
  1736. i915_gem_cleanup_aliasing_ppgtt(dev);
  1737. i915_gem_cleanup_stolen(dev);
  1738. drm_mm_takedown(&dev_priv->mm.stolen);
  1739. intel_cleanup_overlay(dev);
  1740. if (!I915_NEED_GFX_HWS(dev))
  1741. i915_free_hws(dev);
  1742. }
  1743. if (dev_priv->regs != NULL)
  1744. pci_iounmap(dev->pdev, dev_priv->regs);
  1745. intel_teardown_gmbus(dev);
  1746. intel_teardown_mchbar(dev);
  1747. destroy_workqueue(dev_priv->wq);
  1748. pci_dev_put(dev_priv->bridge_dev);
  1749. kfree(dev->dev_private);
  1750. return 0;
  1751. }
  1752. int i915_driver_open(struct drm_device *dev, struct drm_file *file)
  1753. {
  1754. struct drm_i915_file_private *file_priv;
  1755. DRM_DEBUG_DRIVER("\n");
  1756. file_priv = kmalloc(sizeof(*file_priv), GFP_KERNEL);
  1757. if (!file_priv)
  1758. return -ENOMEM;
  1759. file->driver_priv = file_priv;
  1760. spin_lock_init(&file_priv->mm.lock);
  1761. INIT_LIST_HEAD(&file_priv->mm.request_list);
  1762. return 0;
  1763. }
  1764. /**
  1765. * i915_driver_lastclose - clean up after all DRM clients have exited
  1766. * @dev: DRM device
  1767. *
  1768. * Take care of cleaning up after all DRM clients have exited. In the
  1769. * mode setting case, we want to restore the kernel's initial mode (just
  1770. * in case the last client left us in a bad state).
  1771. *
  1772. * Additionally, in the non-mode setting case, we'll tear down the GTT
  1773. * and DMA structures, since the kernel won't be using them, and clea
  1774. * up any GEM state.
  1775. */
  1776. void i915_driver_lastclose(struct drm_device * dev)
  1777. {
  1778. drm_i915_private_t *dev_priv = dev->dev_private;
  1779. if (!dev_priv || drm_core_check_feature(dev, DRIVER_MODESET)) {
  1780. intel_fb_restore_mode(dev);
  1781. vga_switcheroo_process_delayed_switch();
  1782. return;
  1783. }
  1784. i915_gem_lastclose(dev);
  1785. i915_dma_cleanup(dev);
  1786. }
  1787. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  1788. {
  1789. i915_gem_release(dev, file_priv);
  1790. }
  1791. void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
  1792. {
  1793. struct drm_i915_file_private *file_priv = file->driver_priv;
  1794. kfree(file_priv);
  1795. }
  1796. struct drm_ioctl_desc i915_ioctls[] = {
  1797. DRM_IOCTL_DEF_DRV(I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1798. DRM_IOCTL_DEF_DRV(I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  1799. DRM_IOCTL_DEF_DRV(I915_FLIP, i915_flip_bufs, DRM_AUTH),
  1800. DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  1801. DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  1802. DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  1803. DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH),
  1804. DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1805. DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
  1806. DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
  1807. DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1808. DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  1809. DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1810. DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1811. DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH),
  1812. DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  1813. DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1814. DRM_IOCTL_DEF_DRV(I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1815. DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
  1816. DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED),
  1817. DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1818. DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1819. DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1820. DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1821. DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1822. DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1823. DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED),
  1824. DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED),
  1825. DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED),
  1826. DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED),
  1827. DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED),
  1828. DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED),
  1829. DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED),
  1830. DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED),
  1831. DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED),
  1832. DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED),
  1833. DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
  1834. DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED),
  1835. DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1836. DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1837. DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1838. DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, intel_sprite_get_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1839. };
  1840. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  1841. /*
  1842. * This is really ugly: Because old userspace abused the linux agp interface to
  1843. * manage the gtt, we need to claim that all intel devices are agp. For
  1844. * otherwise the drm core refuses to initialize the agp support code.
  1845. */
  1846. int i915_driver_device_is_agp(struct drm_device * dev)
  1847. {
  1848. return 1;
  1849. }