cx231xx-reg.h 66 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574
  1. /*
  2. cx231xx-reg.h - driver for Conexant Cx23100/101/102 USB video capture devices
  3. Copyright (C) 2008 <srinivasa.deevi at conexant dot com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. */
  16. #ifndef _CX231XX_REG_H
  17. #define _CX231XX_REG_H
  18. /*****************************************************************************
  19. * VBI codes *
  20. *****************************************************************************/
  21. #define SAV_ACTIVE_VIDEO_FIELD1 0x80
  22. #define EAV_ACTIVE_VIDEO_FIELD1 0x90
  23. #define SAV_ACTIVE_VIDEO_FIELD2 0xC0
  24. #define EAV_ACTIVE_VIDEO_FIELD2 0xD0
  25. #define SAV_VBLANK_FIELD1 0xA0
  26. #define EAV_VBLANK_FIELD1 0xB0
  27. #define SAV_VBLANK_FIELD2 0xE0
  28. #define EAV_VBLANK_FIELD2 0xF0
  29. #define SAV_VBI_FIELD1 0x20
  30. #define EAV_VBI_FIELD1 0x30
  31. #define SAV_VBI_FIELD2 0x60
  32. #define EAV_VBI_FIELD2 0x70
  33. /*****************************************************************************/
  34. /* Audio ADC Registers */
  35. #define CH_PWR_CTRL1 0x0000000E
  36. #define CH_PWR_CTRL2 0x0000000F
  37. /*****************************************************************************/
  38. #define HOST_REG1 0x000
  39. #define FLD_FORCE_CHIP_SEL 0x80
  40. #define FLD_AUTO_INC_DIS 0x20
  41. #define FLD_PREFETCH_EN 0x10
  42. /* Reserved [2:3] */
  43. #define FLD_DIGITAL_PWR_DN 0x02
  44. #define FLD_SLEEP 0x01
  45. /*****************************************************************************/
  46. #define HOST_REG2 0x001
  47. /*****************************************************************************/
  48. #define HOST_REG3 0x002
  49. /*****************************************************************************/
  50. /* added for polaris */
  51. #define GPIO_PIN_CTL0 0x3
  52. #define GPIO_PIN_CTL1 0x4
  53. #define GPIO_PIN_CTL2 0x5
  54. #define GPIO_PIN_CTL3 0x6
  55. #define TS1_PIN_CTL0 0x7
  56. #define TS1_PIN_CTL1 0x8
  57. /*****************************************************************************/
  58. #define FLD_CLK_IN_EN 0x80
  59. #define FLD_XTAL_CTRL 0x70
  60. #define FLD_BB_CLK_MODE 0x0C
  61. #define FLD_REF_DIV_PLL 0x02
  62. #define FLD_REF_SEL_PLL1 0x01
  63. /*****************************************************************************/
  64. #define CHIP_CTRL 0x100
  65. /* Reserved [27] */
  66. /* Reserved [31:21] */
  67. #define FLD_CHIP_ACFG_DIS 0x00100000
  68. /* Reserved [19] */
  69. #define FLD_DUAL_MODE_ADC2 0x00040000
  70. #define FLD_SIF_EN 0x00020000
  71. #define FLD_SOFT_RST 0x00010000
  72. #define FLD_DEVICE_ID 0x0000FFFF
  73. /*****************************************************************************/
  74. #define AFE_CTRL 0x104
  75. #define AFE_CTRL_C2HH_SRC_CTRL 0x104
  76. #define FLD_DIF_OUT_SEL 0xC0000000
  77. #define FLD_AUX_PLL_CLK_ALT_SEL 0x3C000000
  78. #define FLD_UV_ORDER_MODE 0x02000000
  79. #define FLD_FUNC_MODE 0x01800000
  80. #define FLD_ROT1_PHASE_CTL 0x007F8000
  81. #define FLD_AUD_IN_SEL 0x00004000
  82. #define FLD_LUMA_IN_SEL 0x00002000
  83. #define FLD_CHROMA_IN_SEL 0x00001000
  84. /* reserve [11:10] */
  85. #define FLD_INV_SPEC_DIS 0x00000200
  86. #define FLD_VGA_SEL_CH3 0x00000100
  87. #define FLD_VGA_SEL_CH2 0x00000080
  88. #define FLD_VGA_SEL_CH1 0x00000040
  89. #define FLD_DCR_BYP_CH1 0x00000020
  90. #define FLD_DCR_BYP_CH2 0x00000010
  91. #define FLD_DCR_BYP_CH3 0x00000008
  92. #define FLD_EN_12DB_CH3 0x00000004
  93. #define FLD_EN_12DB_CH2 0x00000002
  94. #define FLD_EN_12DB_CH1 0x00000001
  95. /* redefine in Cx231xx */
  96. /*****************************************************************************/
  97. #define DC_CTRL1 0x108
  98. /* reserve [31:30] */
  99. #define FLD_CLAMP_LVL_CH1 0x3FFF8000
  100. #define FLD_CLAMP_LVL_CH2 0x00007FFF
  101. /*****************************************************************************/
  102. /*****************************************************************************/
  103. #define DC_CTRL2 0x10c
  104. /* reserve [31:28] */
  105. #define FLD_CLAMP_LVL_CH3 0x00FFFE00
  106. #define FLD_CLAMP_WIND_LENTH 0x000001E0
  107. #define FLD_C2HH_SAT_MIN 0x0000001E
  108. #define FLD_FLT_BYP_SEL 0x00000001
  109. /*****************************************************************************/
  110. /*****************************************************************************/
  111. #define DC_CTRL3 0x110
  112. /* reserve [31:16] */
  113. #define FLD_ERR_GAIN_CTL 0x00070000
  114. #define FLD_LPF_MIN 0x0000FFFF
  115. /*****************************************************************************/
  116. /*****************************************************************************/
  117. #define DC_CTRL4 0x114
  118. /* reserve [31:31] */
  119. #define FLD_INTG_CH1 0x7FFFFFFF
  120. /*****************************************************************************/
  121. /*****************************************************************************/
  122. #define DC_CTRL5 0x118
  123. /* reserve [31:31] */
  124. #define FLD_INTG_CH2 0x7FFFFFFF
  125. /*****************************************************************************/
  126. /*****************************************************************************/
  127. #define DC_CTRL6 0x11c
  128. /* reserve [31:31] */
  129. #define FLD_INTG_CH3 0x7FFFFFFF
  130. /*****************************************************************************/
  131. /*****************************************************************************/
  132. #define PIN_CTRL 0x120
  133. #define FLD_OEF_AGC_RF 0x00000001
  134. #define FLD_OEF_AGC_IFVGA 0x00000002
  135. #define FLD_OEF_AGC_IF 0x00000004
  136. #define FLD_REG_BO_PUD 0x80000000
  137. #define FLD_IR_IRQ_STAT 0x40000000
  138. #define FLD_AUD_IRQ_STAT 0x20000000
  139. #define FLD_VID_IRQ_STAT 0x10000000
  140. /* Reserved [27:26] */
  141. #define FLD_IRQ_N_OUT_EN 0x02000000
  142. #define FLD_IRQ_N_POLAR 0x01000000
  143. /* Reserved [23:6] */
  144. #define FLD_OE_AUX_PLL_CLK 0x00000020
  145. #define FLD_OE_I2S_BCLK 0x00000010
  146. #define FLD_OE_I2S_WCLK 0x00000008
  147. #define FLD_OE_AGC_IF 0x00000004
  148. #define FLD_OE_AGC_IFVGA 0x00000002
  149. #define FLD_OE_AGC_RF 0x00000001
  150. /*****************************************************************************/
  151. #define AUD_IO_CTRL 0x124
  152. /* Reserved [31:8] */
  153. #define FLD_I2S_PORT_DIR 0x00000080
  154. #define FLD_I2S_OUT_SRC 0x00000040
  155. #define FLD_AUD_CHAN3_SRC 0x00000030
  156. #define FLD_AUD_CHAN2_SRC 0x0000000C
  157. #define FLD_AUD_CHAN1_SRC 0x00000003
  158. /*****************************************************************************/
  159. #define AUD_LOCK1 0x128
  160. #define FLD_AUD_LOCK_KI_SHIFT 0xC0000000
  161. #define FLD_AUD_LOCK_KD_SHIFT 0x30000000
  162. /* Reserved [27:25] */
  163. #define FLD_EN_AV_LOCK 0x01000000
  164. #define FLD_VID_COUNT 0x00FFFFFF
  165. /*****************************************************************************/
  166. #define AUD_LOCK2 0x12C
  167. #define FLD_AUD_LOCK_KI_MULT 0xF0000000
  168. #define FLD_AUD_LOCK_KD_MULT 0x0F000000
  169. /* Reserved [23:22] */
  170. #define FLD_AUD_LOCK_FREQ_SHIFT 0x00300000
  171. #define FLD_AUD_COUNT 0x000FFFFF
  172. /*****************************************************************************/
  173. #define AFE_DIAG_CTRL1 0x134
  174. /* Reserved [31:16] */
  175. #define FLD_CUV_DLY_LENGTH 0x0000FF00
  176. #define FLD_YC_DLY_LENGTH 0x000000FF
  177. /*****************************************************************************/
  178. /* Poalris redefine */
  179. #define AFE_DIAG_CTRL3 0x138
  180. /* Reserved [31:26] */
  181. #define FLD_AUD_DUAL_FLAG_POL 0x02000000
  182. #define FLD_VID_DUAL_FLAG_POL 0x01000000
  183. /* Reserved [23:23] */
  184. #define FLD_COL_CLAMP_DIS_CH1 0x00400000
  185. #define FLD_COL_CLAMP_DIS_CH2 0x00200000
  186. #define FLD_COL_CLAMP_DIS_CH3 0x00100000
  187. #define TEST_CTRL1 0x144
  188. /* Reserved [31:29] */
  189. #define FLD_LBIST_EN 0x10000000
  190. /* Reserved [27:10] */
  191. #define FLD_FI_BIST_INTR_R 0x0000200
  192. #define FLD_FI_BIST_INTR_L 0x0000100
  193. #define FLD_BIST_FAIL_AUD_PLL 0x0000080
  194. #define FLD_BIST_INTR_AUD_PLL 0x0000040
  195. #define FLD_BIST_FAIL_VID_PLL 0x0000020
  196. #define FLD_BIST_INTR_VID_PLL 0x0000010
  197. /* Reserved [3:1] */
  198. #define FLD_CIR_TEST_DIS 0x00000001
  199. /*****************************************************************************/
  200. #define TEST_CTRL2 0x148
  201. #define FLD_TSXCLK_POL_CTL 0x80000000
  202. #define FLD_ISO_CTL_SEL 0x40000000
  203. #define FLD_ISO_CTL_EN 0x20000000
  204. #define FLD_BIST_DEBUGZ 0x10000000
  205. #define FLD_AUD_BIST_TEST_H 0x0F000000
  206. /* Reserved [23:22] */
  207. #define FLD_FLTRN_BIST_TEST_H 0x00020000
  208. #define FLD_VID_BIST_TEST_H 0x00010000
  209. /* Reserved [19:17] */
  210. #define FLD_BIST_TEST_H 0x00010000
  211. /* Reserved [15:13] */
  212. #define FLD_TAB_EN 0x00001000
  213. /* Reserved [11:0] */
  214. /*****************************************************************************/
  215. #define BIST_STAT 0x14C
  216. #define FLD_AUD_BIST_FAIL_H 0xFFF00000
  217. #define FLD_FLTRN_BIST_FAIL_H 0x00180000
  218. #define FLD_VID_BIST_FAIL_H 0x00070000
  219. #define FLD_AUD_BIST_TST_DONE 0x0000FFF0
  220. #define FLD_FLTRN_BIST_TST_DONE 0x00000008
  221. #define FLD_VID_BIST_TST_DONE 0x00000007
  222. /*****************************************************************************/
  223. /* DirectIF registers definition have been moved to DIF_reg.h */
  224. /*****************************************************************************/
  225. #define MODE_CTRL 0x400
  226. #define FLD_AFD_PAL60_DIS 0x20000000
  227. #define FLD_AFD_FORCE_SECAM 0x10000000
  228. #define FLD_AFD_FORCE_PALNC 0x08000000
  229. #define FLD_AFD_FORCE_PAL 0x04000000
  230. #define FLD_AFD_PALM_SEL 0x03000000
  231. #define FLD_CKILL_MODE 0x00300000
  232. #define FLD_COMB_NOTCH_MODE 0x00c00000 /* bit[19:18] */
  233. #define FLD_CLR_LOCK_STAT 0x00020000
  234. #define FLD_FAST_LOCK_MD 0x00010000
  235. #define FLD_WCEN 0x00008000
  236. #define FLD_CAGCEN 0x00004000
  237. #define FLD_CKILLEN 0x00002000
  238. #define FLD_AUTO_SC_LOCK 0x00001000
  239. #define FLD_MAN_SC_FAST_LOCK 0x00000800
  240. #define FLD_INPUT_MODE 0x00000600
  241. #define FLD_AFD_ACQUIRE 0x00000100
  242. #define FLD_AFD_NTSC_SEL 0x00000080
  243. #define FLD_AFD_PAL_SEL 0x00000040
  244. #define FLD_ACFG_DIS 0x00000020
  245. #define FLD_SQ_PIXEL 0x00000010
  246. #define FLD_VID_FMT_SEL 0x0000000F
  247. /*****************************************************************************/
  248. #define OUT_CTRL1 0x404
  249. #define FLD_POLAR 0x7F000000
  250. /* Reserved [23] */
  251. #define FLD_RND_MODE 0x00600000
  252. #define FLD_VIPCLAMP_EN 0x00100000
  253. #define FLD_VIPBLANK_EN 0x00080000
  254. #define FLD_VIP_OPT_AL 0x00040000
  255. #define FLD_IDID0_SOURCE 0x00020000
  256. #define FLD_DCMODE 0x00010000
  257. #define FLD_CLK_GATING 0x0000C000
  258. #define FLD_CLK_INVERT 0x00002000
  259. #define FLD_HSFMT 0x00001000
  260. #define FLD_VALIDFMT 0x00000800
  261. #define FLD_ACTFMT 0x00000400
  262. #define FLD_SWAPRAW 0x00000200
  263. #define FLD_CLAMPRAW_EN 0x00000100
  264. #define FLD_BLUE_FIELD_EN 0x00000080
  265. #define FLD_BLUE_FIELD_ACT 0x00000040
  266. #define FLD_TASKBIT_VAL 0x00000020
  267. #define FLD_ANC_DATA_EN 0x00000010
  268. #define FLD_VBIHACTRAW_EN 0x00000008
  269. #define FLD_MODE10B 0x00000004
  270. #define FLD_OUT_MODE 0x00000003
  271. /*****************************************************************************/
  272. #define OUT_CTRL2 0x408
  273. #define FLD_AUD_GRP 0xC0000000
  274. #define FLD_SAMPLE_RATE 0x30000000
  275. #define FLD_AUD_ANC_EN 0x08000000
  276. #define FLD_EN_C 0x04000000
  277. #define FLD_EN_B 0x02000000
  278. #define FLD_EN_A 0x01000000
  279. /* Reserved [23:20] */
  280. #define FLD_IDID1_LSB 0x000C0000
  281. #define FLD_IDID0_LSB 0x00030000
  282. #define FLD_IDID1_MSB 0x0000FF00
  283. #define FLD_IDID0_MSB 0x000000FF
  284. /*****************************************************************************/
  285. #define GEN_STAT 0x40C
  286. #define FLD_VCR_DETECT 0x00800000
  287. #define FLD_SPECIAL_PLAY_N 0x00400000
  288. #define FLD_VPRES 0x00200000
  289. #define FLD_AGC_LOCK 0x00100000
  290. #define FLD_CSC_LOCK 0x00080000
  291. #define FLD_VLOCK 0x00040000
  292. #define FLD_SRC_LOCK 0x00020000
  293. #define FLD_HLOCK 0x00010000
  294. #define FLD_VSYNC_N 0x00008000
  295. #define FLD_SRC_FIFO_UFLOW 0x00004000
  296. #define FLD_SRC_FIFO_OFLOW 0x00002000
  297. #define FLD_FIELD 0x00001000
  298. #define FLD_AFD_FMT_STAT 0x00000F00
  299. #define FLD_MV_TYPE2_PAIR 0x00000080
  300. #define FLD_MV_T3CS 0x00000040
  301. #define FLD_MV_CS 0x00000020
  302. #define FLD_MV_PSP 0x00000010
  303. /* Reserved [3] */
  304. #define FLD_MV_CDAT 0x00000003
  305. /*****************************************************************************/
  306. #define INT_STAT_MASK 0x410
  307. #define FLD_COMB_3D_FIFO_MSK 0x80000000
  308. #define FLD_WSS_DAT_AVAIL_MSK 0x40000000
  309. #define FLD_GS2_DAT_AVAIL_MSK 0x20000000
  310. #define FLD_GS1_DAT_AVAIL_MSK 0x10000000
  311. #define FLD_CC_DAT_AVAIL_MSK 0x08000000
  312. #define FLD_VPRES_CHANGE_MSK 0x04000000
  313. #define FLD_MV_CHANGE_MSK 0x02000000
  314. #define FLD_END_VBI_EVEN_MSK 0x01000000
  315. #define FLD_END_VBI_ODD_MSK 0x00800000
  316. #define FLD_FMT_CHANGE_MSK 0x00400000
  317. #define FLD_VSYNC_TRAIL_MSK 0x00200000
  318. #define FLD_HLOCK_CHANGE_MSK 0x00100000
  319. #define FLD_VLOCK_CHANGE_MSK 0x00080000
  320. #define FLD_CSC_LOCK_CHANGE_MSK 0x00040000
  321. #define FLD_SRC_FIFO_UFLOW_MSK 0x00020000
  322. #define FLD_SRC_FIFO_OFLOW_MSK 0x00010000
  323. #define FLD_COMB_3D_FIFO_STAT 0x00008000
  324. #define FLD_WSS_DAT_AVAIL_STAT 0x00004000
  325. #define FLD_GS2_DAT_AVAIL_STAT 0x00002000
  326. #define FLD_GS1_DAT_AVAIL_STAT 0x00001000
  327. #define FLD_CC_DAT_AVAIL_STAT 0x00000800
  328. #define FLD_VPRES_CHANGE_STAT 0x00000400
  329. #define FLD_MV_CHANGE_STAT 0x00000200
  330. #define FLD_END_VBI_EVEN_STAT 0x00000100
  331. #define FLD_END_VBI_ODD_STAT 0x00000080
  332. #define FLD_FMT_CHANGE_STAT 0x00000040
  333. #define FLD_VSYNC_TRAIL_STAT 0x00000020
  334. #define FLD_HLOCK_CHANGE_STAT 0x00000010
  335. #define FLD_VLOCK_CHANGE_STAT 0x00000008
  336. #define FLD_CSC_LOCK_CHANGE_STAT 0x00000004
  337. #define FLD_SRC_FIFO_UFLOW_STAT 0x00000002
  338. #define FLD_SRC_FIFO_OFLOW_STAT 0x00000001
  339. /*****************************************************************************/
  340. #define LUMA_CTRL 0x414
  341. #define BRIGHTNESS_CTRL_BYTE 0x414
  342. #define CONTRAST_CTRL_BYTE 0x415
  343. #define LUMA_CTRL_BYTE_3 0x416
  344. #define FLD_LUMA_CORE_SEL 0x00C00000
  345. #define FLD_RANGE 0x00300000
  346. /* Reserved [19] */
  347. #define FLD_PEAK_EN 0x00040000
  348. #define FLD_PEAK_SEL 0x00030000
  349. #define FLD_CNTRST 0x0000FF00
  350. #define FLD_BRITE 0x000000FF
  351. /*****************************************************************************/
  352. #define HSCALE_CTRL 0x418
  353. #define FLD_HFILT 0x03000000
  354. #define FLD_HSCALE 0x00FFFFFF
  355. /*****************************************************************************/
  356. #define VSCALE_CTRL 0x41C
  357. #define FLD_LINE_AVG_DIS 0x01000000
  358. /* Reserved [23:20] */
  359. #define FLD_VS_INTRLACE 0x00080000
  360. #define FLD_VFILT 0x00070000
  361. /* Reserved [15:13] */
  362. #define FLD_VSCALE 0x00001FFF
  363. /*****************************************************************************/
  364. #define CHROMA_CTRL 0x420
  365. #define USAT_CTRL_BYTE 0x420
  366. #define VSAT_CTRL_BYTE 0x421
  367. #define HUE_CTRL_BYTE 0x422
  368. #define FLD_C_LPF_EN 0x20000000
  369. #define FLD_CHR_DELAY 0x1C000000
  370. #define FLD_C_CORE_SEL 0x03000000
  371. #define FLD_HUE 0x00FF0000
  372. #define FLD_VSAT 0x0000FF00
  373. #define FLD_USAT 0x000000FF
  374. /*****************************************************************************/
  375. #define VBI_LINE_CTRL1 0x424
  376. #define FLD_VBI_MD_LINE4 0xFF000000
  377. #define FLD_VBI_MD_LINE3 0x00FF0000
  378. #define FLD_VBI_MD_LINE2 0x0000FF00
  379. #define FLD_VBI_MD_LINE1 0x000000FF
  380. /*****************************************************************************/
  381. #define VBI_LINE_CTRL2 0x428
  382. #define FLD_VBI_MD_LINE8 0xFF000000
  383. #define FLD_VBI_MD_LINE7 0x00FF0000
  384. #define FLD_VBI_MD_LINE6 0x0000FF00
  385. #define FLD_VBI_MD_LINE5 0x000000FF
  386. /*****************************************************************************/
  387. #define VBI_LINE_CTRL3 0x42C
  388. #define FLD_VBI_MD_LINE12 0xFF000000
  389. #define FLD_VBI_MD_LINE11 0x00FF0000
  390. #define FLD_VBI_MD_LINE10 0x0000FF00
  391. #define FLD_VBI_MD_LINE9 0x000000FF
  392. /*****************************************************************************/
  393. #define VBI_LINE_CTRL4 0x430
  394. #define FLD_VBI_MD_LINE16 0xFF000000
  395. #define FLD_VBI_MD_LINE15 0x00FF0000
  396. #define FLD_VBI_MD_LINE14 0x0000FF00
  397. #define FLD_VBI_MD_LINE13 0x000000FF
  398. /*****************************************************************************/
  399. #define VBI_LINE_CTRL5 0x434
  400. #define FLD_VBI_MD_LINE17 0x000000FF
  401. /*****************************************************************************/
  402. #define VBI_FC_CFG 0x438
  403. #define FLD_FC_ALT2 0xFF000000
  404. #define FLD_FC_ALT1 0x00FF0000
  405. #define FLD_FC_ALT2_TYPE 0x0000F000
  406. #define FLD_FC_ALT1_TYPE 0x00000F00
  407. /* Reserved [7:1] */
  408. #define FLD_FC_SEARCH_MODE 0x00000001
  409. /*****************************************************************************/
  410. #define VBI_MISC_CFG1 0x43C
  411. #define FLD_TTX_PKTADRU 0xFFF00000
  412. #define FLD_TTX_PKTADRL 0x000FFF00
  413. /* Reserved [7:6] */
  414. #define FLD_MOJI_PACK_DIS 0x00000020
  415. #define FLD_VPS_DEC_DIS 0x00000010
  416. #define FLD_CRI_MARG_SCALE 0x0000000C
  417. #define FLD_EDGE_RESYNC_EN 0x00000002
  418. #define FLD_ADAPT_SLICE_DIS 0x00000001
  419. /*****************************************************************************/
  420. #define VBI_MISC_CFG2 0x440
  421. #define FLD_HAMMING_TYPE 0x0F000000
  422. /* Reserved [23:20] */
  423. #define FLD_WSS_FIFO_RST 0x00080000
  424. #define FLD_GS2_FIFO_RST 0x00040000
  425. #define FLD_GS1_FIFO_RST 0x00020000
  426. #define FLD_CC_FIFO_RST 0x00010000
  427. /* Reserved [15:12] */
  428. #define FLD_VBI3_SDID 0x00000F00
  429. #define FLD_VBI2_SDID 0x000000F0
  430. #define FLD_VBI1_SDID 0x0000000F
  431. /*****************************************************************************/
  432. #define VBI_PAY1 0x444
  433. #define FLD_GS1_FIFO_DAT 0xFF000000
  434. #define FLD_GS1_STAT 0x00FF0000
  435. #define FLD_CC_FIFO_DAT 0x0000FF00
  436. #define FLD_CC_STAT 0x000000FF
  437. /*****************************************************************************/
  438. #define VBI_PAY2 0x448
  439. #define FLD_WSS_FIFO_DAT 0xFF000000
  440. #define FLD_WSS_STAT 0x00FF0000
  441. #define FLD_GS2_FIFO_DAT 0x0000FF00
  442. #define FLD_GS2_STAT 0x000000FF
  443. /*****************************************************************************/
  444. #define VBI_CUST1_CFG1 0x44C
  445. /* Reserved [31] */
  446. #define FLD_VBI1_CRIWIN 0x7F000000
  447. #define FLD_VBI1_SLICE_DIST 0x00F00000
  448. #define FLD_VBI1_BITINC 0x000FFF00
  449. #define FLD_VBI1_HDELAY 0x000000FF
  450. /*****************************************************************************/
  451. #define VBI_CUST1_CFG2 0x450
  452. #define FLD_VBI1_FC_LENGTH 0x1F000000
  453. #define FLD_VBI1_FRAME_CODE 0x00FFFFFF
  454. /*****************************************************************************/
  455. #define VBI_CUST1_CFG3 0x454
  456. #define FLD_VBI1_HAM_EN 0x80000000
  457. #define FLD_VBI1_FIFO_MODE 0x70000000
  458. #define FLD_VBI1_FORMAT_TYPE 0x0F000000
  459. #define FLD_VBI1_PAYLD_LENGTH 0x00FF0000
  460. #define FLD_VBI1_CRI_LENGTH 0x0000F000
  461. #define FLD_VBI1_CRI_MARGIN 0x00000F00
  462. #define FLD_VBI1_CRI_TIME 0x000000FF
  463. /*****************************************************************************/
  464. #define VBI_CUST2_CFG1 0x458
  465. /* Reserved [31] */
  466. #define FLD_VBI2_CRIWIN 0x7F000000
  467. #define FLD_VBI2_SLICE_DIST 0x00F00000
  468. #define FLD_VBI2_BITINC 0x000FFF00
  469. #define FLD_VBI2_HDELAY 0x000000FF
  470. /*****************************************************************************/
  471. #define VBI_CUST2_CFG2 0x45C
  472. #define FLD_VBI2_FC_LENGTH 0x1F000000
  473. #define FLD_VBI2_FRAME_CODE 0x00FFFFFF
  474. /*****************************************************************************/
  475. #define VBI_CUST2_CFG3 0x460
  476. #define FLD_VBI2_HAM_EN 0x80000000
  477. #define FLD_VBI2_FIFO_MODE 0x70000000
  478. #define FLD_VBI2_FORMAT_TYPE 0x0F000000
  479. #define FLD_VBI2_PAYLD_LENGTH 0x00FF0000
  480. #define FLD_VBI2_CRI_LENGTH 0x0000F000
  481. #define FLD_VBI2_CRI_MARGIN 0x00000F00
  482. #define FLD_VBI2_CRI_TIME 0x000000FF
  483. /*****************************************************************************/
  484. #define VBI_CUST3_CFG1 0x464
  485. /* Reserved [31] */
  486. #define FLD_VBI3_CRIWIN 0x7F000000
  487. #define FLD_VBI3_SLICE_DIST 0x00F00000
  488. #define FLD_VBI3_BITINC 0x000FFF00
  489. #define FLD_VBI3_HDELAY 0x000000FF
  490. /*****************************************************************************/
  491. #define VBI_CUST3_CFG2 0x468
  492. #define FLD_VBI3_FC_LENGTH 0x1F000000
  493. #define FLD_VBI3_FRAME_CODE 0x00FFFFFF
  494. /*****************************************************************************/
  495. #define VBI_CUST3_CFG3 0x46C
  496. #define FLD_VBI3_HAM_EN 0x80000000
  497. #define FLD_VBI3_FIFO_MODE 0x70000000
  498. #define FLD_VBI3_FORMAT_TYPE 0x0F000000
  499. #define FLD_VBI3_PAYLD_LENGTH 0x00FF0000
  500. #define FLD_VBI3_CRI_LENGTH 0x0000F000
  501. #define FLD_VBI3_CRI_MARGIN 0x00000F00
  502. #define FLD_VBI3_CRI_TIME 0x000000FF
  503. /*****************************************************************************/
  504. #define HORIZ_TIM_CTRL 0x470
  505. #define FLD_BGDEL_CNT 0xFF000000
  506. /* Reserved [23:22] */
  507. #define FLD_HACTIVE_CNT 0x003FF000
  508. /* Reserved [11:10] */
  509. #define FLD_HBLANK_CNT 0x000003FF
  510. /*****************************************************************************/
  511. #define VERT_TIM_CTRL 0x474
  512. #define FLD_V656BLANK_CNT 0xFF000000
  513. /* Reserved [23:22] */
  514. #define FLD_VACTIVE_CNT 0x003FF000
  515. /* Reserved [11:10] */
  516. #define FLD_VBLANK_CNT 0x000003FF
  517. /*****************************************************************************/
  518. #define SRC_COMB_CFG 0x478
  519. #define FLD_CCOMB_2LN_CHECK 0x80000000
  520. #define FLD_CCOMB_3LN_EN 0x40000000
  521. #define FLD_CCOMB_2LN_EN 0x20000000
  522. #define FLD_CCOMB_3D_EN 0x10000000
  523. /* Reserved [27] */
  524. #define FLD_LCOMB_3LN_EN 0x04000000
  525. #define FLD_LCOMB_2LN_EN 0x02000000
  526. #define FLD_LCOMB_3D_EN 0x01000000
  527. #define FLD_LUMA_LPF_SEL 0x00C00000
  528. #define FLD_UV_LPF_SEL 0x00300000
  529. #define FLD_BLEND_SLOPE 0x000F0000
  530. #define FLD_CCOMB_REDUCE_EN 0x00008000
  531. /* Reserved [14:10] */
  532. #define FLD_SRC_DECIM_RATIO 0x000003FF
  533. /*****************************************************************************/
  534. #define CHROMA_VBIOFF_CFG 0x47C
  535. #define FLD_VBI_VOFFSET 0x1F000000
  536. /* Reserved [23:20] */
  537. #define FLD_SC_STEP 0x000FFFFF
  538. /*****************************************************************************/
  539. #define FIELD_COUNT 0x480
  540. #define FLD_FIELD_COUNT_FLD 0x000003FF
  541. /*****************************************************************************/
  542. #define MISC_TIM_CTRL 0x484
  543. #define FLD_DEBOUNCE_COUNT 0xC0000000
  544. #define FLD_VT_LINE_CNT_HYST 0x30000000
  545. /* Reserved [27] */
  546. #define FLD_AFD_STAT 0x07FF0000
  547. #define FLD_VPRES_VERT_EN 0x00008000
  548. /* Reserved [14:12] */
  549. #define FLD_HR32 0x00000800
  550. #define FLD_TDALGN 0x00000400
  551. #define FLD_TDFIELD 0x00000200
  552. /* Reserved [8:6] */
  553. #define FLD_TEMPDEC 0x0000003F
  554. /*****************************************************************************/
  555. #define DFE_CTRL1 0x488
  556. #define FLD_CLAMP_AUTO_EN 0x80000000
  557. #define FLD_AGC_AUTO_EN 0x40000000
  558. #define FLD_VGA_CRUSH_EN 0x20000000
  559. #define FLD_VGA_AUTO_EN 0x10000000
  560. #define FLD_VBI_GATE_EN 0x08000000
  561. #define FLD_CLAMP_LEVEL 0x07000000
  562. /* Reserved [23:22] */
  563. #define FLD_CLAMP_SKIP_CNT 0x00300000
  564. #define FLD_AGC_GAIN 0x000FFF00
  565. /* Reserved [7:6] */
  566. #define FLD_VGA_GAIN 0x0000003F
  567. /*****************************************************************************/
  568. #define DFE_CTRL2 0x48C
  569. #define FLD_VGA_ACQUIRE_RANGE 0x00FF0000
  570. #define FLD_VGA_TRACK_RANGE 0x0000FF00
  571. #define FLD_VGA_SYNC 0x000000FF
  572. /*****************************************************************************/
  573. #define DFE_CTRL3 0x490
  574. #define FLD_BP_PERCENT 0xFF000000
  575. #define FLD_DFT_THRESHOLD 0x00FF0000
  576. /* Reserved [15:12] */
  577. #define FLD_SYNC_WIDTH_SEL 0x00000600
  578. #define FLD_BP_LOOP_GAIN 0x00000300
  579. #define FLD_SYNC_LOOP_GAIN 0x000000C0
  580. /* Reserved [5:4] */
  581. #define FLD_AGC_LOOP_GAIN 0x0000000C
  582. #define FLD_DCC_LOOP_GAIN 0x00000003
  583. /*****************************************************************************/
  584. #define PLL_CTRL 0x494
  585. #define FLD_PLL_KD 0xFF000000
  586. #define FLD_PLL_KI 0x00FF0000
  587. #define FLD_PLL_MAX_OFFSET 0x0000FFFF
  588. /*****************************************************************************/
  589. #define HTL_CTRL 0x498
  590. /* Reserved [31:24] */
  591. #define FLD_AUTO_LOCK_SPD 0x00080000
  592. #define FLD_MAN_FAST_LOCK 0x00040000
  593. #define FLD_HTL_15K_EN 0x00020000
  594. #define FLD_HTL_500K_EN 0x00010000
  595. #define FLD_HTL_KD 0x0000FF00
  596. #define FLD_HTL_KI 0x000000FF
  597. /*****************************************************************************/
  598. #define COMB_CTRL 0x49C
  599. #define FLD_COMB_PHASE_LIMIT 0xFF000000
  600. #define FLD_CCOMB_ERR_LIMIT 0x00FF0000
  601. #define FLD_LUMA_THRESHOLD 0x0000FF00
  602. #define FLD_LCOMB_ERR_LIMIT 0x000000FF
  603. /*****************************************************************************/
  604. #define CRUSH_CTRL 0x4A0
  605. #define FLD_WTW_EN 0x00400000
  606. #define FLD_CRUSH_FREQ 0x00200000
  607. #define FLD_MAJ_SEL_EN 0x00100000
  608. #define FLD_MAJ_SEL 0x000C0000
  609. /* Reserved [17:15] */
  610. #define FLD_SYNC_TIP_REDUCE 0x00007E00
  611. /* Reserved [8:6] */
  612. #define FLD_SYNC_TIP_INC 0x0000003F
  613. /*****************************************************************************/
  614. #define SOFT_RST_CTRL 0x4A4
  615. #define FLD_VD_SOFT_RST 0x00008000
  616. /* Reserved [14:12] */
  617. #define FLD_REG_RST_MSK 0x00000800
  618. #define FLD_VOF_RST_MSK 0x00000400
  619. #define FLD_MVDET_RST_MSK 0x00000200
  620. #define FLD_VBI_RST_MSK 0x00000100
  621. #define FLD_SCALE_RST_MSK 0x00000080
  622. #define FLD_CHROMA_RST_MSK 0x00000040
  623. #define FLD_LUMA_RST_MSK 0x00000020
  624. #define FLD_VTG_RST_MSK 0x00000010
  625. #define FLD_YCSEP_RST_MSK 0x00000008
  626. #define FLD_SRC_RST_MSK 0x00000004
  627. #define FLD_DFE_RST_MSK 0x00000002
  628. /* Reserved [0] */
  629. /*****************************************************************************/
  630. #define MV_DT_CTRL1 0x4A8
  631. /* Reserved [31:29] */
  632. #define FLD_PSP_STOP_LINE 0x1F000000
  633. /* Reserved [23:21] */
  634. #define FLD_PSP_STRT_LINE 0x001F0000
  635. /* Reserved [15] */
  636. #define FLD_PSP_LLIMW 0x00007F00
  637. /* Reserved [7] */
  638. #define FLD_PSP_ULIMW 0x0000007F
  639. /*****************************************************************************/
  640. #define MV_DT_CTRL2 0x4AC
  641. #define FLD_CS_STOPWIN 0xFF000000
  642. #define FLD_CS_STRTWIN 0x00FF0000
  643. #define FLD_CS_WIDTH 0x0000FF00
  644. #define FLD_PSP_SPEC_VAL 0x000000FF
  645. /*****************************************************************************/
  646. #define MV_DT_CTRL3 0x4B0
  647. #define FLD_AUTO_RATE_DIS 0x80000000
  648. #define FLD_HLOCK_DIS 0x40000000
  649. #define FLD_SEL_FIELD_CNT 0x20000000
  650. #define FLD_CS_TYPE2_SEL 0x10000000
  651. #define FLD_CS_LINE_THRSH_SEL 0x08000000
  652. #define FLD_CS_ATHRESH_SEL 0x04000000
  653. #define FLD_PSP_SPEC_SEL 0x02000000
  654. #define FLD_PSP_LINES_SEL 0x01000000
  655. #define FLD_FIELD_CNT 0x00F00000
  656. #define FLD_CS_TYPE2_CNT 0x000FC000
  657. #define FLD_CS_LINE_CNT 0x00003F00
  658. #define FLD_CS_ATHRESH_LEV 0x000000FF
  659. /*****************************************************************************/
  660. #define CHIP_VERSION 0x4B4
  661. /* Cx231xx redefine */
  662. #define VERSION 0x4B4
  663. #define FLD_REV_ID 0x000000FF
  664. /*****************************************************************************/
  665. #define MISC_DIAG_CTRL 0x4B8
  666. /* Reserved [31:24] */
  667. #define FLD_SC_CONVERGE_THRESH 0x00FF0000
  668. #define FLD_CCOMB_ERR_LIMIT_3D 0x0000FF00
  669. #define FLD_LCOMB_ERR_LIMIT_3D 0x000000FF
  670. /*****************************************************************************/
  671. #define VBI_PASS_CTRL 0x4BC
  672. #define FLD_VBI_PASS_MD 0x00200000
  673. #define FLD_VBI_SETUP_DIS 0x00100000
  674. #define FLD_PASS_LINE_CTRL 0x000FFFFF
  675. /*****************************************************************************/
  676. /* Cx231xx redefine */
  677. #define VCR_DET_CTRL 0x4c0
  678. #define FLD_EN_FIELD_PHASE_DET 0x80000000
  679. #define FLD_EN_HEAD_SW_DET 0x40000000
  680. #define FLD_FIELD_PHASE_LENGTH 0x01FF0000
  681. /* Reserved [29:25] */
  682. #define FLD_FIELD_PHASE_DELAY 0x0000FF00
  683. #define FLD_FIELD_PHASE_LIMIT 0x000000F0
  684. #define FLD_HEAD_SW_DET_LIMIT 0x0000000F
  685. /*****************************************************************************/
  686. #define DL_CTL 0x800
  687. #define DL_CTL_ADDRESS_LOW 0x800 /* Byte 1 in DL_CTL */
  688. #define DL_CTL_ADDRESS_HIGH 0x801 /* Byte 2 in DL_CTL */
  689. #define DL_CTL_DATA 0x802 /* Byte 3 in DL_CTL */
  690. #define DL_CTL_CONTROL 0x803 /* Byte 4 in DL_CTL */
  691. /* Reserved [31:5] */
  692. #define FLD_START_8051 0x10000000
  693. #define FLD_DL_ENABLE 0x08000000
  694. #define FLD_DL_AUTO_INC 0x04000000
  695. #define FLD_DL_MAP 0x03000000
  696. /*****************************************************************************/
  697. #define STD_DET_STATUS 0x804
  698. #define FLD_SPARE_STATUS1 0xFF000000
  699. #define FLD_SPARE_STATUS0 0x00FF0000
  700. #define FLD_MOD_DET_STATUS1 0x0000FF00
  701. #define FLD_MOD_DET_STATUS0 0x000000FF
  702. /*****************************************************************************/
  703. #define AUD_BUILD_NUM 0x806
  704. #define AUD_VER_NUM 0x807
  705. #define STD_DET_CTL 0x808
  706. #define STD_DET_CTL_AUD_CTL 0x808 /* Byte 1 in STD_DET_CTL */
  707. #define STD_DET_CTL_PREF_MODE 0x809 /* Byte 2 in STD_DET_CTL */
  708. #define FLD_SPARE_CTL0 0xFF000000
  709. #define FLD_DIS_DBX 0x00800000
  710. #define FLD_DIS_BTSC 0x00400000
  711. #define FLD_DIS_NICAM_A2 0x00200000
  712. #define FLD_VIDEO_PRESENT 0x00100000
  713. #define FLD_DW8051_VIDEO_FORMAT 0x000F0000
  714. #define FLD_PREF_DEC_MODE 0x0000FF00
  715. #define FLD_AUD_CONFIG 0x000000FF
  716. /*****************************************************************************/
  717. #define DW8051_INT 0x80C
  718. #define FLD_VIDEO_PRESENT_CHANGE 0x80000000
  719. #define FLD_VIDEO_CHANGE 0x40000000
  720. #define FLD_RDS_READY 0x20000000
  721. #define FLD_AC97_INT 0x10000000
  722. #define FLD_NICAM_BIT_ERROR_TOO_HIGH 0x08000000
  723. #define FLD_NICAM_LOCK 0x04000000
  724. #define FLD_NICAM_UNLOCK 0x02000000
  725. #define FLD_DFT4_TH_CMP 0x01000000
  726. /* Reserved [23:22] */
  727. #define FLD_LOCK_IND_INT 0x00200000
  728. #define FLD_DFT3_TH_CMP 0x00100000
  729. #define FLD_DFT2_TH_CMP 0x00080000
  730. #define FLD_DFT1_TH_CMP 0x00040000
  731. #define FLD_FM2_DFT_TH_CMP 0x00020000
  732. #define FLD_FM1_DFT_TH_CMP 0x00010000
  733. #define FLD_VIDEO_PRESENT_EN 0x00008000
  734. #define FLD_VIDEO_CHANGE_EN 0x00004000
  735. #define FLD_RDS_READY_EN 0x00002000
  736. #define FLD_AC97_INT_EN 0x00001000
  737. #define FLD_NICAM_BIT_ERROR_TOO_HIGH_EN 0x00000800
  738. #define FLD_NICAM_LOCK_EN 0x00000400
  739. #define FLD_NICAM_UNLOCK_EN 0x00000200
  740. #define FLD_DFT4_TH_CMP_EN 0x00000100
  741. /* Reserved [7] */
  742. #define FLD_DW8051_INT6_CTL1 0x00000040
  743. #define FLD_DW8051_INT5_CTL1 0x00000020
  744. #define FLD_DW8051_INT4_CTL1 0x00000010
  745. #define FLD_DW8051_INT3_CTL1 0x00000008
  746. #define FLD_DW8051_INT2_CTL1 0x00000004
  747. #define FLD_DW8051_INT1_CTL1 0x00000002
  748. #define FLD_DW8051_INT0_CTL1 0x00000001
  749. /*****************************************************************************/
  750. #define GENERAL_CTL 0x810
  751. #define FLD_RDS_INT 0x80000000
  752. #define FLD_NBER_INT 0x40000000
  753. #define FLD_NLL_INT 0x20000000
  754. #define FLD_IFL_INT 0x10000000
  755. #define FLD_FDL_INT 0x08000000
  756. #define FLD_AFC_INT 0x04000000
  757. #define FLD_AMC_INT 0x02000000
  758. #define FLD_AC97_INT_CTL 0x01000000
  759. #define FLD_RDS_INT_DIS 0x00800000
  760. #define FLD_NBER_INT_DIS 0x00400000
  761. #define FLD_NLL_INT_DIS 0x00200000
  762. #define FLD_IFL_INT_DIS 0x00100000
  763. #define FLD_FDL_INT_DIS 0x00080000
  764. #define FLD_FC_INT_DIS 0x00040000
  765. #define FLD_AMC_INT_DIS 0x00020000
  766. #define FLD_AC97_INT_DIS 0x00010000
  767. #define FLD_REV_NUM 0x0000FF00
  768. /* Reserved [7:5] */
  769. #define FLD_DBX_SOFT_RESET_REG 0x00000010
  770. #define FLD_AD_SOFT_RESET_REG 0x00000008
  771. #define FLD_SRC_SOFT_RESET_REG 0x00000004
  772. #define FLD_CDMOD_SOFT_RESET 0x00000002
  773. #define FLD_8051_SOFT_RESET 0x00000001
  774. /*****************************************************************************/
  775. #define AAGC_CTL 0x814
  776. #define FLD_AFE_12DB_EN 0x80000000
  777. #define FLD_AAGC_DEFAULT_EN 0x40000000
  778. #define FLD_AAGC_DEFAULT 0x3F000000
  779. /* Reserved [23] */
  780. #define FLD_AAGC_GAIN 0x00600000
  781. #define FLD_AAGC_TH 0x001F0000
  782. /* Reserved [15:14] */
  783. #define FLD_AAGC_HYST2 0x00003F00
  784. /* Reserved [7:6] */
  785. #define FLD_AAGC_HYST1 0x0000003F
  786. /*****************************************************************************/
  787. #define IF_SRC_CTL 0x818
  788. #define FLD_DBX_BYPASS 0x80000000
  789. /* Reserved [30:25] */
  790. #define FLD_IF_SRC_MODE 0x01000000
  791. /* Reserved [23:18] */
  792. #define FLD_IF_SRC_PHASE_INC 0x0001FFFF
  793. /*****************************************************************************/
  794. #define ANALOG_DEMOD_CTL 0x81C
  795. #define FLD_ROT1_PHACC_PROG 0xFFFF0000
  796. /* Reserved [15] */
  797. #define FLD_FM1_DELAY_FIX 0x00007000
  798. #define FLD_PDF4_SHIFT 0x00000C00
  799. #define FLD_PDF3_SHIFT 0x00000300
  800. #define FLD_PDF2_SHIFT 0x000000C0
  801. #define FLD_PDF1_SHIFT 0x00000030
  802. #define FLD_FMBYPASS_MODE2 0x00000008
  803. #define FLD_FMBYPASS_MODE1 0x00000004
  804. #define FLD_NICAM_MODE 0x00000002
  805. #define FLD_BTSC_FMRADIO_MODE 0x00000001
  806. /*****************************************************************************/
  807. #define ROT_FREQ_CTL 0x820
  808. #define FLD_ROT3_PHACC_PROG 0xFFFF0000
  809. #define FLD_ROT2_PHACC_PROG 0x0000FFFF
  810. /*****************************************************************************/
  811. #define FM_CTL 0x824
  812. #define FLD_FM2_DC_FB_SHIFT 0xF0000000
  813. #define FLD_FM2_DC_INT_SHIFT 0x0F000000
  814. #define FLD_FM2_AFC_RESET 0x00800000
  815. #define FLD_FM2_DC_PASS_IN 0x00400000
  816. #define FLD_FM2_DAGC_SHIFT 0x00380000
  817. #define FLD_FM2_CORDIC_SHIFT 0x00070000
  818. #define FLD_FM1_DC_FB_SHIFT 0x0000F000
  819. #define FLD_FM1_DC_INT_SHIFT 0x00000F00
  820. #define FLD_FM1_AFC_RESET 0x00000080
  821. #define FLD_FM1_DC_PASS_IN 0x00000040
  822. #define FLD_FM1_DAGC_SHIFT 0x00000038
  823. #define FLD_FM1_CORDIC_SHIFT 0x00000007
  824. /*****************************************************************************/
  825. #define LPF_PDF_CTL 0x828
  826. /* Reserved [31:30] */
  827. #define FLD_LPF32_SHIFT1 0x30000000
  828. #define FLD_LPF32_SHIFT2 0x0C000000
  829. #define FLD_LPF160_SHIFTA 0x03000000
  830. #define FLD_LPF160_SHIFTB 0x00C00000
  831. #define FLD_LPF160_SHIFTC 0x00300000
  832. #define FLD_LPF32_COEF_SEL2 0x000C0000
  833. #define FLD_LPF32_COEF_SEL1 0x00030000
  834. #define FLD_LPF160_COEF_SELC 0x0000C000
  835. #define FLD_LPF160_COEF_SELB 0x00003000
  836. #define FLD_LPF160_COEF_SELA 0x00000C00
  837. #define FLD_LPF160_IN_EN_REG 0x00000300
  838. #define FLD_PDF4_PDF_SEL 0x000000C0
  839. #define FLD_PDF3_PDF_SEL 0x00000030
  840. #define FLD_PDF2_PDF_SEL 0x0000000C
  841. #define FLD_PDF1_PDF_SEL 0x00000003
  842. /*****************************************************************************/
  843. #define DFT1_CTL1 0x82C
  844. #define FLD_DFT1_DWELL 0xFFFF0000
  845. #define FLD_DFT1_FREQ 0x0000FFFF
  846. /*****************************************************************************/
  847. #define DFT1_CTL2 0x830
  848. #define FLD_DFT1_THRESHOLD 0xFFFFFF00
  849. #define FLD_DFT1_CMP_CTL 0x00000080
  850. #define FLD_DFT1_AVG 0x00000070
  851. /* Reserved [3:1] */
  852. #define FLD_DFT1_START 0x00000001
  853. /*****************************************************************************/
  854. #define DFT1_STATUS 0x834
  855. #define FLD_DFT1_DONE 0x80000000
  856. #define FLD_DFT1_TH_CMP_STAT 0x40000000
  857. #define FLD_DFT1_RESULT 0x3FFFFFFF
  858. /*****************************************************************************/
  859. #define DFT2_CTL1 0x838
  860. #define FLD_DFT2_DWELL 0xFFFF0000
  861. #define FLD_DFT2_FREQ 0x0000FFFF
  862. /*****************************************************************************/
  863. #define DFT2_CTL2 0x83C
  864. #define FLD_DFT2_THRESHOLD 0xFFFFFF00
  865. #define FLD_DFT2_CMP_CTL 0x00000080
  866. #define FLD_DFT2_AVG 0x00000070
  867. /* Reserved [3:1] */
  868. #define FLD_DFT2_START 0x00000001
  869. /*****************************************************************************/
  870. #define DFT2_STATUS 0x840
  871. #define FLD_DFT2_DONE 0x80000000
  872. #define FLD_DFT2_TH_CMP_STAT 0x40000000
  873. #define FLD_DFT2_RESULT 0x3FFFFFFF
  874. /*****************************************************************************/
  875. #define DFT3_CTL1 0x844
  876. #define FLD_DFT3_DWELL 0xFFFF0000
  877. #define FLD_DFT3_FREQ 0x0000FFFF
  878. /*****************************************************************************/
  879. #define DFT3_CTL2 0x848
  880. #define FLD_DFT3_THRESHOLD 0xFFFFFF00
  881. #define FLD_DFT3_CMP_CTL 0x00000080
  882. #define FLD_DFT3_AVG 0x00000070
  883. /* Reserved [3:1] */
  884. #define FLD_DFT3_START 0x00000001
  885. /*****************************************************************************/
  886. #define DFT3_STATUS 0x84C
  887. #define FLD_DFT3_DONE 0x80000000
  888. #define FLD_DFT3_TH_CMP_STAT 0x40000000
  889. #define FLD_DFT3_RESULT 0x3FFFFFFF
  890. /*****************************************************************************/
  891. #define DFT4_CTL1 0x850
  892. #define FLD_DFT4_DWELL 0xFFFF0000
  893. #define FLD_DFT4_FREQ 0x0000FFFF
  894. /*****************************************************************************/
  895. #define DFT4_CTL2 0x854
  896. #define FLD_DFT4_THRESHOLD 0xFFFFFF00
  897. #define FLD_DFT4_CMP_CTL 0x00000080
  898. #define FLD_DFT4_AVG 0x00000070
  899. /* Reserved [3:1] */
  900. #define FLD_DFT4_START 0x00000001
  901. /*****************************************************************************/
  902. #define DFT4_STATUS 0x858
  903. #define FLD_DFT4_DONE 0x80000000
  904. #define FLD_DFT4_TH_CMP_STAT 0x40000000
  905. #define FLD_DFT4_RESULT 0x3FFFFFFF
  906. /*****************************************************************************/
  907. #define AM_MTS_DET 0x85C
  908. #define FLD_AM_MTS_MODE 0x80000000
  909. /* Reserved [30:26] */
  910. #define FLD_AM_SUB 0x02000000
  911. #define FLD_AM_GAIN_EN 0x01000000
  912. /* Reserved [23:16] */
  913. #define FLD_AMMTS_GAIN_SCALE 0x0000E000
  914. #define FLD_MTS_PDF_SHIFT 0x00001800
  915. #define FLD_AM_REG_GAIN 0x00000700
  916. #define FLD_AGC_REF 0x000000FF
  917. /*****************************************************************************/
  918. #define ANALOG_MUX_CTL 0x860
  919. /* Reserved [31:29] */
  920. #define FLD_MUX21_SEL 0x10000000
  921. #define FLD_MUX20_SEL 0x08000000
  922. #define FLD_MUX19_SEL 0x04000000
  923. #define FLD_MUX18_SEL 0x02000000
  924. #define FLD_MUX17_SEL 0x01000000
  925. #define FLD_MUX16_SEL 0x00800000
  926. #define FLD_MUX15_SEL 0x00400000
  927. #define FLD_MUX14_SEL 0x00300000
  928. #define FLD_MUX13_SEL 0x000C0000
  929. #define FLD_MUX12_SEL 0x00020000
  930. #define FLD_MUX11_SEL 0x00018000
  931. #define FLD_MUX10_SEL 0x00004000
  932. #define FLD_MUX9_SEL 0x00002000
  933. #define FLD_MUX8_SEL 0x00001000
  934. #define FLD_MUX7_SEL 0x00000800
  935. #define FLD_MUX6_SEL 0x00000600
  936. #define FLD_MUX5_SEL 0x00000100
  937. #define FLD_MUX4_SEL 0x000000C0
  938. #define FLD_MUX3_SEL 0x00000030
  939. #define FLD_MUX2_SEL 0x0000000C
  940. #define FLD_MUX1_SEL 0x00000003
  941. /*****************************************************************************/
  942. /* Cx231xx redefine */
  943. #define DPLL_CTRL1 0x864
  944. #define DIG_PLL_CTL1 0x864
  945. #define FLD_PLL_STATUS 0x07000000
  946. #define FLD_BANDWIDTH_SELECT 0x00030000
  947. #define FLD_PLL_SHIFT_REG 0x00007000
  948. #define FLD_PHASE_SHIFT 0x000007FF
  949. /*****************************************************************************/
  950. /* Cx231xx redefine */
  951. #define DPLL_CTRL2 0x868
  952. #define DIG_PLL_CTL2 0x868
  953. #define FLD_PLL_UNLOCK_THR 0xFF000000
  954. #define FLD_PLL_LOCK_THR 0x00FF0000
  955. /* Reserved [15:8] */
  956. #define FLD_AM_PDF_SEL2 0x000000C0
  957. #define FLD_AM_PDF_SEL1 0x00000030
  958. #define FLD_DPLL_FSM_CTRL 0x0000000C
  959. /* Reserved [1] */
  960. #define FLD_PLL_PILOT_DET 0x00000001
  961. /*****************************************************************************/
  962. /* Cx231xx redefine */
  963. #define DPLL_CTRL3 0x86C
  964. #define DIG_PLL_CTL3 0x86C
  965. #define FLD_DISABLE_LOOP 0x01000000
  966. #define FLD_A1_DS1_SEL 0x000C0000
  967. #define FLD_A1_DS2_SEL 0x00030000
  968. #define FLD_A1_KI 0x0000FF00
  969. #define FLD_A1_KD 0x000000FF
  970. /*****************************************************************************/
  971. /* Cx231xx redefine */
  972. #define DPLL_CTRL4 0x870
  973. #define DIG_PLL_CTL4 0x870
  974. #define FLD_A2_DS1_SEL 0x000C0000
  975. #define FLD_A2_DS2_SEL 0x00030000
  976. #define FLD_A2_KI 0x0000FF00
  977. #define FLD_A2_KD 0x000000FF
  978. /*****************************************************************************/
  979. /* Cx231xx redefine */
  980. #define DPLL_CTRL5 0x874
  981. #define DIG_PLL_CTL5 0x874
  982. #define FLD_TRK_DS1_SEL 0x000C0000
  983. #define FLD_TRK_DS2_SEL 0x00030000
  984. #define FLD_TRK_KI 0x0000FF00
  985. #define FLD_TRK_KD 0x000000FF
  986. /*****************************************************************************/
  987. #define DEEMPH_GAIN_CTL 0x878
  988. #define FLD_DEEMPH2_GAIN 0xFFFF0000
  989. #define FLD_DEEMPH1_GAIN 0x0000FFFF
  990. /*****************************************************************************/
  991. /* Cx231xx redefine */
  992. #define DEEMPH_COEFF1 0x87C
  993. #define DEEMPH_COEF1 0x87C
  994. #define FLD_DEEMPH_B0 0xFFFF0000
  995. #define FLD_DEEMPH_A0 0x0000FFFF
  996. /*****************************************************************************/
  997. /* Cx231xx redefine */
  998. #define DEEMPH_COEFF2 0x880
  999. #define DEEMPH_COEF2 0x880
  1000. #define FLD_DEEMPH_B1 0xFFFF0000
  1001. #define FLD_DEEMPH_A1 0x0000FFFF
  1002. /*****************************************************************************/
  1003. #define DBX1_CTL1 0x884
  1004. #define FLD_DBX1_WBE_GAIN 0xFFFF0000
  1005. #define FLD_DBX1_IN_GAIN 0x0000FFFF
  1006. /*****************************************************************************/
  1007. #define DBX1_CTL2 0x888
  1008. #define FLD_DBX1_SE_BYPASS 0xFFFF0000
  1009. #define FLD_DBX1_SE_GAIN 0x0000FFFF
  1010. /*****************************************************************************/
  1011. #define DBX1_RMS_SE 0x88C
  1012. #define FLD_DBX1_RMS_WBE 0xFFFF0000
  1013. #define FLD_DBX1_RMS_SE_FLD 0x0000FFFF
  1014. /*****************************************************************************/
  1015. #define DBX2_CTL1 0x890
  1016. #define FLD_DBX2_WBE_GAIN 0xFFFF0000
  1017. #define FLD_DBX2_IN_GAIN 0x0000FFFF
  1018. /*****************************************************************************/
  1019. #define DBX2_CTL2 0x894
  1020. #define FLD_DBX2_SE_BYPASS 0xFFFF0000
  1021. #define FLD_DBX2_SE_GAIN 0x0000FFFF
  1022. /*****************************************************************************/
  1023. #define DBX2_RMS_SE 0x898
  1024. #define FLD_DBX2_RMS_WBE 0xFFFF0000
  1025. #define FLD_DBX2_RMS_SE_FLD 0x0000FFFF
  1026. /*****************************************************************************/
  1027. #define AM_FM_DIFF 0x89C
  1028. /* Reserved [31] */
  1029. #define FLD_FM_DIFF_OUT 0x7FFF0000
  1030. /* Reserved [15] */
  1031. #define FLD_AM_DIFF_OUT 0x00007FFF
  1032. /*****************************************************************************/
  1033. #define NICAM_FAW 0x8A0
  1034. #define FLD_FAWDETWINEND 0xFC000000
  1035. #define FLD_FAWDETWINSTR 0x03FF0000
  1036. /* Reserved [15:12] */
  1037. #define FLD_FAWDETTHRSHLD3 0x00000F00
  1038. #define FLD_FAWDETTHRSHLD2 0x000000F0
  1039. #define FLD_FAWDETTHRSHLD1 0x0000000F
  1040. /*****************************************************************************/
  1041. /* Cx231xx redefine */
  1042. #define DEEMPH_GAIN 0x8A4
  1043. #define NICAM_DEEMPHGAIN 0x8A4
  1044. /* Reserved [31:18] */
  1045. #define FLD_DEEMPHGAIN 0x0003FFFF
  1046. /*****************************************************************************/
  1047. /* Cx231xx redefine */
  1048. #define DEEMPH_NUMER1 0x8A8
  1049. #define NICAM_DEEMPHNUMER1 0x8A8
  1050. /* Reserved [31:18] */
  1051. #define FLD_DEEMPHNUMER1 0x0003FFFF
  1052. /*****************************************************************************/
  1053. /* Cx231xx redefine */
  1054. #define DEEMPH_NUMER2 0x8AC
  1055. #define NICAM_DEEMPHNUMER2 0x8AC
  1056. /* Reserved [31:18] */
  1057. #define FLD_DEEMPHNUMER2 0x0003FFFF
  1058. /*****************************************************************************/
  1059. /* Cx231xx redefine */
  1060. #define DEEMPH_DENOM1 0x8B0
  1061. #define NICAM_DEEMPHDENOM1 0x8B0
  1062. /* Reserved [31:18] */
  1063. #define FLD_DEEMPHDENOM1 0x0003FFFF
  1064. /*****************************************************************************/
  1065. /* Cx231xx redefine */
  1066. #define DEEMPH_DENOM2 0x8B4
  1067. #define NICAM_DEEMPHDENOM2 0x8B4
  1068. /* Reserved [31:18] */
  1069. #define FLD_DEEMPHDENOM2 0x0003FFFF
  1070. /*****************************************************************************/
  1071. #define NICAM_ERRLOG_CTL1 0x8B8
  1072. /* Reserved [31:28] */
  1073. #define FLD_ERRINTRPTTHSHLD1 0x0FFF0000
  1074. /* Reserved [15:12] */
  1075. #define FLD_ERRLOGPERIOD 0x00000FFF
  1076. /*****************************************************************************/
  1077. #define NICAM_ERRLOG_CTL2 0x8BC
  1078. /* Reserved [31:28] */
  1079. #define FLD_ERRINTRPTTHSHLD3 0x0FFF0000
  1080. /* Reserved [15:12] */
  1081. #define FLD_ERRINTRPTTHSHLD2 0x00000FFF
  1082. /*****************************************************************************/
  1083. #define NICAM_ERRLOG_STS1 0x8C0
  1084. /* Reserved [31:28] */
  1085. #define FLD_ERRLOG2 0x0FFF0000
  1086. /* Reserved [15:12] */
  1087. #define FLD_ERRLOG1 0x00000FFF
  1088. /*****************************************************************************/
  1089. #define NICAM_ERRLOG_STS2 0x8C4
  1090. /* Reserved [31:12] */
  1091. #define FLD_ERRLOG3 0x00000FFF
  1092. /*****************************************************************************/
  1093. #define NICAM_STATUS 0x8C8
  1094. /* Reserved [31:20] */
  1095. #define FLD_NICAM_CIB 0x000C0000
  1096. #define FLD_NICAM_LOCK_STAT 0x00020000
  1097. #define FLD_NICAM_MUTE 0x00010000
  1098. #define FLD_NICAMADDIT_DATA 0x0000FFE0
  1099. #define FLD_NICAMCNTRL 0x0000001F
  1100. /*****************************************************************************/
  1101. #define DEMATRIX_CTL 0x8CC
  1102. #define FLD_AC97_IN_SHIFT 0xF0000000
  1103. #define FLD_I2S_IN_SHIFT 0x0F000000
  1104. #define FLD_DEMATRIX_SEL_CTL 0x00FF0000
  1105. /* Reserved [15:11] */
  1106. #define FLD_DMTRX_BYPASS 0x00000400
  1107. #define FLD_DEMATRIX_MODE 0x00000300
  1108. /* Reserved [7:6] */
  1109. #define FLD_PH_DBX_SEL 0x00000020
  1110. #define FLD_PH_CH_SEL 0x00000010
  1111. #define FLD_PHASE_FIX 0x0000000F
  1112. /*****************************************************************************/
  1113. #define PATH1_CTL1 0x8D0
  1114. /* Reserved [31:29] */
  1115. #define FLD_PATH1_MUTE_CTL 0x1F000000
  1116. /* Reserved [23:22] */
  1117. #define FLD_PATH1_AVC_CG 0x00300000
  1118. #define FLD_PATH1_AVC_RT 0x000F0000
  1119. #define FLD_PATH1_AVC_AT 0x0000F000
  1120. #define FLD_PATH1_AVC_STEREO 0x00000800
  1121. #define FLD_PATH1_AVC_CR 0x00000700
  1122. #define FLD_PATH1_AVC_RMS_CON 0x000000F0
  1123. #define FLD_PATH1_SEL_CTL 0x0000000F
  1124. /*****************************************************************************/
  1125. #define PATH1_VOL_CTL 0x8D4
  1126. #define FLD_PATH1_AVC_THRESHOLD 0x7FFF0000
  1127. #define FLD_PATH1_BAL_LEFT 0x00008000
  1128. #define FLD_PATH1_BAL_LEVEL 0x00007F00
  1129. #define FLD_PATH1_VOLUME 0x000000FF
  1130. /*****************************************************************************/
  1131. #define PATH1_EQ_CTL 0x8D8
  1132. /* Reserved [31:30] */
  1133. #define FLD_PATH1_EQ_TREBLE_VOL 0x3F000000
  1134. /* Reserved [23:22] */
  1135. #define FLD_PATH1_EQ_MID_VOL 0x003F0000
  1136. /* Reserved [15:14] */
  1137. #define FLD_PATH1_EQ_BASS_VOL 0x00003F00
  1138. /* Reserved [7:1] */
  1139. #define FLD_PATH1_EQ_BAND_SEL 0x00000001
  1140. /*****************************************************************************/
  1141. #define PATH1_SC_CTL 0x8DC
  1142. #define FLD_PATH1_SC_THRESHOLD 0x7FFF0000
  1143. #define FLD_PATH1_SC_RT 0x0000F000
  1144. #define FLD_PATH1_SC_AT 0x00000F00
  1145. #define FLD_PATH1_SC_STEREO 0x00000080
  1146. #define FLD_PATH1_SC_CR 0x00000070
  1147. #define FLD_PATH1_SC_RMS_CON 0x0000000F
  1148. /*****************************************************************************/
  1149. #define PATH2_CTL1 0x8E0
  1150. /* Reserved [31:26] */
  1151. #define FLD_PATH2_MUTE_CTL 0x03000000
  1152. /* Reserved [23:22] */
  1153. #define FLD_PATH2_AVC_CG 0x00300000
  1154. #define FLD_PATH2_AVC_RT 0x000F0000
  1155. #define FLD_PATH2_AVC_AT 0x0000F000
  1156. #define FLD_PATH2_AVC_STEREO 0x00000800
  1157. #define FLD_PATH2_AVC_CR 0x00000700
  1158. #define FLD_PATH2_AVC_RMS_CON 0x000000F0
  1159. #define FLD_PATH2_SEL_CTL 0x0000000F
  1160. /*****************************************************************************/
  1161. #define PATH2_VOL_CTL 0x8E4
  1162. #define FLD_PATH2_AVC_THRESHOLD 0xFFFF0000
  1163. #define FLD_PATH2_BAL_LEFT 0x00008000
  1164. #define FLD_PATH2_BAL_LEVEL 0x00007F00
  1165. #define FLD_PATH2_VOLUME 0x000000FF
  1166. /*****************************************************************************/
  1167. #define PATH2_EQ_CTL 0x8E8
  1168. /* Reserved [31:30] */
  1169. #define FLD_PATH2_EQ_TREBLE_VOL 0x3F000000
  1170. /* Reserved [23:22] */
  1171. #define FLD_PATH2_EQ_MID_VOL 0x003F0000
  1172. /* Reserved [15:14] */
  1173. #define FLD_PATH2_EQ_BASS_VOL 0x00003F00
  1174. /* Reserved [7:1] */
  1175. #define FLD_PATH2_EQ_BAND_SEL 0x00000001
  1176. /*****************************************************************************/
  1177. #define PATH2_SC_CTL 0x8EC
  1178. #define FLD_PATH2_SC_THRESHOLD 0xFFFF0000
  1179. #define FLD_PATH2_SC_RT 0x0000F000
  1180. #define FLD_PATH2_SC_AT 0x00000F00
  1181. #define FLD_PATH2_SC_STEREO 0x00000080
  1182. #define FLD_PATH2_SC_CR 0x00000070
  1183. #define FLD_PATH2_SC_RMS_CON 0x0000000F
  1184. /*****************************************************************************/
  1185. #define SRC_CTL 0x8F0
  1186. #define FLD_SRC_STATUS 0xFFFFFF00
  1187. #define FLD_FIFO_LF_EN 0x000000FC
  1188. #define FLD_BYPASS_LI 0x00000002
  1189. #define FLD_BYPASS_PF 0x00000001
  1190. /*****************************************************************************/
  1191. #define SRC_LF_COEF 0x8F4
  1192. #define FLD_LOOP_FILTER_COEF2 0xFFFF0000
  1193. #define FLD_LOOP_FILTER_COEF1 0x0000FFFF
  1194. /*****************************************************************************/
  1195. #define SRC1_CTL 0x8F8
  1196. /* Reserved [31:28] */
  1197. #define FLD_SRC1_FIFO_RD_TH 0x0F000000
  1198. /* Reserved [23:18] */
  1199. #define FLD_SRC1_PHASE_INC 0x0003FFFF
  1200. /*****************************************************************************/
  1201. #define SRC2_CTL 0x8FC
  1202. /* Reserved [31:28] */
  1203. #define FLD_SRC2_FIFO_RD_TH 0x0F000000
  1204. /* Reserved [23:18] */
  1205. #define FLD_SRC2_PHASE_INC 0x0003FFFF
  1206. /*****************************************************************************/
  1207. #define SRC3_CTL 0x900
  1208. /* Reserved [31:28] */
  1209. #define FLD_SRC3_FIFO_RD_TH 0x0F000000
  1210. /* Reserved [23:18] */
  1211. #define FLD_SRC3_PHASE_INC 0x0003FFFF
  1212. /*****************************************************************************/
  1213. #define SRC4_CTL 0x904
  1214. /* Reserved [31:28] */
  1215. #define FLD_SRC4_FIFO_RD_TH 0x0F000000
  1216. /* Reserved [23:18] */
  1217. #define FLD_SRC4_PHASE_INC 0x0003FFFF
  1218. /*****************************************************************************/
  1219. #define SRC5_CTL 0x908
  1220. /* Reserved [31:28] */
  1221. #define FLD_SRC5_FIFO_RD_TH 0x0F000000
  1222. /* Reserved [23:18] */
  1223. #define FLD_SRC5_PHASE_INC 0x0003FFFF
  1224. /*****************************************************************************/
  1225. #define SRC6_CTL 0x90C
  1226. /* Reserved [31:28] */
  1227. #define FLD_SRC6_FIFO_RD_TH 0x0F000000
  1228. /* Reserved [23:18] */
  1229. #define FLD_SRC6_PHASE_INC 0x0003FFFF
  1230. /*****************************************************************************/
  1231. #define BAND_OUT_SEL 0x910
  1232. #define FLD_SRC6_IN_SEL 0xC0000000
  1233. #define FLD_SRC6_CLK_SEL 0x30000000
  1234. #define FLD_SRC5_IN_SEL 0x0C000000
  1235. #define FLD_SRC5_CLK_SEL 0x03000000
  1236. #define FLD_SRC4_IN_SEL 0x00C00000
  1237. #define FLD_SRC4_CLK_SEL 0x00300000
  1238. #define FLD_SRC3_IN_SEL 0x000C0000
  1239. #define FLD_SRC3_CLK_SEL 0x00030000
  1240. #define FLD_BASEBAND_BYPASS_CTL 0x0000FF00
  1241. #define FLD_AC97_SRC_SEL 0x000000C0
  1242. #define FLD_I2S_SRC_SEL 0x00000030
  1243. #define FLD_PARALLEL2_SRC_SEL 0x0000000C
  1244. #define FLD_PARALLEL1_SRC_SEL 0x00000003
  1245. /*****************************************************************************/
  1246. #define I2S_IN_CTL 0x914
  1247. /* Reserved [31:11] */
  1248. #define FLD_I2S_UP2X_BW20K 0x00000400
  1249. #define FLD_I2S_UP2X_BYPASS 0x00000200
  1250. #define FLD_I2S_IN_MASTER_MODE 0x00000100
  1251. #define FLD_I2S_IN_SONY_MODE 0x00000080
  1252. #define FLD_I2S_IN_RIGHT_JUST 0x00000040
  1253. #define FLD_I2S_IN_WS_SEL 0x00000020
  1254. #define FLD_I2S_IN_BCN_DEL 0x0000001F
  1255. /*****************************************************************************/
  1256. #define I2S_OUT_CTL 0x918
  1257. /* Reserved [31:17] */
  1258. #define FLD_I2S_OUT_SOFT_RESET_EN 0x00010000
  1259. /* Reserved [15:9] */
  1260. #define FLD_I2S_OUT_MASTER_MODE 0x00000100
  1261. #define FLD_I2S_OUT_SONY_MODE 0x00000080
  1262. #define FLD_I2S_OUT_RIGHT_JUST 0x00000040
  1263. #define FLD_I2S_OUT_WS_SEL 0x00000020
  1264. #define FLD_I2S_OUT_BCN_DEL 0x0000001F
  1265. /*****************************************************************************/
  1266. #define AC97_CTL 0x91C
  1267. /* Reserved [31:26] */
  1268. #define FLD_AC97_UP2X_BW20K 0x02000000
  1269. #define FLD_AC97_UP2X_BYPASS 0x01000000
  1270. /* Reserved [23:17] */
  1271. #define FLD_AC97_RST_ACL 0x00010000
  1272. /* Reserved [15:9] */
  1273. #define FLD_AC97_WAKE_UP_SYNC 0x00000100
  1274. /* Reserved [7:1] */
  1275. #define FLD_AC97_SHUTDOWN 0x00000001
  1276. /* Cx231xx redefine */
  1277. #define QPSK_IAGC_CTL1 0x94c
  1278. #define QPSK_IAGC_CTL2 0x950
  1279. #define QPSK_FEPR_FREQ 0x954
  1280. #define QPSK_BTL_CTL1 0x958
  1281. #define QPSK_BTL_CTL2 0x95c
  1282. #define QPSK_CTL_CTL1 0x960
  1283. #define QPSK_CTL_CTL2 0x964
  1284. #define QPSK_MF_FAGC_CTL 0x968
  1285. #define QPSK_EQ_CTL 0x96c
  1286. #define QPSK_LOCK_CTL 0x970
  1287. /*****************************************************************************/
  1288. #define FM1_DFT_CTL 0x9A8
  1289. #define FLD_FM1_DFT_THRESHOLD 0xFFFF0000
  1290. /* Reserved [15:8] */
  1291. #define FLD_FM1_DFT_CMP_CTL 0x00000080
  1292. #define FLD_FM1_DFT_AVG 0x00000070
  1293. /* Reserved [3:1] */
  1294. #define FLD_FM1_DFT_START 0x00000001
  1295. /*****************************************************************************/
  1296. #define FM1_DFT_STATUS 0x9AC
  1297. #define FLD_FM1_DFT_DONE 0x80000000
  1298. /* Reserved [30:19] */
  1299. #define FLD_FM_DFT_TH_CMP 0x00040000
  1300. #define FLD_FM1_DFT 0x0003FFFF
  1301. /*****************************************************************************/
  1302. #define FM2_DFT_CTL 0x9B0
  1303. #define FLD_FM2_DFT_THRESHOLD 0xFFFF0000
  1304. /* Reserved [15:8] */
  1305. #define FLD_FM2_DFT_CMP_CTL 0x00000080
  1306. #define FLD_FM2_DFT_AVG 0x00000070
  1307. /* Reserved [3:1] */
  1308. #define FLD_FM2_DFT_START 0x00000001
  1309. /*****************************************************************************/
  1310. #define FM2_DFT_STATUS 0x9B4
  1311. #define FLD_FM2_DFT_DONE 0x80000000
  1312. /* Reserved [30:19] */
  1313. #define FLD_FM2_DFT_TH_CMP_STAT 0x00040000
  1314. #define FLD_FM2_DFT 0x0003FFFF
  1315. /*****************************************************************************/
  1316. /* Cx231xx redefine */
  1317. #define AAGC_STATUS_REG 0x9B8
  1318. #define AAGC_STATUS 0x9B8
  1319. /* Reserved [31:27] */
  1320. #define FLD_FM2_DAGC_OUT 0x07000000
  1321. /* Reserved [23:19] */
  1322. #define FLD_FM1_DAGC_OUT 0x00070000
  1323. /* Reserved [15:6] */
  1324. #define FLD_AFE_VGA_OUT 0x0000003F
  1325. /*****************************************************************************/
  1326. #define MTS_GAIN_STATUS 0x9BC
  1327. /* Reserved [31:14] */
  1328. #define FLD_MTS_GAIN 0x00003FFF
  1329. #define RDS_OUT 0x9C0
  1330. #define FLD_RDS_Q 0xFFFF0000
  1331. #define FLD_RDS_I 0x0000FFFF
  1332. /*****************************************************************************/
  1333. #define AUTOCONFIG_REG 0x9C4
  1334. /* Reserved [31:4] */
  1335. #define FLD_AUTOCONFIG_MODE 0x0000000F
  1336. #define FM_AFC 0x9C8
  1337. #define FLD_FM2_AFC 0xFFFF0000
  1338. #define FLD_FM1_AFC 0x0000FFFF
  1339. /*****************************************************************************/
  1340. /* Cx231xx redefine */
  1341. #define NEW_SPARE 0x9CC
  1342. #define NEW_SPARE_REG 0x9CC
  1343. /*****************************************************************************/
  1344. #define DBX_ADJ 0x9D0
  1345. /* Reserved [31:28] */
  1346. #define FLD_DBX2_ADJ 0x0FFF0000
  1347. /* Reserved [15:12] */
  1348. #define FLD_DBX1_ADJ 0x00000FFF
  1349. #define VID_FMT_AUTO 0
  1350. #define VID_FMT_NTSC_M 1
  1351. #define VID_FMT_NTSC_J 2
  1352. #define VID_FMT_NTSC_443 3
  1353. #define VID_FMT_PAL_BDGHI 4
  1354. #define VID_FMT_PAL_M 5
  1355. #define VID_FMT_PAL_N 6
  1356. #define VID_FMT_PAL_NC 7
  1357. #define VID_FMT_PAL_60 8
  1358. #define VID_FMT_SECAM 12
  1359. #define VID_FMT_SECAM_60 13
  1360. #define INPUT_MODE_CVBS_0 0 /* INPUT_MODE_VALUE(0) */
  1361. #define INPUT_MODE_YC_1 1 /* INPUT_MODE_VALUE(1) */
  1362. #define INPUT_MODE_YC2_2 2 /* INPUT_MODE_VALUE(2) */
  1363. #define INPUT_MODE_YUV_3 3 /* INPUT_MODE_VALUE(3) */
  1364. #define LUMA_LPF_LOW_BANDPASS 0 /* 0.6Mhz lowpass filter bandwidth */
  1365. #define LUMA_LPF_MEDIUM_BANDPASS 1 /* 1.0Mhz lowpass filter bandwidth */
  1366. #define LUMA_LPF_HIGH_BANDPASS 2 /* 1.5Mhz lowpass filter bandwidth */
  1367. #define UV_LPF_LOW_BANDPASS 0 /* 0.6Mhz lowpass filter bandwidth */
  1368. #define UV_LPF_MEDIUM_BANDPASS 1 /* 1.0Mhz lowpass filter bandwidth */
  1369. #define UV_LPF_HIGH_BANDPASS 2 /* 1.5Mhz lowpass filter bandwidth */
  1370. #define TWO_TAP_FILT 0
  1371. #define THREE_TAP_FILT 1
  1372. #define FOUR_TAP_FILT 2
  1373. #define FIVE_TAP_FILT 3
  1374. #define AUD_CHAN_SRC_PARALLEL 0
  1375. #define AUD_CHAN_SRC_I2S_INPUT 1
  1376. #define AUD_CHAN_SRC_FLATIRON 2
  1377. #define AUD_CHAN_SRC_PARALLEL3 3
  1378. #define OUT_MODE_601 0
  1379. #define OUT_MODE_656 1
  1380. #define OUT_MODE_VIP11 2
  1381. #define OUT_MODE_VIP20 3
  1382. #define PHASE_INC_49MHZ 0x0DF22
  1383. #define PHASE_INC_56MHZ 0x0FA5B
  1384. #define PHASE_INC_28MHZ 0x010000
  1385. #endif