dmaengine.h 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902
  1. /*
  2. * Copyright(c) 2004 - 2006 Intel Corporation. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the Free
  6. * Software Foundation; either version 2 of the License, or (at your option)
  7. * any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc., 59
  16. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called COPYING.
  20. */
  21. #ifndef DMAENGINE_H
  22. #define DMAENGINE_H
  23. #include <linux/device.h>
  24. #include <linux/uio.h>
  25. #include <linux/scatterlist.h>
  26. #include <linux/bitmap.h>
  27. #include <asm/page.h>
  28. /**
  29. * typedef dma_cookie_t - an opaque DMA cookie
  30. *
  31. * if dma_cookie_t is >0 it's a DMA request cookie, <0 it's an error code
  32. */
  33. typedef s32 dma_cookie_t;
  34. #define DMA_MIN_COOKIE 1
  35. #define DMA_MAX_COOKIE INT_MAX
  36. #define dma_submit_error(cookie) ((cookie) < 0 ? 1 : 0)
  37. /**
  38. * enum dma_status - DMA transaction status
  39. * @DMA_SUCCESS: transaction completed successfully
  40. * @DMA_IN_PROGRESS: transaction not yet processed
  41. * @DMA_PAUSED: transaction is paused
  42. * @DMA_ERROR: transaction failed
  43. */
  44. enum dma_status {
  45. DMA_SUCCESS,
  46. DMA_IN_PROGRESS,
  47. DMA_PAUSED,
  48. DMA_ERROR,
  49. };
  50. /**
  51. * enum dma_transaction_type - DMA transaction types/indexes
  52. *
  53. * Note: The DMA_ASYNC_TX capability is not to be set by drivers. It is
  54. * automatically set as dma devices are registered.
  55. */
  56. enum dma_transaction_type {
  57. DMA_MEMCPY,
  58. DMA_XOR,
  59. DMA_PQ,
  60. DMA_XOR_VAL,
  61. DMA_PQ_VAL,
  62. DMA_MEMSET,
  63. DMA_INTERRUPT,
  64. DMA_SG,
  65. DMA_PRIVATE,
  66. DMA_ASYNC_TX,
  67. DMA_SLAVE,
  68. DMA_CYCLIC,
  69. };
  70. /* last transaction type for creation of the capabilities mask */
  71. #define DMA_TX_TYPE_END (DMA_CYCLIC + 1)
  72. /**
  73. * enum dma_transfer_direction - dma transfer mode and direction indicator
  74. * @DMA_MEM_TO_MEM: Async/Memcpy mode
  75. * @DMA_MEM_TO_DEV: Slave mode & From Memory to Device
  76. * @DMA_DEV_TO_MEM: Slave mode & From Device to Memory
  77. * @DMA_DEV_TO_DEV: Slave mode & From Device to Device
  78. */
  79. enum dma_transfer_direction {
  80. DMA_MEM_TO_MEM,
  81. DMA_MEM_TO_DEV,
  82. DMA_DEV_TO_MEM,
  83. DMA_DEV_TO_DEV,
  84. };
  85. /**
  86. * enum dma_ctrl_flags - DMA flags to augment operation preparation,
  87. * control completion, and communicate status.
  88. * @DMA_PREP_INTERRUPT - trigger an interrupt (callback) upon completion of
  89. * this transaction
  90. * @DMA_CTRL_ACK - if clear, the descriptor cannot be reused until the client
  91. * acknowledges receipt, i.e. has has a chance to establish any dependency
  92. * chains
  93. * @DMA_COMPL_SKIP_SRC_UNMAP - set to disable dma-unmapping the source buffer(s)
  94. * @DMA_COMPL_SKIP_DEST_UNMAP - set to disable dma-unmapping the destination(s)
  95. * @DMA_COMPL_SRC_UNMAP_SINGLE - set to do the source dma-unmapping as single
  96. * (if not set, do the source dma-unmapping as page)
  97. * @DMA_COMPL_DEST_UNMAP_SINGLE - set to do the destination dma-unmapping as single
  98. * (if not set, do the destination dma-unmapping as page)
  99. * @DMA_PREP_PQ_DISABLE_P - prevent generation of P while generating Q
  100. * @DMA_PREP_PQ_DISABLE_Q - prevent generation of Q while generating P
  101. * @DMA_PREP_CONTINUE - indicate to a driver that it is reusing buffers as
  102. * sources that were the result of a previous operation, in the case of a PQ
  103. * operation it continues the calculation with new sources
  104. * @DMA_PREP_FENCE - tell the driver that subsequent operations depend
  105. * on the result of this operation
  106. */
  107. enum dma_ctrl_flags {
  108. DMA_PREP_INTERRUPT = (1 << 0),
  109. DMA_CTRL_ACK = (1 << 1),
  110. DMA_COMPL_SKIP_SRC_UNMAP = (1 << 2),
  111. DMA_COMPL_SKIP_DEST_UNMAP = (1 << 3),
  112. DMA_COMPL_SRC_UNMAP_SINGLE = (1 << 4),
  113. DMA_COMPL_DEST_UNMAP_SINGLE = (1 << 5),
  114. DMA_PREP_PQ_DISABLE_P = (1 << 6),
  115. DMA_PREP_PQ_DISABLE_Q = (1 << 7),
  116. DMA_PREP_CONTINUE = (1 << 8),
  117. DMA_PREP_FENCE = (1 << 9),
  118. };
  119. /**
  120. * enum dma_ctrl_cmd - DMA operations that can optionally be exercised
  121. * on a running channel.
  122. * @DMA_TERMINATE_ALL: terminate all ongoing transfers
  123. * @DMA_PAUSE: pause ongoing transfers
  124. * @DMA_RESUME: resume paused transfer
  125. * @DMA_SLAVE_CONFIG: this command is only implemented by DMA controllers
  126. * that need to runtime reconfigure the slave channels (as opposed to passing
  127. * configuration data in statically from the platform). An additional
  128. * argument of struct dma_slave_config must be passed in with this
  129. * command.
  130. * @FSLDMA_EXTERNAL_START: this command will put the Freescale DMA controller
  131. * into external start mode.
  132. */
  133. enum dma_ctrl_cmd {
  134. DMA_TERMINATE_ALL,
  135. DMA_PAUSE,
  136. DMA_RESUME,
  137. DMA_SLAVE_CONFIG,
  138. FSLDMA_EXTERNAL_START,
  139. };
  140. /**
  141. * enum sum_check_bits - bit position of pq_check_flags
  142. */
  143. enum sum_check_bits {
  144. SUM_CHECK_P = 0,
  145. SUM_CHECK_Q = 1,
  146. };
  147. /**
  148. * enum pq_check_flags - result of async_{xor,pq}_zero_sum operations
  149. * @SUM_CHECK_P_RESULT - 1 if xor zero sum error, 0 otherwise
  150. * @SUM_CHECK_Q_RESULT - 1 if reed-solomon zero sum error, 0 otherwise
  151. */
  152. enum sum_check_flags {
  153. SUM_CHECK_P_RESULT = (1 << SUM_CHECK_P),
  154. SUM_CHECK_Q_RESULT = (1 << SUM_CHECK_Q),
  155. };
  156. /**
  157. * dma_cap_mask_t - capabilities bitmap modeled after cpumask_t.
  158. * See linux/cpumask.h
  159. */
  160. typedef struct { DECLARE_BITMAP(bits, DMA_TX_TYPE_END); } dma_cap_mask_t;
  161. /**
  162. * struct dma_chan_percpu - the per-CPU part of struct dma_chan
  163. * @memcpy_count: transaction counter
  164. * @bytes_transferred: byte counter
  165. */
  166. struct dma_chan_percpu {
  167. /* stats */
  168. unsigned long memcpy_count;
  169. unsigned long bytes_transferred;
  170. };
  171. /**
  172. * struct dma_chan - devices supply DMA channels, clients use them
  173. * @device: ptr to the dma device who supplies this channel, always !%NULL
  174. * @cookie: last cookie value returned to client
  175. * @chan_id: channel ID for sysfs
  176. * @dev: class device for sysfs
  177. * @device_node: used to add this to the device chan list
  178. * @local: per-cpu pointer to a struct dma_chan_percpu
  179. * @client-count: how many clients are using this channel
  180. * @table_count: number of appearances in the mem-to-mem allocation table
  181. * @private: private data for certain client-channel associations
  182. */
  183. struct dma_chan {
  184. struct dma_device *device;
  185. dma_cookie_t cookie;
  186. /* sysfs */
  187. int chan_id;
  188. struct dma_chan_dev *dev;
  189. struct list_head device_node;
  190. struct dma_chan_percpu __percpu *local;
  191. int client_count;
  192. int table_count;
  193. void *private;
  194. };
  195. /**
  196. * struct dma_chan_dev - relate sysfs device node to backing channel device
  197. * @chan - driver channel device
  198. * @device - sysfs device
  199. * @dev_id - parent dma_device dev_id
  200. * @idr_ref - reference count to gate release of dma_device dev_id
  201. */
  202. struct dma_chan_dev {
  203. struct dma_chan *chan;
  204. struct device device;
  205. int dev_id;
  206. atomic_t *idr_ref;
  207. };
  208. /**
  209. * enum dma_slave_buswidth - defines bus with of the DMA slave
  210. * device, source or target buses
  211. */
  212. enum dma_slave_buswidth {
  213. DMA_SLAVE_BUSWIDTH_UNDEFINED = 0,
  214. DMA_SLAVE_BUSWIDTH_1_BYTE = 1,
  215. DMA_SLAVE_BUSWIDTH_2_BYTES = 2,
  216. DMA_SLAVE_BUSWIDTH_4_BYTES = 4,
  217. DMA_SLAVE_BUSWIDTH_8_BYTES = 8,
  218. };
  219. /**
  220. * struct dma_slave_config - dma slave channel runtime config
  221. * @direction: whether the data shall go in or out on this slave
  222. * channel, right now. DMA_TO_DEVICE and DMA_FROM_DEVICE are
  223. * legal values, DMA_BIDIRECTIONAL is not acceptable since we
  224. * need to differentiate source and target addresses.
  225. * @src_addr: this is the physical address where DMA slave data
  226. * should be read (RX), if the source is memory this argument is
  227. * ignored.
  228. * @dst_addr: this is the physical address where DMA slave data
  229. * should be written (TX), if the source is memory this argument
  230. * is ignored.
  231. * @src_addr_width: this is the width in bytes of the source (RX)
  232. * register where DMA data shall be read. If the source
  233. * is memory this may be ignored depending on architecture.
  234. * Legal values: 1, 2, 4, 8.
  235. * @dst_addr_width: same as src_addr_width but for destination
  236. * target (TX) mutatis mutandis.
  237. * @src_maxburst: the maximum number of words (note: words, as in
  238. * units of the src_addr_width member, not bytes) that can be sent
  239. * in one burst to the device. Typically something like half the
  240. * FIFO depth on I/O peripherals so you don't overflow it. This
  241. * may or may not be applicable on memory sources.
  242. * @dst_maxburst: same as src_maxburst but for destination target
  243. * mutatis mutandis.
  244. *
  245. * This struct is passed in as configuration data to a DMA engine
  246. * in order to set up a certain channel for DMA transport at runtime.
  247. * The DMA device/engine has to provide support for an additional
  248. * command in the channel config interface, DMA_SLAVE_CONFIG
  249. * and this struct will then be passed in as an argument to the
  250. * DMA engine device_control() function.
  251. *
  252. * The rationale for adding configuration information to this struct
  253. * is as follows: if it is likely that most DMA slave controllers in
  254. * the world will support the configuration option, then make it
  255. * generic. If not: if it is fixed so that it be sent in static from
  256. * the platform data, then prefer to do that. Else, if it is neither
  257. * fixed at runtime, nor generic enough (such as bus mastership on
  258. * some CPU family and whatnot) then create a custom slave config
  259. * struct and pass that, then make this config a member of that
  260. * struct, if applicable.
  261. */
  262. struct dma_slave_config {
  263. enum dma_transfer_direction direction;
  264. dma_addr_t src_addr;
  265. dma_addr_t dst_addr;
  266. enum dma_slave_buswidth src_addr_width;
  267. enum dma_slave_buswidth dst_addr_width;
  268. u32 src_maxburst;
  269. u32 dst_maxburst;
  270. };
  271. static inline const char *dma_chan_name(struct dma_chan *chan)
  272. {
  273. return dev_name(&chan->dev->device);
  274. }
  275. void dma_chan_cleanup(struct kref *kref);
  276. /**
  277. * typedef dma_filter_fn - callback filter for dma_request_channel
  278. * @chan: channel to be reviewed
  279. * @filter_param: opaque parameter passed through dma_request_channel
  280. *
  281. * When this optional parameter is specified in a call to dma_request_channel a
  282. * suitable channel is passed to this routine for further dispositioning before
  283. * being returned. Where 'suitable' indicates a non-busy channel that
  284. * satisfies the given capability mask. It returns 'true' to indicate that the
  285. * channel is suitable.
  286. */
  287. typedef bool (*dma_filter_fn)(struct dma_chan *chan, void *filter_param);
  288. typedef void (*dma_async_tx_callback)(void *dma_async_param);
  289. /**
  290. * struct dma_async_tx_descriptor - async transaction descriptor
  291. * ---dma generic offload fields---
  292. * @cookie: tracking cookie for this transaction, set to -EBUSY if
  293. * this tx is sitting on a dependency list
  294. * @flags: flags to augment operation preparation, control completion, and
  295. * communicate status
  296. * @phys: physical address of the descriptor
  297. * @chan: target channel for this operation
  298. * @tx_submit: set the prepared descriptor(s) to be executed by the engine
  299. * @callback: routine to call after this operation is complete
  300. * @callback_param: general parameter to pass to the callback routine
  301. * ---async_tx api specific fields---
  302. * @next: at completion submit this descriptor
  303. * @parent: pointer to the next level up in the dependency chain
  304. * @lock: protect the parent and next pointers
  305. */
  306. struct dma_async_tx_descriptor {
  307. dma_cookie_t cookie;
  308. enum dma_ctrl_flags flags; /* not a 'long' to pack with cookie */
  309. dma_addr_t phys;
  310. struct dma_chan *chan;
  311. dma_cookie_t (*tx_submit)(struct dma_async_tx_descriptor *tx);
  312. dma_async_tx_callback callback;
  313. void *callback_param;
  314. #ifdef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
  315. struct dma_async_tx_descriptor *next;
  316. struct dma_async_tx_descriptor *parent;
  317. spinlock_t lock;
  318. #endif
  319. };
  320. #ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
  321. static inline void txd_lock(struct dma_async_tx_descriptor *txd)
  322. {
  323. }
  324. static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
  325. {
  326. }
  327. static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
  328. {
  329. BUG();
  330. }
  331. static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
  332. {
  333. }
  334. static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
  335. {
  336. }
  337. static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
  338. {
  339. return NULL;
  340. }
  341. static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
  342. {
  343. return NULL;
  344. }
  345. #else
  346. static inline void txd_lock(struct dma_async_tx_descriptor *txd)
  347. {
  348. spin_lock_bh(&txd->lock);
  349. }
  350. static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
  351. {
  352. spin_unlock_bh(&txd->lock);
  353. }
  354. static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
  355. {
  356. txd->next = next;
  357. next->parent = txd;
  358. }
  359. static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
  360. {
  361. txd->parent = NULL;
  362. }
  363. static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
  364. {
  365. txd->next = NULL;
  366. }
  367. static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
  368. {
  369. return txd->parent;
  370. }
  371. static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
  372. {
  373. return txd->next;
  374. }
  375. #endif
  376. /**
  377. * struct dma_tx_state - filled in to report the status of
  378. * a transfer.
  379. * @last: last completed DMA cookie
  380. * @used: last issued DMA cookie (i.e. the one in progress)
  381. * @residue: the remaining number of bytes left to transmit
  382. * on the selected transfer for states DMA_IN_PROGRESS and
  383. * DMA_PAUSED if this is implemented in the driver, else 0
  384. */
  385. struct dma_tx_state {
  386. dma_cookie_t last;
  387. dma_cookie_t used;
  388. u32 residue;
  389. };
  390. /**
  391. * struct dma_device - info on the entity supplying DMA services
  392. * @chancnt: how many DMA channels are supported
  393. * @privatecnt: how many DMA channels are requested by dma_request_channel
  394. * @channels: the list of struct dma_chan
  395. * @global_node: list_head for global dma_device_list
  396. * @cap_mask: one or more dma_capability flags
  397. * @max_xor: maximum number of xor sources, 0 if no capability
  398. * @max_pq: maximum number of PQ sources and PQ-continue capability
  399. * @copy_align: alignment shift for memcpy operations
  400. * @xor_align: alignment shift for xor operations
  401. * @pq_align: alignment shift for pq operations
  402. * @fill_align: alignment shift for memset operations
  403. * @dev_id: unique device ID
  404. * @dev: struct device reference for dma mapping api
  405. * @device_alloc_chan_resources: allocate resources and return the
  406. * number of allocated descriptors
  407. * @device_free_chan_resources: release DMA channel's resources
  408. * @device_prep_dma_memcpy: prepares a memcpy operation
  409. * @device_prep_dma_xor: prepares a xor operation
  410. * @device_prep_dma_xor_val: prepares a xor validation operation
  411. * @device_prep_dma_pq: prepares a pq operation
  412. * @device_prep_dma_pq_val: prepares a pqzero_sum operation
  413. * @device_prep_dma_memset: prepares a memset operation
  414. * @device_prep_dma_interrupt: prepares an end of chain interrupt operation
  415. * @device_prep_slave_sg: prepares a slave dma operation
  416. * @device_prep_dma_cyclic: prepare a cyclic dma operation suitable for audio.
  417. * The function takes a buffer of size buf_len. The callback function will
  418. * be called after period_len bytes have been transferred.
  419. * @device_control: manipulate all pending operations on a channel, returns
  420. * zero or error code
  421. * @device_tx_status: poll for transaction completion, the optional
  422. * txstate parameter can be supplied with a pointer to get a
  423. * struct with auxiliary transfer status information, otherwise the call
  424. * will just return a simple status code
  425. * @device_issue_pending: push pending transactions to hardware
  426. */
  427. struct dma_device {
  428. unsigned int chancnt;
  429. unsigned int privatecnt;
  430. struct list_head channels;
  431. struct list_head global_node;
  432. dma_cap_mask_t cap_mask;
  433. unsigned short max_xor;
  434. unsigned short max_pq;
  435. u8 copy_align;
  436. u8 xor_align;
  437. u8 pq_align;
  438. u8 fill_align;
  439. #define DMA_HAS_PQ_CONTINUE (1 << 15)
  440. int dev_id;
  441. struct device *dev;
  442. int (*device_alloc_chan_resources)(struct dma_chan *chan);
  443. void (*device_free_chan_resources)(struct dma_chan *chan);
  444. struct dma_async_tx_descriptor *(*device_prep_dma_memcpy)(
  445. struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
  446. size_t len, unsigned long flags);
  447. struct dma_async_tx_descriptor *(*device_prep_dma_xor)(
  448. struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src,
  449. unsigned int src_cnt, size_t len, unsigned long flags);
  450. struct dma_async_tx_descriptor *(*device_prep_dma_xor_val)(
  451. struct dma_chan *chan, dma_addr_t *src, unsigned int src_cnt,
  452. size_t len, enum sum_check_flags *result, unsigned long flags);
  453. struct dma_async_tx_descriptor *(*device_prep_dma_pq)(
  454. struct dma_chan *chan, dma_addr_t *dst, dma_addr_t *src,
  455. unsigned int src_cnt, const unsigned char *scf,
  456. size_t len, unsigned long flags);
  457. struct dma_async_tx_descriptor *(*device_prep_dma_pq_val)(
  458. struct dma_chan *chan, dma_addr_t *pq, dma_addr_t *src,
  459. unsigned int src_cnt, const unsigned char *scf, size_t len,
  460. enum sum_check_flags *pqres, unsigned long flags);
  461. struct dma_async_tx_descriptor *(*device_prep_dma_memset)(
  462. struct dma_chan *chan, dma_addr_t dest, int value, size_t len,
  463. unsigned long flags);
  464. struct dma_async_tx_descriptor *(*device_prep_dma_interrupt)(
  465. struct dma_chan *chan, unsigned long flags);
  466. struct dma_async_tx_descriptor *(*device_prep_dma_sg)(
  467. struct dma_chan *chan,
  468. struct scatterlist *dst_sg, unsigned int dst_nents,
  469. struct scatterlist *src_sg, unsigned int src_nents,
  470. unsigned long flags);
  471. struct dma_async_tx_descriptor *(*device_prep_slave_sg)(
  472. struct dma_chan *chan, struct scatterlist *sgl,
  473. unsigned int sg_len, enum dma_transfer_direction direction,
  474. unsigned long flags);
  475. struct dma_async_tx_descriptor *(*device_prep_dma_cyclic)(
  476. struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
  477. size_t period_len, enum dma_transfer_direction direction);
  478. int (*device_control)(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
  479. unsigned long arg);
  480. enum dma_status (*device_tx_status)(struct dma_chan *chan,
  481. dma_cookie_t cookie,
  482. struct dma_tx_state *txstate);
  483. void (*device_issue_pending)(struct dma_chan *chan);
  484. };
  485. static inline int dmaengine_device_control(struct dma_chan *chan,
  486. enum dma_ctrl_cmd cmd,
  487. unsigned long arg)
  488. {
  489. return chan->device->device_control(chan, cmd, arg);
  490. }
  491. static inline int dmaengine_slave_config(struct dma_chan *chan,
  492. struct dma_slave_config *config)
  493. {
  494. return dmaengine_device_control(chan, DMA_SLAVE_CONFIG,
  495. (unsigned long)config);
  496. }
  497. static inline struct dma_async_tx_descriptor *dmaengine_prep_slave_single(
  498. struct dma_chan *chan, void *buf, size_t len,
  499. enum dma_transfer_direction dir, unsigned long flags)
  500. {
  501. struct scatterlist sg;
  502. sg_init_one(&sg, buf, len);
  503. return chan->device->device_prep_slave_sg(chan, &sg, 1, dir, flags);
  504. }
  505. static inline int dmaengine_terminate_all(struct dma_chan *chan)
  506. {
  507. return dmaengine_device_control(chan, DMA_TERMINATE_ALL, 0);
  508. }
  509. static inline int dmaengine_pause(struct dma_chan *chan)
  510. {
  511. return dmaengine_device_control(chan, DMA_PAUSE, 0);
  512. }
  513. static inline int dmaengine_resume(struct dma_chan *chan)
  514. {
  515. return dmaengine_device_control(chan, DMA_RESUME, 0);
  516. }
  517. static inline dma_cookie_t dmaengine_submit(struct dma_async_tx_descriptor *desc)
  518. {
  519. return desc->tx_submit(desc);
  520. }
  521. static inline bool dmaengine_check_align(u8 align, size_t off1, size_t off2, size_t len)
  522. {
  523. size_t mask;
  524. if (!align)
  525. return true;
  526. mask = (1 << align) - 1;
  527. if (mask & (off1 | off2 | len))
  528. return false;
  529. return true;
  530. }
  531. static inline bool is_dma_copy_aligned(struct dma_device *dev, size_t off1,
  532. size_t off2, size_t len)
  533. {
  534. return dmaengine_check_align(dev->copy_align, off1, off2, len);
  535. }
  536. static inline bool is_dma_xor_aligned(struct dma_device *dev, size_t off1,
  537. size_t off2, size_t len)
  538. {
  539. return dmaengine_check_align(dev->xor_align, off1, off2, len);
  540. }
  541. static inline bool is_dma_pq_aligned(struct dma_device *dev, size_t off1,
  542. size_t off2, size_t len)
  543. {
  544. return dmaengine_check_align(dev->pq_align, off1, off2, len);
  545. }
  546. static inline bool is_dma_fill_aligned(struct dma_device *dev, size_t off1,
  547. size_t off2, size_t len)
  548. {
  549. return dmaengine_check_align(dev->fill_align, off1, off2, len);
  550. }
  551. static inline void
  552. dma_set_maxpq(struct dma_device *dma, int maxpq, int has_pq_continue)
  553. {
  554. dma->max_pq = maxpq;
  555. if (has_pq_continue)
  556. dma->max_pq |= DMA_HAS_PQ_CONTINUE;
  557. }
  558. static inline bool dmaf_continue(enum dma_ctrl_flags flags)
  559. {
  560. return (flags & DMA_PREP_CONTINUE) == DMA_PREP_CONTINUE;
  561. }
  562. static inline bool dmaf_p_disabled_continue(enum dma_ctrl_flags flags)
  563. {
  564. enum dma_ctrl_flags mask = DMA_PREP_CONTINUE | DMA_PREP_PQ_DISABLE_P;
  565. return (flags & mask) == mask;
  566. }
  567. static inline bool dma_dev_has_pq_continue(struct dma_device *dma)
  568. {
  569. return (dma->max_pq & DMA_HAS_PQ_CONTINUE) == DMA_HAS_PQ_CONTINUE;
  570. }
  571. static inline unsigned short dma_dev_to_maxpq(struct dma_device *dma)
  572. {
  573. return dma->max_pq & ~DMA_HAS_PQ_CONTINUE;
  574. }
  575. /* dma_maxpq - reduce maxpq in the face of continued operations
  576. * @dma - dma device with PQ capability
  577. * @flags - to check if DMA_PREP_CONTINUE and DMA_PREP_PQ_DISABLE_P are set
  578. *
  579. * When an engine does not support native continuation we need 3 extra
  580. * source slots to reuse P and Q with the following coefficients:
  581. * 1/ {00} * P : remove P from Q', but use it as a source for P'
  582. * 2/ {01} * Q : use Q to continue Q' calculation
  583. * 3/ {00} * Q : subtract Q from P' to cancel (2)
  584. *
  585. * In the case where P is disabled we only need 1 extra source:
  586. * 1/ {01} * Q : use Q to continue Q' calculation
  587. */
  588. static inline int dma_maxpq(struct dma_device *dma, enum dma_ctrl_flags flags)
  589. {
  590. if (dma_dev_has_pq_continue(dma) || !dmaf_continue(flags))
  591. return dma_dev_to_maxpq(dma);
  592. else if (dmaf_p_disabled_continue(flags))
  593. return dma_dev_to_maxpq(dma) - 1;
  594. else if (dmaf_continue(flags))
  595. return dma_dev_to_maxpq(dma) - 3;
  596. BUG();
  597. }
  598. /* --- public DMA engine API --- */
  599. #ifdef CONFIG_DMA_ENGINE
  600. void dmaengine_get(void);
  601. void dmaengine_put(void);
  602. #else
  603. static inline void dmaengine_get(void)
  604. {
  605. }
  606. static inline void dmaengine_put(void)
  607. {
  608. }
  609. #endif
  610. #ifdef CONFIG_NET_DMA
  611. #define net_dmaengine_get() dmaengine_get()
  612. #define net_dmaengine_put() dmaengine_put()
  613. #else
  614. static inline void net_dmaengine_get(void)
  615. {
  616. }
  617. static inline void net_dmaengine_put(void)
  618. {
  619. }
  620. #endif
  621. #ifdef CONFIG_ASYNC_TX_DMA
  622. #define async_dmaengine_get() dmaengine_get()
  623. #define async_dmaengine_put() dmaengine_put()
  624. #ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
  625. #define async_dma_find_channel(type) dma_find_channel(DMA_ASYNC_TX)
  626. #else
  627. #define async_dma_find_channel(type) dma_find_channel(type)
  628. #endif /* CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH */
  629. #else
  630. static inline void async_dmaengine_get(void)
  631. {
  632. }
  633. static inline void async_dmaengine_put(void)
  634. {
  635. }
  636. static inline struct dma_chan *
  637. async_dma_find_channel(enum dma_transaction_type type)
  638. {
  639. return NULL;
  640. }
  641. #endif /* CONFIG_ASYNC_TX_DMA */
  642. dma_cookie_t dma_async_memcpy_buf_to_buf(struct dma_chan *chan,
  643. void *dest, void *src, size_t len);
  644. dma_cookie_t dma_async_memcpy_buf_to_pg(struct dma_chan *chan,
  645. struct page *page, unsigned int offset, void *kdata, size_t len);
  646. dma_cookie_t dma_async_memcpy_pg_to_pg(struct dma_chan *chan,
  647. struct page *dest_pg, unsigned int dest_off, struct page *src_pg,
  648. unsigned int src_off, size_t len);
  649. void dma_async_tx_descriptor_init(struct dma_async_tx_descriptor *tx,
  650. struct dma_chan *chan);
  651. static inline void async_tx_ack(struct dma_async_tx_descriptor *tx)
  652. {
  653. tx->flags |= DMA_CTRL_ACK;
  654. }
  655. static inline void async_tx_clear_ack(struct dma_async_tx_descriptor *tx)
  656. {
  657. tx->flags &= ~DMA_CTRL_ACK;
  658. }
  659. static inline bool async_tx_test_ack(struct dma_async_tx_descriptor *tx)
  660. {
  661. return (tx->flags & DMA_CTRL_ACK) == DMA_CTRL_ACK;
  662. }
  663. #define first_dma_cap(mask) __first_dma_cap(&(mask))
  664. static inline int __first_dma_cap(const dma_cap_mask_t *srcp)
  665. {
  666. return min_t(int, DMA_TX_TYPE_END,
  667. find_first_bit(srcp->bits, DMA_TX_TYPE_END));
  668. }
  669. #define next_dma_cap(n, mask) __next_dma_cap((n), &(mask))
  670. static inline int __next_dma_cap(int n, const dma_cap_mask_t *srcp)
  671. {
  672. return min_t(int, DMA_TX_TYPE_END,
  673. find_next_bit(srcp->bits, DMA_TX_TYPE_END, n+1));
  674. }
  675. #define dma_cap_set(tx, mask) __dma_cap_set((tx), &(mask))
  676. static inline void
  677. __dma_cap_set(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
  678. {
  679. set_bit(tx_type, dstp->bits);
  680. }
  681. #define dma_cap_clear(tx, mask) __dma_cap_clear((tx), &(mask))
  682. static inline void
  683. __dma_cap_clear(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
  684. {
  685. clear_bit(tx_type, dstp->bits);
  686. }
  687. #define dma_cap_zero(mask) __dma_cap_zero(&(mask))
  688. static inline void __dma_cap_zero(dma_cap_mask_t *dstp)
  689. {
  690. bitmap_zero(dstp->bits, DMA_TX_TYPE_END);
  691. }
  692. #define dma_has_cap(tx, mask) __dma_has_cap((tx), &(mask))
  693. static inline int
  694. __dma_has_cap(enum dma_transaction_type tx_type, dma_cap_mask_t *srcp)
  695. {
  696. return test_bit(tx_type, srcp->bits);
  697. }
  698. #define for_each_dma_cap_mask(cap, mask) \
  699. for ((cap) = first_dma_cap(mask); \
  700. (cap) < DMA_TX_TYPE_END; \
  701. (cap) = next_dma_cap((cap), (mask)))
  702. /**
  703. * dma_async_issue_pending - flush pending transactions to HW
  704. * @chan: target DMA channel
  705. *
  706. * This allows drivers to push copies to HW in batches,
  707. * reducing MMIO writes where possible.
  708. */
  709. static inline void dma_async_issue_pending(struct dma_chan *chan)
  710. {
  711. chan->device->device_issue_pending(chan);
  712. }
  713. #define dma_async_memcpy_issue_pending(chan) dma_async_issue_pending(chan)
  714. /**
  715. * dma_async_is_tx_complete - poll for transaction completion
  716. * @chan: DMA channel
  717. * @cookie: transaction identifier to check status of
  718. * @last: returns last completed cookie, can be NULL
  719. * @used: returns last issued cookie, can be NULL
  720. *
  721. * If @last and @used are passed in, upon return they reflect the driver
  722. * internal state and can be used with dma_async_is_complete() to check
  723. * the status of multiple cookies without re-checking hardware state.
  724. */
  725. static inline enum dma_status dma_async_is_tx_complete(struct dma_chan *chan,
  726. dma_cookie_t cookie, dma_cookie_t *last, dma_cookie_t *used)
  727. {
  728. struct dma_tx_state state;
  729. enum dma_status status;
  730. status = chan->device->device_tx_status(chan, cookie, &state);
  731. if (last)
  732. *last = state.last;
  733. if (used)
  734. *used = state.used;
  735. return status;
  736. }
  737. #define dma_async_memcpy_complete(chan, cookie, last, used)\
  738. dma_async_is_tx_complete(chan, cookie, last, used)
  739. /**
  740. * dma_async_is_complete - test a cookie against chan state
  741. * @cookie: transaction identifier to test status of
  742. * @last_complete: last know completed transaction
  743. * @last_used: last cookie value handed out
  744. *
  745. * dma_async_is_complete() is used in dma_async_memcpy_complete()
  746. * the test logic is separated for lightweight testing of multiple cookies
  747. */
  748. static inline enum dma_status dma_async_is_complete(dma_cookie_t cookie,
  749. dma_cookie_t last_complete, dma_cookie_t last_used)
  750. {
  751. if (last_complete <= last_used) {
  752. if ((cookie <= last_complete) || (cookie > last_used))
  753. return DMA_SUCCESS;
  754. } else {
  755. if ((cookie <= last_complete) && (cookie > last_used))
  756. return DMA_SUCCESS;
  757. }
  758. return DMA_IN_PROGRESS;
  759. }
  760. static inline void
  761. dma_set_tx_state(struct dma_tx_state *st, dma_cookie_t last, dma_cookie_t used, u32 residue)
  762. {
  763. if (st) {
  764. st->last = last;
  765. st->used = used;
  766. st->residue = residue;
  767. }
  768. }
  769. enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie);
  770. #ifdef CONFIG_DMA_ENGINE
  771. enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx);
  772. void dma_issue_pending_all(void);
  773. struct dma_chan *__dma_request_channel(dma_cap_mask_t *mask, dma_filter_fn fn, void *fn_param);
  774. void dma_release_channel(struct dma_chan *chan);
  775. #else
  776. static inline enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx)
  777. {
  778. return DMA_SUCCESS;
  779. }
  780. static inline void dma_issue_pending_all(void)
  781. {
  782. }
  783. static inline struct dma_chan *__dma_request_channel(dma_cap_mask_t *mask,
  784. dma_filter_fn fn, void *fn_param)
  785. {
  786. return NULL;
  787. }
  788. static inline void dma_release_channel(struct dma_chan *chan)
  789. {
  790. }
  791. #endif
  792. /* --- DMA device --- */
  793. int dma_async_device_register(struct dma_device *device);
  794. void dma_async_device_unregister(struct dma_device *device);
  795. void dma_run_dependencies(struct dma_async_tx_descriptor *tx);
  796. struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type);
  797. #define dma_request_channel(mask, x, y) __dma_request_channel(&(mask), x, y)
  798. /* --- Helper iov-locking functions --- */
  799. struct dma_page_list {
  800. char __user *base_address;
  801. int nr_pages;
  802. struct page **pages;
  803. };
  804. struct dma_pinned_list {
  805. int nr_iovecs;
  806. struct dma_page_list page_list[0];
  807. };
  808. struct dma_pinned_list *dma_pin_iovec_pages(struct iovec *iov, size_t len);
  809. void dma_unpin_iovec_pages(struct dma_pinned_list* pinned_list);
  810. dma_cookie_t dma_memcpy_to_iovec(struct dma_chan *chan, struct iovec *iov,
  811. struct dma_pinned_list *pinned_list, unsigned char *kdata, size_t len);
  812. dma_cookie_t dma_memcpy_pg_to_iovec(struct dma_chan *chan, struct iovec *iov,
  813. struct dma_pinned_list *pinned_list, struct page *page,
  814. unsigned int offset, size_t len);
  815. #endif /* DMAENGINE_H */