mxcmmc.c 25 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069
  1. /*
  2. * linux/drivers/mmc/host/mxcmmc.c - Freescale i.MX MMCI driver
  3. *
  4. * This is a driver for the SDHC controller found in Freescale MX2/MX3
  5. * SoCs. It is basically the same hardware as found on MX1 (imxmmc.c).
  6. * Unlike the hardware found on MX1, this hardware just works and does
  7. * not need all the quirks found in imxmmc.c, hence the separate driver.
  8. *
  9. * Copyright (C) 2008 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
  10. * Copyright (C) 2006 Pavel Pisa, PiKRON <ppisa@pikron.com>
  11. *
  12. * derived from pxamci.c by Russell King
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License version 2 as
  16. * published by the Free Software Foundation.
  17. *
  18. */
  19. #include <linux/module.h>
  20. #include <linux/init.h>
  21. #include <linux/ioport.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/irq.h>
  25. #include <linux/blkdev.h>
  26. #include <linux/dma-mapping.h>
  27. #include <linux/mmc/host.h>
  28. #include <linux/mmc/card.h>
  29. #include <linux/delay.h>
  30. #include <linux/clk.h>
  31. #include <linux/io.h>
  32. #include <linux/gpio.h>
  33. #include <linux/regulator/consumer.h>
  34. #include <linux/dmaengine.h>
  35. #include <asm/dma.h>
  36. #include <asm/irq.h>
  37. #include <asm/sizes.h>
  38. #include <mach/mmc.h>
  39. #include <mach/dma.h>
  40. #include <mach/hardware.h>
  41. #define DRIVER_NAME "mxc-mmc"
  42. #define MMC_REG_STR_STP_CLK 0x00
  43. #define MMC_REG_STATUS 0x04
  44. #define MMC_REG_CLK_RATE 0x08
  45. #define MMC_REG_CMD_DAT_CONT 0x0C
  46. #define MMC_REG_RES_TO 0x10
  47. #define MMC_REG_READ_TO 0x14
  48. #define MMC_REG_BLK_LEN 0x18
  49. #define MMC_REG_NOB 0x1C
  50. #define MMC_REG_REV_NO 0x20
  51. #define MMC_REG_INT_CNTR 0x24
  52. #define MMC_REG_CMD 0x28
  53. #define MMC_REG_ARG 0x2C
  54. #define MMC_REG_RES_FIFO 0x34
  55. #define MMC_REG_BUFFER_ACCESS 0x38
  56. #define STR_STP_CLK_RESET (1 << 3)
  57. #define STR_STP_CLK_START_CLK (1 << 1)
  58. #define STR_STP_CLK_STOP_CLK (1 << 0)
  59. #define STATUS_CARD_INSERTION (1 << 31)
  60. #define STATUS_CARD_REMOVAL (1 << 30)
  61. #define STATUS_YBUF_EMPTY (1 << 29)
  62. #define STATUS_XBUF_EMPTY (1 << 28)
  63. #define STATUS_YBUF_FULL (1 << 27)
  64. #define STATUS_XBUF_FULL (1 << 26)
  65. #define STATUS_BUF_UND_RUN (1 << 25)
  66. #define STATUS_BUF_OVFL (1 << 24)
  67. #define STATUS_SDIO_INT_ACTIVE (1 << 14)
  68. #define STATUS_END_CMD_RESP (1 << 13)
  69. #define STATUS_WRITE_OP_DONE (1 << 12)
  70. #define STATUS_DATA_TRANS_DONE (1 << 11)
  71. #define STATUS_READ_OP_DONE (1 << 11)
  72. #define STATUS_WR_CRC_ERROR_CODE_MASK (3 << 10)
  73. #define STATUS_CARD_BUS_CLK_RUN (1 << 8)
  74. #define STATUS_BUF_READ_RDY (1 << 7)
  75. #define STATUS_BUF_WRITE_RDY (1 << 6)
  76. #define STATUS_RESP_CRC_ERR (1 << 5)
  77. #define STATUS_CRC_READ_ERR (1 << 3)
  78. #define STATUS_CRC_WRITE_ERR (1 << 2)
  79. #define STATUS_TIME_OUT_RESP (1 << 1)
  80. #define STATUS_TIME_OUT_READ (1 << 0)
  81. #define STATUS_ERR_MASK 0x2f
  82. #define CMD_DAT_CONT_CMD_RESP_LONG_OFF (1 << 12)
  83. #define CMD_DAT_CONT_STOP_READWAIT (1 << 11)
  84. #define CMD_DAT_CONT_START_READWAIT (1 << 10)
  85. #define CMD_DAT_CONT_BUS_WIDTH_4 (2 << 8)
  86. #define CMD_DAT_CONT_INIT (1 << 7)
  87. #define CMD_DAT_CONT_WRITE (1 << 4)
  88. #define CMD_DAT_CONT_DATA_ENABLE (1 << 3)
  89. #define CMD_DAT_CONT_RESPONSE_48BIT_CRC (1 << 0)
  90. #define CMD_DAT_CONT_RESPONSE_136BIT (2 << 0)
  91. #define CMD_DAT_CONT_RESPONSE_48BIT (3 << 0)
  92. #define INT_SDIO_INT_WKP_EN (1 << 18)
  93. #define INT_CARD_INSERTION_WKP_EN (1 << 17)
  94. #define INT_CARD_REMOVAL_WKP_EN (1 << 16)
  95. #define INT_CARD_INSERTION_EN (1 << 15)
  96. #define INT_CARD_REMOVAL_EN (1 << 14)
  97. #define INT_SDIO_IRQ_EN (1 << 13)
  98. #define INT_DAT0_EN (1 << 12)
  99. #define INT_BUF_READ_EN (1 << 4)
  100. #define INT_BUF_WRITE_EN (1 << 3)
  101. #define INT_END_CMD_RES_EN (1 << 2)
  102. #define INT_WRITE_OP_DONE_EN (1 << 1)
  103. #define INT_READ_OP_EN (1 << 0)
  104. struct mxcmci_host {
  105. struct mmc_host *mmc;
  106. struct resource *res;
  107. void __iomem *base;
  108. int irq;
  109. int detect_irq;
  110. struct dma_chan *dma;
  111. struct dma_async_tx_descriptor *desc;
  112. int do_dma;
  113. int default_irq_mask;
  114. int use_sdio;
  115. unsigned int power_mode;
  116. struct imxmmc_platform_data *pdata;
  117. struct mmc_request *req;
  118. struct mmc_command *cmd;
  119. struct mmc_data *data;
  120. unsigned int datasize;
  121. unsigned int dma_dir;
  122. u16 rev_no;
  123. unsigned int cmdat;
  124. struct clk *clk;
  125. int clock;
  126. struct work_struct datawork;
  127. spinlock_t lock;
  128. struct regulator *vcc;
  129. int burstlen;
  130. int dmareq;
  131. struct dma_slave_config dma_slave_config;
  132. struct imx_dma_data dma_data;
  133. };
  134. static void mxcmci_set_clk_rate(struct mxcmci_host *host, unsigned int clk_ios);
  135. static inline void mxcmci_init_ocr(struct mxcmci_host *host)
  136. {
  137. host->vcc = regulator_get(mmc_dev(host->mmc), "vmmc");
  138. if (IS_ERR(host->vcc)) {
  139. host->vcc = NULL;
  140. } else {
  141. host->mmc->ocr_avail = mmc_regulator_get_ocrmask(host->vcc);
  142. if (host->pdata && host->pdata->ocr_avail)
  143. dev_warn(mmc_dev(host->mmc),
  144. "pdata->ocr_avail will not be used\n");
  145. }
  146. if (host->vcc == NULL) {
  147. /* fall-back to platform data */
  148. if (host->pdata && host->pdata->ocr_avail)
  149. host->mmc->ocr_avail = host->pdata->ocr_avail;
  150. else
  151. host->mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
  152. }
  153. }
  154. static inline void mxcmci_set_power(struct mxcmci_host *host,
  155. unsigned char power_mode,
  156. unsigned int vdd)
  157. {
  158. if (host->vcc) {
  159. if (power_mode == MMC_POWER_UP)
  160. mmc_regulator_set_ocr(host->mmc, host->vcc, vdd);
  161. else if (power_mode == MMC_POWER_OFF)
  162. mmc_regulator_set_ocr(host->mmc, host->vcc, 0);
  163. }
  164. if (host->pdata && host->pdata->setpower)
  165. host->pdata->setpower(mmc_dev(host->mmc), vdd);
  166. }
  167. static inline int mxcmci_use_dma(struct mxcmci_host *host)
  168. {
  169. return host->do_dma;
  170. }
  171. static void mxcmci_softreset(struct mxcmci_host *host)
  172. {
  173. int i;
  174. dev_dbg(mmc_dev(host->mmc), "mxcmci_softreset\n");
  175. /* reset sequence */
  176. writew(STR_STP_CLK_RESET, host->base + MMC_REG_STR_STP_CLK);
  177. writew(STR_STP_CLK_RESET | STR_STP_CLK_START_CLK,
  178. host->base + MMC_REG_STR_STP_CLK);
  179. for (i = 0; i < 8; i++)
  180. writew(STR_STP_CLK_START_CLK, host->base + MMC_REG_STR_STP_CLK);
  181. writew(0xff, host->base + MMC_REG_RES_TO);
  182. }
  183. static int mxcmci_setup_dma(struct mmc_host *mmc);
  184. static int mxcmci_setup_data(struct mxcmci_host *host, struct mmc_data *data)
  185. {
  186. unsigned int nob = data->blocks;
  187. unsigned int blksz = data->blksz;
  188. unsigned int datasize = nob * blksz;
  189. struct scatterlist *sg;
  190. enum dma_transfer_direction slave_dirn;
  191. int i, nents;
  192. if (data->flags & MMC_DATA_STREAM)
  193. nob = 0xffff;
  194. host->data = data;
  195. data->bytes_xfered = 0;
  196. writew(nob, host->base + MMC_REG_NOB);
  197. writew(blksz, host->base + MMC_REG_BLK_LEN);
  198. host->datasize = datasize;
  199. if (!mxcmci_use_dma(host))
  200. return 0;
  201. for_each_sg(data->sg, sg, data->sg_len, i) {
  202. if (sg->offset & 3 || sg->length & 3) {
  203. host->do_dma = 0;
  204. return 0;
  205. }
  206. }
  207. if (data->flags & MMC_DATA_READ) {
  208. host->dma_dir = DMA_FROM_DEVICE;
  209. slave_dirn = DMA_DEV_TO_MEM;
  210. } else {
  211. host->dma_dir = DMA_TO_DEVICE;
  212. slave_dirn = DMA_MEM_TO_DEV;
  213. }
  214. nents = dma_map_sg(host->dma->device->dev, data->sg,
  215. data->sg_len, host->dma_dir);
  216. if (nents != data->sg_len)
  217. return -EINVAL;
  218. host->desc = host->dma->device->device_prep_slave_sg(host->dma,
  219. data->sg, data->sg_len, slave_dirn,
  220. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  221. if (!host->desc) {
  222. dma_unmap_sg(host->dma->device->dev, data->sg, data->sg_len,
  223. host->dma_dir);
  224. host->do_dma = 0;
  225. return 0; /* Fall back to PIO */
  226. }
  227. wmb();
  228. dmaengine_submit(host->desc);
  229. return 0;
  230. }
  231. static int mxcmci_start_cmd(struct mxcmci_host *host, struct mmc_command *cmd,
  232. unsigned int cmdat)
  233. {
  234. u32 int_cntr = host->default_irq_mask;
  235. unsigned long flags;
  236. WARN_ON(host->cmd != NULL);
  237. host->cmd = cmd;
  238. switch (mmc_resp_type(cmd)) {
  239. case MMC_RSP_R1: /* short CRC, OPCODE */
  240. case MMC_RSP_R1B:/* short CRC, OPCODE, BUSY */
  241. cmdat |= CMD_DAT_CONT_RESPONSE_48BIT_CRC;
  242. break;
  243. case MMC_RSP_R2: /* long 136 bit + CRC */
  244. cmdat |= CMD_DAT_CONT_RESPONSE_136BIT;
  245. break;
  246. case MMC_RSP_R3: /* short */
  247. cmdat |= CMD_DAT_CONT_RESPONSE_48BIT;
  248. break;
  249. case MMC_RSP_NONE:
  250. break;
  251. default:
  252. dev_err(mmc_dev(host->mmc), "unhandled response type 0x%x\n",
  253. mmc_resp_type(cmd));
  254. cmd->error = -EINVAL;
  255. return -EINVAL;
  256. }
  257. int_cntr = INT_END_CMD_RES_EN;
  258. if (mxcmci_use_dma(host))
  259. int_cntr |= INT_READ_OP_EN | INT_WRITE_OP_DONE_EN;
  260. spin_lock_irqsave(&host->lock, flags);
  261. if (host->use_sdio)
  262. int_cntr |= INT_SDIO_IRQ_EN;
  263. writel(int_cntr, host->base + MMC_REG_INT_CNTR);
  264. spin_unlock_irqrestore(&host->lock, flags);
  265. writew(cmd->opcode, host->base + MMC_REG_CMD);
  266. writel(cmd->arg, host->base + MMC_REG_ARG);
  267. writew(cmdat, host->base + MMC_REG_CMD_DAT_CONT);
  268. return 0;
  269. }
  270. static void mxcmci_finish_request(struct mxcmci_host *host,
  271. struct mmc_request *req)
  272. {
  273. u32 int_cntr = host->default_irq_mask;
  274. unsigned long flags;
  275. spin_lock_irqsave(&host->lock, flags);
  276. if (host->use_sdio)
  277. int_cntr |= INT_SDIO_IRQ_EN;
  278. writel(int_cntr, host->base + MMC_REG_INT_CNTR);
  279. spin_unlock_irqrestore(&host->lock, flags);
  280. host->req = NULL;
  281. host->cmd = NULL;
  282. host->data = NULL;
  283. mmc_request_done(host->mmc, req);
  284. }
  285. static int mxcmci_finish_data(struct mxcmci_host *host, unsigned int stat)
  286. {
  287. struct mmc_data *data = host->data;
  288. int data_error;
  289. if (mxcmci_use_dma(host)) {
  290. dmaengine_terminate_all(host->dma);
  291. dma_unmap_sg(host->dma->device->dev, data->sg, data->sg_len,
  292. host->dma_dir);
  293. }
  294. if (stat & STATUS_ERR_MASK) {
  295. dev_dbg(mmc_dev(host->mmc), "request failed. status: 0x%08x\n",
  296. stat);
  297. if (stat & STATUS_CRC_READ_ERR) {
  298. dev_err(mmc_dev(host->mmc), "%s: -EILSEQ\n", __func__);
  299. data->error = -EILSEQ;
  300. } else if (stat & STATUS_CRC_WRITE_ERR) {
  301. u32 err_code = (stat >> 9) & 0x3;
  302. if (err_code == 2) { /* No CRC response */
  303. dev_err(mmc_dev(host->mmc),
  304. "%s: No CRC -ETIMEDOUT\n", __func__);
  305. data->error = -ETIMEDOUT;
  306. } else {
  307. dev_err(mmc_dev(host->mmc),
  308. "%s: -EILSEQ\n", __func__);
  309. data->error = -EILSEQ;
  310. }
  311. } else if (stat & STATUS_TIME_OUT_READ) {
  312. dev_err(mmc_dev(host->mmc),
  313. "%s: read -ETIMEDOUT\n", __func__);
  314. data->error = -ETIMEDOUT;
  315. } else {
  316. dev_err(mmc_dev(host->mmc), "%s: -EIO\n", __func__);
  317. data->error = -EIO;
  318. }
  319. } else {
  320. data->bytes_xfered = host->datasize;
  321. }
  322. data_error = data->error;
  323. host->data = NULL;
  324. return data_error;
  325. }
  326. static void mxcmci_read_response(struct mxcmci_host *host, unsigned int stat)
  327. {
  328. struct mmc_command *cmd = host->cmd;
  329. int i;
  330. u32 a, b, c;
  331. if (!cmd)
  332. return;
  333. if (stat & STATUS_TIME_OUT_RESP) {
  334. dev_dbg(mmc_dev(host->mmc), "CMD TIMEOUT\n");
  335. cmd->error = -ETIMEDOUT;
  336. } else if (stat & STATUS_RESP_CRC_ERR && cmd->flags & MMC_RSP_CRC) {
  337. dev_dbg(mmc_dev(host->mmc), "cmd crc error\n");
  338. cmd->error = -EILSEQ;
  339. }
  340. if (cmd->flags & MMC_RSP_PRESENT) {
  341. if (cmd->flags & MMC_RSP_136) {
  342. for (i = 0; i < 4; i++) {
  343. a = readw(host->base + MMC_REG_RES_FIFO);
  344. b = readw(host->base + MMC_REG_RES_FIFO);
  345. cmd->resp[i] = a << 16 | b;
  346. }
  347. } else {
  348. a = readw(host->base + MMC_REG_RES_FIFO);
  349. b = readw(host->base + MMC_REG_RES_FIFO);
  350. c = readw(host->base + MMC_REG_RES_FIFO);
  351. cmd->resp[0] = a << 24 | b << 8 | c >> 8;
  352. }
  353. }
  354. }
  355. static int mxcmci_poll_status(struct mxcmci_host *host, u32 mask)
  356. {
  357. u32 stat;
  358. unsigned long timeout = jiffies + HZ;
  359. do {
  360. stat = readl(host->base + MMC_REG_STATUS);
  361. if (stat & STATUS_ERR_MASK)
  362. return stat;
  363. if (time_after(jiffies, timeout)) {
  364. mxcmci_softreset(host);
  365. mxcmci_set_clk_rate(host, host->clock);
  366. return STATUS_TIME_OUT_READ;
  367. }
  368. if (stat & mask)
  369. return 0;
  370. cpu_relax();
  371. } while (1);
  372. }
  373. static int mxcmci_pull(struct mxcmci_host *host, void *_buf, int bytes)
  374. {
  375. unsigned int stat;
  376. u32 *buf = _buf;
  377. while (bytes > 3) {
  378. stat = mxcmci_poll_status(host,
  379. STATUS_BUF_READ_RDY | STATUS_READ_OP_DONE);
  380. if (stat)
  381. return stat;
  382. *buf++ = readl(host->base + MMC_REG_BUFFER_ACCESS);
  383. bytes -= 4;
  384. }
  385. if (bytes) {
  386. u8 *b = (u8 *)buf;
  387. u32 tmp;
  388. stat = mxcmci_poll_status(host,
  389. STATUS_BUF_READ_RDY | STATUS_READ_OP_DONE);
  390. if (stat)
  391. return stat;
  392. tmp = readl(host->base + MMC_REG_BUFFER_ACCESS);
  393. memcpy(b, &tmp, bytes);
  394. }
  395. return 0;
  396. }
  397. static int mxcmci_push(struct mxcmci_host *host, void *_buf, int bytes)
  398. {
  399. unsigned int stat;
  400. u32 *buf = _buf;
  401. while (bytes > 3) {
  402. stat = mxcmci_poll_status(host, STATUS_BUF_WRITE_RDY);
  403. if (stat)
  404. return stat;
  405. writel(*buf++, host->base + MMC_REG_BUFFER_ACCESS);
  406. bytes -= 4;
  407. }
  408. if (bytes) {
  409. u8 *b = (u8 *)buf;
  410. u32 tmp;
  411. stat = mxcmci_poll_status(host, STATUS_BUF_WRITE_RDY);
  412. if (stat)
  413. return stat;
  414. memcpy(&tmp, b, bytes);
  415. writel(tmp, host->base + MMC_REG_BUFFER_ACCESS);
  416. }
  417. stat = mxcmci_poll_status(host, STATUS_BUF_WRITE_RDY);
  418. if (stat)
  419. return stat;
  420. return 0;
  421. }
  422. static int mxcmci_transfer_data(struct mxcmci_host *host)
  423. {
  424. struct mmc_data *data = host->req->data;
  425. struct scatterlist *sg;
  426. int stat, i;
  427. host->data = data;
  428. host->datasize = 0;
  429. if (data->flags & MMC_DATA_READ) {
  430. for_each_sg(data->sg, sg, data->sg_len, i) {
  431. stat = mxcmci_pull(host, sg_virt(sg), sg->length);
  432. if (stat)
  433. return stat;
  434. host->datasize += sg->length;
  435. }
  436. } else {
  437. for_each_sg(data->sg, sg, data->sg_len, i) {
  438. stat = mxcmci_push(host, sg_virt(sg), sg->length);
  439. if (stat)
  440. return stat;
  441. host->datasize += sg->length;
  442. }
  443. stat = mxcmci_poll_status(host, STATUS_WRITE_OP_DONE);
  444. if (stat)
  445. return stat;
  446. }
  447. return 0;
  448. }
  449. static void mxcmci_datawork(struct work_struct *work)
  450. {
  451. struct mxcmci_host *host = container_of(work, struct mxcmci_host,
  452. datawork);
  453. int datastat = mxcmci_transfer_data(host);
  454. writel(STATUS_READ_OP_DONE | STATUS_WRITE_OP_DONE,
  455. host->base + MMC_REG_STATUS);
  456. mxcmci_finish_data(host, datastat);
  457. if (host->req->stop) {
  458. if (mxcmci_start_cmd(host, host->req->stop, 0)) {
  459. mxcmci_finish_request(host, host->req);
  460. return;
  461. }
  462. } else {
  463. mxcmci_finish_request(host, host->req);
  464. }
  465. }
  466. static void mxcmci_data_done(struct mxcmci_host *host, unsigned int stat)
  467. {
  468. struct mmc_data *data = host->data;
  469. int data_error;
  470. if (!data)
  471. return;
  472. data_error = mxcmci_finish_data(host, stat);
  473. mxcmci_read_response(host, stat);
  474. host->cmd = NULL;
  475. if (host->req->stop) {
  476. if (mxcmci_start_cmd(host, host->req->stop, 0)) {
  477. mxcmci_finish_request(host, host->req);
  478. return;
  479. }
  480. } else {
  481. mxcmci_finish_request(host, host->req);
  482. }
  483. }
  484. static void mxcmci_cmd_done(struct mxcmci_host *host, unsigned int stat)
  485. {
  486. mxcmci_read_response(host, stat);
  487. host->cmd = NULL;
  488. if (!host->data && host->req) {
  489. mxcmci_finish_request(host, host->req);
  490. return;
  491. }
  492. /* For the DMA case the DMA engine handles the data transfer
  493. * automatically. For non DMA we have to do it ourselves.
  494. * Don't do it in interrupt context though.
  495. */
  496. if (!mxcmci_use_dma(host) && host->data)
  497. schedule_work(&host->datawork);
  498. }
  499. static irqreturn_t mxcmci_irq(int irq, void *devid)
  500. {
  501. struct mxcmci_host *host = devid;
  502. unsigned long flags;
  503. bool sdio_irq;
  504. u32 stat;
  505. stat = readl(host->base + MMC_REG_STATUS);
  506. writel(stat & ~(STATUS_SDIO_INT_ACTIVE | STATUS_DATA_TRANS_DONE |
  507. STATUS_WRITE_OP_DONE), host->base + MMC_REG_STATUS);
  508. dev_dbg(mmc_dev(host->mmc), "%s: 0x%08x\n", __func__, stat);
  509. spin_lock_irqsave(&host->lock, flags);
  510. sdio_irq = (stat & STATUS_SDIO_INT_ACTIVE) && host->use_sdio;
  511. spin_unlock_irqrestore(&host->lock, flags);
  512. if (mxcmci_use_dma(host) &&
  513. (stat & (STATUS_READ_OP_DONE | STATUS_WRITE_OP_DONE)))
  514. writel(STATUS_READ_OP_DONE | STATUS_WRITE_OP_DONE,
  515. host->base + MMC_REG_STATUS);
  516. if (sdio_irq) {
  517. writel(STATUS_SDIO_INT_ACTIVE, host->base + MMC_REG_STATUS);
  518. mmc_signal_sdio_irq(host->mmc);
  519. }
  520. if (stat & STATUS_END_CMD_RESP)
  521. mxcmci_cmd_done(host, stat);
  522. if (mxcmci_use_dma(host) &&
  523. (stat & (STATUS_DATA_TRANS_DONE | STATUS_WRITE_OP_DONE)))
  524. mxcmci_data_done(host, stat);
  525. if (host->default_irq_mask &&
  526. (stat & (STATUS_CARD_INSERTION | STATUS_CARD_REMOVAL)))
  527. mmc_detect_change(host->mmc, msecs_to_jiffies(200));
  528. return IRQ_HANDLED;
  529. }
  530. static void mxcmci_request(struct mmc_host *mmc, struct mmc_request *req)
  531. {
  532. struct mxcmci_host *host = mmc_priv(mmc);
  533. unsigned int cmdat = host->cmdat;
  534. int error;
  535. WARN_ON(host->req != NULL);
  536. host->req = req;
  537. host->cmdat &= ~CMD_DAT_CONT_INIT;
  538. if (host->dma)
  539. host->do_dma = 1;
  540. if (req->data) {
  541. error = mxcmci_setup_data(host, req->data);
  542. if (error) {
  543. req->cmd->error = error;
  544. goto out;
  545. }
  546. cmdat |= CMD_DAT_CONT_DATA_ENABLE;
  547. if (req->data->flags & MMC_DATA_WRITE)
  548. cmdat |= CMD_DAT_CONT_WRITE;
  549. }
  550. error = mxcmci_start_cmd(host, req->cmd, cmdat);
  551. out:
  552. if (error)
  553. mxcmci_finish_request(host, req);
  554. }
  555. static void mxcmci_set_clk_rate(struct mxcmci_host *host, unsigned int clk_ios)
  556. {
  557. unsigned int divider;
  558. int prescaler = 0;
  559. unsigned int clk_in = clk_get_rate(host->clk);
  560. while (prescaler <= 0x800) {
  561. for (divider = 1; divider <= 0xF; divider++) {
  562. int x;
  563. x = (clk_in / (divider + 1));
  564. if (prescaler)
  565. x /= (prescaler * 2);
  566. if (x <= clk_ios)
  567. break;
  568. }
  569. if (divider < 0x10)
  570. break;
  571. if (prescaler == 0)
  572. prescaler = 1;
  573. else
  574. prescaler <<= 1;
  575. }
  576. writew((prescaler << 4) | divider, host->base + MMC_REG_CLK_RATE);
  577. dev_dbg(mmc_dev(host->mmc), "scaler: %d divider: %d in: %d out: %d\n",
  578. prescaler, divider, clk_in, clk_ios);
  579. }
  580. static int mxcmci_setup_dma(struct mmc_host *mmc)
  581. {
  582. struct mxcmci_host *host = mmc_priv(mmc);
  583. struct dma_slave_config *config = &host->dma_slave_config;
  584. config->dst_addr = host->res->start + MMC_REG_BUFFER_ACCESS;
  585. config->src_addr = host->res->start + MMC_REG_BUFFER_ACCESS;
  586. config->dst_addr_width = 4;
  587. config->src_addr_width = 4;
  588. config->dst_maxburst = host->burstlen;
  589. config->src_maxburst = host->burstlen;
  590. return dmaengine_slave_config(host->dma, config);
  591. }
  592. static void mxcmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  593. {
  594. struct mxcmci_host *host = mmc_priv(mmc);
  595. int burstlen, ret;
  596. /*
  597. * use burstlen of 64 (16 words) in 4 bit mode (--> reg value 0)
  598. * use burstlen of 16 (4 words) in 1 bit mode (--> reg value 16)
  599. */
  600. if (ios->bus_width == MMC_BUS_WIDTH_4)
  601. burstlen = 16;
  602. else
  603. burstlen = 4;
  604. if (mxcmci_use_dma(host) && burstlen != host->burstlen) {
  605. host->burstlen = burstlen;
  606. ret = mxcmci_setup_dma(mmc);
  607. if (ret) {
  608. dev_err(mmc_dev(host->mmc),
  609. "failed to config DMA channel. Falling back to PIO\n");
  610. dma_release_channel(host->dma);
  611. host->do_dma = 0;
  612. }
  613. }
  614. if (ios->bus_width == MMC_BUS_WIDTH_4)
  615. host->cmdat |= CMD_DAT_CONT_BUS_WIDTH_4;
  616. else
  617. host->cmdat &= ~CMD_DAT_CONT_BUS_WIDTH_4;
  618. if (host->power_mode != ios->power_mode) {
  619. mxcmci_set_power(host, ios->power_mode, ios->vdd);
  620. host->power_mode = ios->power_mode;
  621. if (ios->power_mode == MMC_POWER_ON)
  622. host->cmdat |= CMD_DAT_CONT_INIT;
  623. }
  624. if (ios->clock) {
  625. mxcmci_set_clk_rate(host, ios->clock);
  626. writew(STR_STP_CLK_START_CLK, host->base + MMC_REG_STR_STP_CLK);
  627. } else {
  628. writew(STR_STP_CLK_STOP_CLK, host->base + MMC_REG_STR_STP_CLK);
  629. }
  630. host->clock = ios->clock;
  631. }
  632. static irqreturn_t mxcmci_detect_irq(int irq, void *data)
  633. {
  634. struct mmc_host *mmc = data;
  635. dev_dbg(mmc_dev(mmc), "%s\n", __func__);
  636. mmc_detect_change(mmc, msecs_to_jiffies(250));
  637. return IRQ_HANDLED;
  638. }
  639. static int mxcmci_get_ro(struct mmc_host *mmc)
  640. {
  641. struct mxcmci_host *host = mmc_priv(mmc);
  642. if (host->pdata && host->pdata->get_ro)
  643. return !!host->pdata->get_ro(mmc_dev(mmc));
  644. /*
  645. * Board doesn't support read only detection; let the mmc core
  646. * decide what to do.
  647. */
  648. return -ENOSYS;
  649. }
  650. static void mxcmci_enable_sdio_irq(struct mmc_host *mmc, int enable)
  651. {
  652. struct mxcmci_host *host = mmc_priv(mmc);
  653. unsigned long flags;
  654. u32 int_cntr;
  655. spin_lock_irqsave(&host->lock, flags);
  656. host->use_sdio = enable;
  657. int_cntr = readl(host->base + MMC_REG_INT_CNTR);
  658. if (enable)
  659. int_cntr |= INT_SDIO_IRQ_EN;
  660. else
  661. int_cntr &= ~INT_SDIO_IRQ_EN;
  662. writel(int_cntr, host->base + MMC_REG_INT_CNTR);
  663. spin_unlock_irqrestore(&host->lock, flags);
  664. }
  665. static void mxcmci_init_card(struct mmc_host *host, struct mmc_card *card)
  666. {
  667. /*
  668. * MX3 SoCs have a silicon bug which corrupts CRC calculation of
  669. * multi-block transfers when connected SDIO peripheral doesn't
  670. * drive the BUSY line as required by the specs.
  671. * One way to prevent this is to only allow 1-bit transfers.
  672. */
  673. if (cpu_is_mx3() && card->type == MMC_TYPE_SDIO)
  674. host->caps &= ~MMC_CAP_4_BIT_DATA;
  675. else
  676. host->caps |= MMC_CAP_4_BIT_DATA;
  677. }
  678. static bool filter(struct dma_chan *chan, void *param)
  679. {
  680. struct mxcmci_host *host = param;
  681. if (!imx_dma_is_general_purpose(chan))
  682. return false;
  683. chan->private = &host->dma_data;
  684. return true;
  685. }
  686. static const struct mmc_host_ops mxcmci_ops = {
  687. .request = mxcmci_request,
  688. .set_ios = mxcmci_set_ios,
  689. .get_ro = mxcmci_get_ro,
  690. .enable_sdio_irq = mxcmci_enable_sdio_irq,
  691. .init_card = mxcmci_init_card,
  692. };
  693. static int mxcmci_probe(struct platform_device *pdev)
  694. {
  695. struct mmc_host *mmc;
  696. struct mxcmci_host *host = NULL;
  697. struct resource *iores, *r;
  698. int ret = 0, irq;
  699. dma_cap_mask_t mask;
  700. pr_info("i.MX SDHC driver\n");
  701. iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  702. irq = platform_get_irq(pdev, 0);
  703. if (!iores || irq < 0)
  704. return -EINVAL;
  705. r = request_mem_region(iores->start, resource_size(iores), pdev->name);
  706. if (!r)
  707. return -EBUSY;
  708. mmc = mmc_alloc_host(sizeof(struct mxcmci_host), &pdev->dev);
  709. if (!mmc) {
  710. ret = -ENOMEM;
  711. goto out_release_mem;
  712. }
  713. mmc->ops = &mxcmci_ops;
  714. mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_SDIO_IRQ;
  715. /* MMC core transfer sizes tunable parameters */
  716. mmc->max_segs = 64;
  717. mmc->max_blk_size = 2048;
  718. mmc->max_blk_count = 65535;
  719. mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
  720. mmc->max_seg_size = mmc->max_req_size;
  721. host = mmc_priv(mmc);
  722. host->base = ioremap(r->start, resource_size(r));
  723. if (!host->base) {
  724. ret = -ENOMEM;
  725. goto out_free;
  726. }
  727. host->mmc = mmc;
  728. host->pdata = pdev->dev.platform_data;
  729. spin_lock_init(&host->lock);
  730. mxcmci_init_ocr(host);
  731. if (host->pdata && host->pdata->dat3_card_detect)
  732. host->default_irq_mask =
  733. INT_CARD_INSERTION_EN | INT_CARD_REMOVAL_EN;
  734. else
  735. host->default_irq_mask = 0;
  736. host->res = r;
  737. host->irq = irq;
  738. host->clk = clk_get(&pdev->dev, NULL);
  739. if (IS_ERR(host->clk)) {
  740. ret = PTR_ERR(host->clk);
  741. goto out_iounmap;
  742. }
  743. clk_enable(host->clk);
  744. mxcmci_softreset(host);
  745. host->rev_no = readw(host->base + MMC_REG_REV_NO);
  746. if (host->rev_no != 0x400) {
  747. ret = -ENODEV;
  748. dev_err(mmc_dev(host->mmc), "wrong rev.no. 0x%08x. aborting.\n",
  749. host->rev_no);
  750. goto out_clk_put;
  751. }
  752. mmc->f_min = clk_get_rate(host->clk) >> 16;
  753. mmc->f_max = clk_get_rate(host->clk) >> 1;
  754. /* recommended in data sheet */
  755. writew(0x2db4, host->base + MMC_REG_READ_TO);
  756. writel(host->default_irq_mask, host->base + MMC_REG_INT_CNTR);
  757. r = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  758. if (r) {
  759. host->dmareq = r->start;
  760. host->dma_data.peripheral_type = IMX_DMATYPE_SDHC;
  761. host->dma_data.priority = DMA_PRIO_LOW;
  762. host->dma_data.dma_request = host->dmareq;
  763. dma_cap_zero(mask);
  764. dma_cap_set(DMA_SLAVE, mask);
  765. host->dma = dma_request_channel(mask, filter, host);
  766. if (host->dma)
  767. mmc->max_seg_size = dma_get_max_seg_size(
  768. host->dma->device->dev);
  769. }
  770. if (!host->dma)
  771. dev_info(mmc_dev(host->mmc), "dma not available. Using PIO\n");
  772. INIT_WORK(&host->datawork, mxcmci_datawork);
  773. ret = request_irq(host->irq, mxcmci_irq, 0, DRIVER_NAME, host);
  774. if (ret)
  775. goto out_free_dma;
  776. platform_set_drvdata(pdev, mmc);
  777. if (host->pdata && host->pdata->init) {
  778. ret = host->pdata->init(&pdev->dev, mxcmci_detect_irq,
  779. host->mmc);
  780. if (ret)
  781. goto out_free_irq;
  782. }
  783. mmc_add_host(mmc);
  784. return 0;
  785. out_free_irq:
  786. free_irq(host->irq, host);
  787. out_free_dma:
  788. if (host->dma)
  789. dma_release_channel(host->dma);
  790. out_clk_put:
  791. clk_disable(host->clk);
  792. clk_put(host->clk);
  793. out_iounmap:
  794. iounmap(host->base);
  795. out_free:
  796. mmc_free_host(mmc);
  797. out_release_mem:
  798. release_mem_region(iores->start, resource_size(iores));
  799. return ret;
  800. }
  801. static int mxcmci_remove(struct platform_device *pdev)
  802. {
  803. struct mmc_host *mmc = platform_get_drvdata(pdev);
  804. struct mxcmci_host *host = mmc_priv(mmc);
  805. platform_set_drvdata(pdev, NULL);
  806. mmc_remove_host(mmc);
  807. if (host->vcc)
  808. regulator_put(host->vcc);
  809. if (host->pdata && host->pdata->exit)
  810. host->pdata->exit(&pdev->dev, mmc);
  811. free_irq(host->irq, host);
  812. iounmap(host->base);
  813. if (host->dma)
  814. dma_release_channel(host->dma);
  815. clk_disable(host->clk);
  816. clk_put(host->clk);
  817. release_mem_region(host->res->start, resource_size(host->res));
  818. mmc_free_host(mmc);
  819. return 0;
  820. }
  821. #ifdef CONFIG_PM
  822. static int mxcmci_suspend(struct device *dev)
  823. {
  824. struct mmc_host *mmc = dev_get_drvdata(dev);
  825. struct mxcmci_host *host = mmc_priv(mmc);
  826. int ret = 0;
  827. if (mmc)
  828. ret = mmc_suspend_host(mmc);
  829. clk_disable(host->clk);
  830. return ret;
  831. }
  832. static int mxcmci_resume(struct device *dev)
  833. {
  834. struct mmc_host *mmc = dev_get_drvdata(dev);
  835. struct mxcmci_host *host = mmc_priv(mmc);
  836. int ret = 0;
  837. clk_enable(host->clk);
  838. if (mmc)
  839. ret = mmc_resume_host(mmc);
  840. return ret;
  841. }
  842. static const struct dev_pm_ops mxcmci_pm_ops = {
  843. .suspend = mxcmci_suspend,
  844. .resume = mxcmci_resume,
  845. };
  846. #endif
  847. static struct platform_driver mxcmci_driver = {
  848. .probe = mxcmci_probe,
  849. .remove = mxcmci_remove,
  850. .driver = {
  851. .name = DRIVER_NAME,
  852. .owner = THIS_MODULE,
  853. #ifdef CONFIG_PM
  854. .pm = &mxcmci_pm_ops,
  855. #endif
  856. }
  857. };
  858. static int __init mxcmci_init(void)
  859. {
  860. return platform_driver_register(&mxcmci_driver);
  861. }
  862. static void __exit mxcmci_exit(void)
  863. {
  864. platform_driver_unregister(&mxcmci_driver);
  865. }
  866. module_init(mxcmci_init);
  867. module_exit(mxcmci_exit);
  868. MODULE_DESCRIPTION("i.MX Multimedia Card Interface Driver");
  869. MODULE_AUTHOR("Sascha Hauer, Pengutronix");
  870. MODULE_LICENSE("GPL");
  871. MODULE_ALIAS("platform:imx-mmc");