vmwgfx_drv.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145
  1. /**************************************************************************
  2. *
  3. * Copyright © 2009 VMware, Inc., Palo Alto, CA., USA
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the
  8. * "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish,
  10. * distribute, sub license, and/or sell copies of the Software, and to
  11. * permit persons to whom the Software is furnished to do so, subject to
  12. * the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the
  15. * next paragraph) shall be included in all copies or substantial portions
  16. * of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  21. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  22. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  23. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  24. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  25. *
  26. **************************************************************************/
  27. #include <linux/module.h>
  28. #include "drmP.h"
  29. #include "vmwgfx_drv.h"
  30. #include "ttm/ttm_placement.h"
  31. #include "ttm/ttm_bo_driver.h"
  32. #include "ttm/ttm_object.h"
  33. #include "ttm/ttm_module.h"
  34. #define VMWGFX_DRIVER_NAME "vmwgfx"
  35. #define VMWGFX_DRIVER_DESC "Linux drm driver for VMware graphics devices"
  36. #define VMWGFX_CHIP_SVGAII 0
  37. #define VMW_FB_RESERVATION 0
  38. /**
  39. * Fully encoded drm commands. Might move to vmw_drm.h
  40. */
  41. #define DRM_IOCTL_VMW_GET_PARAM \
  42. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GET_PARAM, \
  43. struct drm_vmw_getparam_arg)
  44. #define DRM_IOCTL_VMW_ALLOC_DMABUF \
  45. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_ALLOC_DMABUF, \
  46. union drm_vmw_alloc_dmabuf_arg)
  47. #define DRM_IOCTL_VMW_UNREF_DMABUF \
  48. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_DMABUF, \
  49. struct drm_vmw_unref_dmabuf_arg)
  50. #define DRM_IOCTL_VMW_CURSOR_BYPASS \
  51. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CURSOR_BYPASS, \
  52. struct drm_vmw_cursor_bypass_arg)
  53. #define DRM_IOCTL_VMW_CONTROL_STREAM \
  54. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CONTROL_STREAM, \
  55. struct drm_vmw_control_stream_arg)
  56. #define DRM_IOCTL_VMW_CLAIM_STREAM \
  57. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CLAIM_STREAM, \
  58. struct drm_vmw_stream_arg)
  59. #define DRM_IOCTL_VMW_UNREF_STREAM \
  60. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_STREAM, \
  61. struct drm_vmw_stream_arg)
  62. #define DRM_IOCTL_VMW_CREATE_CONTEXT \
  63. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CREATE_CONTEXT, \
  64. struct drm_vmw_context_arg)
  65. #define DRM_IOCTL_VMW_UNREF_CONTEXT \
  66. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_CONTEXT, \
  67. struct drm_vmw_context_arg)
  68. #define DRM_IOCTL_VMW_CREATE_SURFACE \
  69. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SURFACE, \
  70. union drm_vmw_surface_create_arg)
  71. #define DRM_IOCTL_VMW_UNREF_SURFACE \
  72. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SURFACE, \
  73. struct drm_vmw_surface_arg)
  74. #define DRM_IOCTL_VMW_REF_SURFACE \
  75. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_REF_SURFACE, \
  76. union drm_vmw_surface_reference_arg)
  77. #define DRM_IOCTL_VMW_EXECBUF \
  78. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_EXECBUF, \
  79. struct drm_vmw_execbuf_arg)
  80. #define DRM_IOCTL_VMW_GET_3D_CAP \
  81. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_GET_3D_CAP, \
  82. struct drm_vmw_get_3d_cap_arg)
  83. #define DRM_IOCTL_VMW_FENCE_WAIT \
  84. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_WAIT, \
  85. struct drm_vmw_fence_wait_arg)
  86. #define DRM_IOCTL_VMW_FENCE_SIGNALED \
  87. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_SIGNALED, \
  88. struct drm_vmw_fence_signaled_arg)
  89. #define DRM_IOCTL_VMW_FENCE_UNREF \
  90. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_UNREF, \
  91. struct drm_vmw_fence_arg)
  92. #define DRM_IOCTL_VMW_FENCE_EVENT \
  93. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_EVENT, \
  94. struct drm_vmw_fence_event_arg)
  95. #define DRM_IOCTL_VMW_PRESENT \
  96. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT, \
  97. struct drm_vmw_present_arg)
  98. #define DRM_IOCTL_VMW_PRESENT_READBACK \
  99. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT_READBACK, \
  100. struct drm_vmw_present_readback_arg)
  101. /**
  102. * The core DRM version of this macro doesn't account for
  103. * DRM_COMMAND_BASE.
  104. */
  105. #define VMW_IOCTL_DEF(ioctl, func, flags) \
  106. [DRM_IOCTL_NR(DRM_IOCTL_##ioctl) - DRM_COMMAND_BASE] = {DRM_##ioctl, flags, func, DRM_IOCTL_##ioctl}
  107. /**
  108. * Ioctl definitions.
  109. */
  110. static struct drm_ioctl_desc vmw_ioctls[] = {
  111. VMW_IOCTL_DEF(VMW_GET_PARAM, vmw_getparam_ioctl,
  112. DRM_AUTH | DRM_UNLOCKED),
  113. VMW_IOCTL_DEF(VMW_ALLOC_DMABUF, vmw_dmabuf_alloc_ioctl,
  114. DRM_AUTH | DRM_UNLOCKED),
  115. VMW_IOCTL_DEF(VMW_UNREF_DMABUF, vmw_dmabuf_unref_ioctl,
  116. DRM_AUTH | DRM_UNLOCKED),
  117. VMW_IOCTL_DEF(VMW_CURSOR_BYPASS,
  118. vmw_kms_cursor_bypass_ioctl,
  119. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  120. VMW_IOCTL_DEF(VMW_CONTROL_STREAM, vmw_overlay_ioctl,
  121. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  122. VMW_IOCTL_DEF(VMW_CLAIM_STREAM, vmw_stream_claim_ioctl,
  123. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  124. VMW_IOCTL_DEF(VMW_UNREF_STREAM, vmw_stream_unref_ioctl,
  125. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  126. VMW_IOCTL_DEF(VMW_CREATE_CONTEXT, vmw_context_define_ioctl,
  127. DRM_AUTH | DRM_UNLOCKED),
  128. VMW_IOCTL_DEF(VMW_UNREF_CONTEXT, vmw_context_destroy_ioctl,
  129. DRM_AUTH | DRM_UNLOCKED),
  130. VMW_IOCTL_DEF(VMW_CREATE_SURFACE, vmw_surface_define_ioctl,
  131. DRM_AUTH | DRM_UNLOCKED),
  132. VMW_IOCTL_DEF(VMW_UNREF_SURFACE, vmw_surface_destroy_ioctl,
  133. DRM_AUTH | DRM_UNLOCKED),
  134. VMW_IOCTL_DEF(VMW_REF_SURFACE, vmw_surface_reference_ioctl,
  135. DRM_AUTH | DRM_UNLOCKED),
  136. VMW_IOCTL_DEF(VMW_EXECBUF, vmw_execbuf_ioctl,
  137. DRM_AUTH | DRM_UNLOCKED),
  138. VMW_IOCTL_DEF(VMW_FENCE_WAIT, vmw_fence_obj_wait_ioctl,
  139. DRM_AUTH | DRM_UNLOCKED),
  140. VMW_IOCTL_DEF(VMW_FENCE_SIGNALED,
  141. vmw_fence_obj_signaled_ioctl,
  142. DRM_AUTH | DRM_UNLOCKED),
  143. VMW_IOCTL_DEF(VMW_FENCE_UNREF, vmw_fence_obj_unref_ioctl,
  144. DRM_AUTH | DRM_UNLOCKED),
  145. VMW_IOCTL_DEF(VMW_FENCE_EVENT,
  146. vmw_fence_event_ioctl,
  147. DRM_AUTH | DRM_UNLOCKED),
  148. VMW_IOCTL_DEF(VMW_GET_3D_CAP, vmw_get_cap_3d_ioctl,
  149. DRM_AUTH | DRM_UNLOCKED),
  150. /* these allow direct access to the framebuffers mark as master only */
  151. VMW_IOCTL_DEF(VMW_PRESENT, vmw_present_ioctl,
  152. DRM_MASTER | DRM_AUTH | DRM_UNLOCKED),
  153. VMW_IOCTL_DEF(VMW_PRESENT_READBACK,
  154. vmw_present_readback_ioctl,
  155. DRM_MASTER | DRM_AUTH | DRM_UNLOCKED),
  156. };
  157. static struct pci_device_id vmw_pci_id_list[] = {
  158. {0x15ad, 0x0405, PCI_ANY_ID, PCI_ANY_ID, 0, 0, VMWGFX_CHIP_SVGAII},
  159. {0, 0, 0}
  160. };
  161. static int enable_fbdev;
  162. static int vmw_probe(struct pci_dev *, const struct pci_device_id *);
  163. static void vmw_master_init(struct vmw_master *);
  164. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  165. void *ptr);
  166. MODULE_PARM_DESC(enable_fbdev, "Enable vmwgfx fbdev");
  167. module_param_named(enable_fbdev, enable_fbdev, int, 0600);
  168. static void vmw_print_capabilities(uint32_t capabilities)
  169. {
  170. DRM_INFO("Capabilities:\n");
  171. if (capabilities & SVGA_CAP_RECT_COPY)
  172. DRM_INFO(" Rect copy.\n");
  173. if (capabilities & SVGA_CAP_CURSOR)
  174. DRM_INFO(" Cursor.\n");
  175. if (capabilities & SVGA_CAP_CURSOR_BYPASS)
  176. DRM_INFO(" Cursor bypass.\n");
  177. if (capabilities & SVGA_CAP_CURSOR_BYPASS_2)
  178. DRM_INFO(" Cursor bypass 2.\n");
  179. if (capabilities & SVGA_CAP_8BIT_EMULATION)
  180. DRM_INFO(" 8bit emulation.\n");
  181. if (capabilities & SVGA_CAP_ALPHA_CURSOR)
  182. DRM_INFO(" Alpha cursor.\n");
  183. if (capabilities & SVGA_CAP_3D)
  184. DRM_INFO(" 3D.\n");
  185. if (capabilities & SVGA_CAP_EXTENDED_FIFO)
  186. DRM_INFO(" Extended Fifo.\n");
  187. if (capabilities & SVGA_CAP_MULTIMON)
  188. DRM_INFO(" Multimon.\n");
  189. if (capabilities & SVGA_CAP_PITCHLOCK)
  190. DRM_INFO(" Pitchlock.\n");
  191. if (capabilities & SVGA_CAP_IRQMASK)
  192. DRM_INFO(" Irq mask.\n");
  193. if (capabilities & SVGA_CAP_DISPLAY_TOPOLOGY)
  194. DRM_INFO(" Display Topology.\n");
  195. if (capabilities & SVGA_CAP_GMR)
  196. DRM_INFO(" GMR.\n");
  197. if (capabilities & SVGA_CAP_TRACES)
  198. DRM_INFO(" Traces.\n");
  199. if (capabilities & SVGA_CAP_GMR2)
  200. DRM_INFO(" GMR2.\n");
  201. if (capabilities & SVGA_CAP_SCREEN_OBJECT_2)
  202. DRM_INFO(" Screen Object 2.\n");
  203. }
  204. /**
  205. * vmw_execbuf_prepare_dummy_query - Initialize a query result structure at
  206. * the start of a buffer object.
  207. *
  208. * @dev_priv: The device private structure.
  209. *
  210. * This function will idle the buffer using an uninterruptible wait, then
  211. * map the first page and initialize a pending occlusion query result structure,
  212. * Finally it will unmap the buffer.
  213. *
  214. * TODO: Since we're only mapping a single page, we should optimize the map
  215. * to use kmap_atomic / iomap_atomic.
  216. */
  217. static void vmw_dummy_query_bo_prepare(struct vmw_private *dev_priv)
  218. {
  219. struct ttm_bo_kmap_obj map;
  220. volatile SVGA3dQueryResult *result;
  221. bool dummy;
  222. int ret;
  223. struct ttm_bo_device *bdev = &dev_priv->bdev;
  224. struct ttm_buffer_object *bo = dev_priv->dummy_query_bo;
  225. ttm_bo_reserve(bo, false, false, false, 0);
  226. spin_lock(&bdev->fence_lock);
  227. ret = ttm_bo_wait(bo, false, false, false);
  228. spin_unlock(&bdev->fence_lock);
  229. if (unlikely(ret != 0))
  230. (void) vmw_fallback_wait(dev_priv, false, true, 0, false,
  231. 10*HZ);
  232. ret = ttm_bo_kmap(bo, 0, 1, &map);
  233. if (likely(ret == 0)) {
  234. result = ttm_kmap_obj_virtual(&map, &dummy);
  235. result->totalSize = sizeof(*result);
  236. result->state = SVGA3D_QUERYSTATE_PENDING;
  237. result->result32 = 0xff;
  238. ttm_bo_kunmap(&map);
  239. } else
  240. DRM_ERROR("Dummy query buffer map failed.\n");
  241. ttm_bo_unreserve(bo);
  242. }
  243. /**
  244. * vmw_dummy_query_bo_create - create a bo to hold a dummy query result
  245. *
  246. * @dev_priv: A device private structure.
  247. *
  248. * This function creates a small buffer object that holds the query
  249. * result for dummy queries emitted as query barriers.
  250. * No interruptible waits are done within this function.
  251. *
  252. * Returns an error if bo creation fails.
  253. */
  254. static int vmw_dummy_query_bo_create(struct vmw_private *dev_priv)
  255. {
  256. return ttm_bo_create(&dev_priv->bdev,
  257. PAGE_SIZE,
  258. ttm_bo_type_device,
  259. &vmw_vram_sys_placement,
  260. 0, 0, false, NULL,
  261. &dev_priv->dummy_query_bo);
  262. }
  263. static int vmw_request_device(struct vmw_private *dev_priv)
  264. {
  265. int ret;
  266. ret = vmw_fifo_init(dev_priv, &dev_priv->fifo);
  267. if (unlikely(ret != 0)) {
  268. DRM_ERROR("Unable to initialize FIFO.\n");
  269. return ret;
  270. }
  271. vmw_fence_fifo_up(dev_priv->fman);
  272. ret = vmw_dummy_query_bo_create(dev_priv);
  273. if (unlikely(ret != 0))
  274. goto out_no_query_bo;
  275. vmw_dummy_query_bo_prepare(dev_priv);
  276. return 0;
  277. out_no_query_bo:
  278. vmw_fence_fifo_down(dev_priv->fman);
  279. vmw_fifo_release(dev_priv, &dev_priv->fifo);
  280. return ret;
  281. }
  282. static void vmw_release_device(struct vmw_private *dev_priv)
  283. {
  284. /*
  285. * Previous destructions should've released
  286. * the pinned bo.
  287. */
  288. BUG_ON(dev_priv->pinned_bo != NULL);
  289. ttm_bo_unref(&dev_priv->dummy_query_bo);
  290. vmw_fence_fifo_down(dev_priv->fman);
  291. vmw_fifo_release(dev_priv, &dev_priv->fifo);
  292. }
  293. /**
  294. * Increase the 3d resource refcount.
  295. * If the count was prevously zero, initialize the fifo, switching to svga
  296. * mode. Note that the master holds a ref as well, and may request an
  297. * explicit switch to svga mode if fb is not running, using @unhide_svga.
  298. */
  299. int vmw_3d_resource_inc(struct vmw_private *dev_priv,
  300. bool unhide_svga)
  301. {
  302. int ret = 0;
  303. mutex_lock(&dev_priv->release_mutex);
  304. if (unlikely(dev_priv->num_3d_resources++ == 0)) {
  305. ret = vmw_request_device(dev_priv);
  306. if (unlikely(ret != 0))
  307. --dev_priv->num_3d_resources;
  308. } else if (unhide_svga) {
  309. mutex_lock(&dev_priv->hw_mutex);
  310. vmw_write(dev_priv, SVGA_REG_ENABLE,
  311. vmw_read(dev_priv, SVGA_REG_ENABLE) &
  312. ~SVGA_REG_ENABLE_HIDE);
  313. mutex_unlock(&dev_priv->hw_mutex);
  314. }
  315. mutex_unlock(&dev_priv->release_mutex);
  316. return ret;
  317. }
  318. /**
  319. * Decrease the 3d resource refcount.
  320. * If the count reaches zero, disable the fifo, switching to vga mode.
  321. * Note that the master holds a refcount as well, and may request an
  322. * explicit switch to vga mode when it releases its refcount to account
  323. * for the situation of an X server vt switch to VGA with 3d resources
  324. * active.
  325. */
  326. void vmw_3d_resource_dec(struct vmw_private *dev_priv,
  327. bool hide_svga)
  328. {
  329. int32_t n3d;
  330. mutex_lock(&dev_priv->release_mutex);
  331. if (unlikely(--dev_priv->num_3d_resources == 0))
  332. vmw_release_device(dev_priv);
  333. else if (hide_svga) {
  334. mutex_lock(&dev_priv->hw_mutex);
  335. vmw_write(dev_priv, SVGA_REG_ENABLE,
  336. vmw_read(dev_priv, SVGA_REG_ENABLE) |
  337. SVGA_REG_ENABLE_HIDE);
  338. mutex_unlock(&dev_priv->hw_mutex);
  339. }
  340. n3d = (int32_t) dev_priv->num_3d_resources;
  341. mutex_unlock(&dev_priv->release_mutex);
  342. BUG_ON(n3d < 0);
  343. }
  344. static int vmw_driver_load(struct drm_device *dev, unsigned long chipset)
  345. {
  346. struct vmw_private *dev_priv;
  347. int ret;
  348. uint32_t svga_id;
  349. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  350. if (unlikely(dev_priv == NULL)) {
  351. DRM_ERROR("Failed allocating a device private struct.\n");
  352. return -ENOMEM;
  353. }
  354. memset(dev_priv, 0, sizeof(*dev_priv));
  355. dev_priv->dev = dev;
  356. dev_priv->vmw_chipset = chipset;
  357. dev_priv->last_read_seqno = (uint32_t) -100;
  358. mutex_init(&dev_priv->hw_mutex);
  359. mutex_init(&dev_priv->cmdbuf_mutex);
  360. mutex_init(&dev_priv->release_mutex);
  361. rwlock_init(&dev_priv->resource_lock);
  362. idr_init(&dev_priv->context_idr);
  363. idr_init(&dev_priv->surface_idr);
  364. idr_init(&dev_priv->stream_idr);
  365. mutex_init(&dev_priv->init_mutex);
  366. init_waitqueue_head(&dev_priv->fence_queue);
  367. init_waitqueue_head(&dev_priv->fifo_queue);
  368. dev_priv->fence_queue_waiters = 0;
  369. atomic_set(&dev_priv->fifo_queue_waiters, 0);
  370. INIT_LIST_HEAD(&dev_priv->surface_lru);
  371. dev_priv->used_memory_size = 0;
  372. dev_priv->io_start = pci_resource_start(dev->pdev, 0);
  373. dev_priv->vram_start = pci_resource_start(dev->pdev, 1);
  374. dev_priv->mmio_start = pci_resource_start(dev->pdev, 2);
  375. dev_priv->enable_fb = enable_fbdev;
  376. mutex_lock(&dev_priv->hw_mutex);
  377. vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
  378. svga_id = vmw_read(dev_priv, SVGA_REG_ID);
  379. if (svga_id != SVGA_ID_2) {
  380. ret = -ENOSYS;
  381. DRM_ERROR("Unsuported SVGA ID 0x%x\n", svga_id);
  382. mutex_unlock(&dev_priv->hw_mutex);
  383. goto out_err0;
  384. }
  385. dev_priv->capabilities = vmw_read(dev_priv, SVGA_REG_CAPABILITIES);
  386. dev_priv->vram_size = vmw_read(dev_priv, SVGA_REG_VRAM_SIZE);
  387. dev_priv->mmio_size = vmw_read(dev_priv, SVGA_REG_MEM_SIZE);
  388. dev_priv->fb_max_width = vmw_read(dev_priv, SVGA_REG_MAX_WIDTH);
  389. dev_priv->fb_max_height = vmw_read(dev_priv, SVGA_REG_MAX_HEIGHT);
  390. if (dev_priv->capabilities & SVGA_CAP_GMR) {
  391. dev_priv->max_gmr_descriptors =
  392. vmw_read(dev_priv,
  393. SVGA_REG_GMR_MAX_DESCRIPTOR_LENGTH);
  394. dev_priv->max_gmr_ids =
  395. vmw_read(dev_priv, SVGA_REG_GMR_MAX_IDS);
  396. }
  397. if (dev_priv->capabilities & SVGA_CAP_GMR2) {
  398. dev_priv->max_gmr_pages =
  399. vmw_read(dev_priv, SVGA_REG_GMRS_MAX_PAGES);
  400. dev_priv->memory_size =
  401. vmw_read(dev_priv, SVGA_REG_MEMORY_SIZE);
  402. dev_priv->memory_size -= dev_priv->vram_size;
  403. } else {
  404. /*
  405. * An arbitrary limit of 512MiB on surface
  406. * memory. But all HWV8 hardware supports GMR2.
  407. */
  408. dev_priv->memory_size = 512*1024*1024;
  409. }
  410. mutex_unlock(&dev_priv->hw_mutex);
  411. vmw_print_capabilities(dev_priv->capabilities);
  412. if (dev_priv->capabilities & SVGA_CAP_GMR) {
  413. DRM_INFO("Max GMR ids is %u\n",
  414. (unsigned)dev_priv->max_gmr_ids);
  415. DRM_INFO("Max GMR descriptors is %u\n",
  416. (unsigned)dev_priv->max_gmr_descriptors);
  417. }
  418. if (dev_priv->capabilities & SVGA_CAP_GMR2) {
  419. DRM_INFO("Max number of GMR pages is %u\n",
  420. (unsigned)dev_priv->max_gmr_pages);
  421. DRM_INFO("Max dedicated hypervisor surface memory is %u kiB\n",
  422. (unsigned)dev_priv->memory_size / 1024);
  423. }
  424. DRM_INFO("VRAM at 0x%08x size is %u kiB\n",
  425. dev_priv->vram_start, dev_priv->vram_size / 1024);
  426. DRM_INFO("MMIO at 0x%08x size is %u kiB\n",
  427. dev_priv->mmio_start, dev_priv->mmio_size / 1024);
  428. ret = vmw_ttm_global_init(dev_priv);
  429. if (unlikely(ret != 0))
  430. goto out_err0;
  431. vmw_master_init(&dev_priv->fbdev_master);
  432. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  433. dev_priv->active_master = &dev_priv->fbdev_master;
  434. ret = ttm_bo_device_init(&dev_priv->bdev,
  435. dev_priv->bo_global_ref.ref.object,
  436. &vmw_bo_driver, VMWGFX_FILE_PAGE_OFFSET,
  437. false);
  438. if (unlikely(ret != 0)) {
  439. DRM_ERROR("Failed initializing TTM buffer object driver.\n");
  440. goto out_err1;
  441. }
  442. ret = ttm_bo_init_mm(&dev_priv->bdev, TTM_PL_VRAM,
  443. (dev_priv->vram_size >> PAGE_SHIFT));
  444. if (unlikely(ret != 0)) {
  445. DRM_ERROR("Failed initializing memory manager for VRAM.\n");
  446. goto out_err2;
  447. }
  448. dev_priv->has_gmr = true;
  449. if (ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_GMR,
  450. dev_priv->max_gmr_ids) != 0) {
  451. DRM_INFO("No GMR memory available. "
  452. "Graphics memory resources are very limited.\n");
  453. dev_priv->has_gmr = false;
  454. }
  455. dev_priv->mmio_mtrr = drm_mtrr_add(dev_priv->mmio_start,
  456. dev_priv->mmio_size, DRM_MTRR_WC);
  457. dev_priv->mmio_virt = ioremap_wc(dev_priv->mmio_start,
  458. dev_priv->mmio_size);
  459. if (unlikely(dev_priv->mmio_virt == NULL)) {
  460. ret = -ENOMEM;
  461. DRM_ERROR("Failed mapping MMIO.\n");
  462. goto out_err3;
  463. }
  464. /* Need mmio memory to check for fifo pitchlock cap. */
  465. if (!(dev_priv->capabilities & SVGA_CAP_DISPLAY_TOPOLOGY) &&
  466. !(dev_priv->capabilities & SVGA_CAP_PITCHLOCK) &&
  467. !vmw_fifo_have_pitchlock(dev_priv)) {
  468. ret = -ENOSYS;
  469. DRM_ERROR("Hardware has no pitchlock\n");
  470. goto out_err4;
  471. }
  472. dev_priv->tdev = ttm_object_device_init
  473. (dev_priv->mem_global_ref.object, 12);
  474. if (unlikely(dev_priv->tdev == NULL)) {
  475. DRM_ERROR("Unable to initialize TTM object management.\n");
  476. ret = -ENOMEM;
  477. goto out_err4;
  478. }
  479. dev->dev_private = dev_priv;
  480. ret = pci_request_regions(dev->pdev, "vmwgfx probe");
  481. dev_priv->stealth = (ret != 0);
  482. if (dev_priv->stealth) {
  483. /**
  484. * Request at least the mmio PCI resource.
  485. */
  486. DRM_INFO("It appears like vesafb is loaded. "
  487. "Ignore above error if any.\n");
  488. ret = pci_request_region(dev->pdev, 2, "vmwgfx stealth probe");
  489. if (unlikely(ret != 0)) {
  490. DRM_ERROR("Failed reserving the SVGA MMIO resource.\n");
  491. goto out_no_device;
  492. }
  493. }
  494. dev_priv->fman = vmw_fence_manager_init(dev_priv);
  495. if (unlikely(dev_priv->fman == NULL))
  496. goto out_no_fman;
  497. /* Need to start the fifo to check if we can do screen objects */
  498. ret = vmw_3d_resource_inc(dev_priv, true);
  499. if (unlikely(ret != 0))
  500. goto out_no_fifo;
  501. vmw_kms_save_vga(dev_priv);
  502. /* Start kms and overlay systems, needs fifo. */
  503. ret = vmw_kms_init(dev_priv);
  504. if (unlikely(ret != 0))
  505. goto out_no_kms;
  506. vmw_overlay_init(dev_priv);
  507. /* 3D Depends on Screen Objects being used. */
  508. DRM_INFO("Detected %sdevice 3D availability.\n",
  509. vmw_fifo_have_3d(dev_priv) ?
  510. "" : "no ");
  511. /* We might be done with the fifo now */
  512. if (dev_priv->enable_fb) {
  513. vmw_fb_init(dev_priv);
  514. } else {
  515. vmw_kms_restore_vga(dev_priv);
  516. vmw_3d_resource_dec(dev_priv, true);
  517. }
  518. if (dev_priv->capabilities & SVGA_CAP_IRQMASK) {
  519. ret = drm_irq_install(dev);
  520. if (unlikely(ret != 0)) {
  521. DRM_ERROR("Failed installing irq: %d\n", ret);
  522. goto out_no_irq;
  523. }
  524. }
  525. dev_priv->pm_nb.notifier_call = vmwgfx_pm_notifier;
  526. register_pm_notifier(&dev_priv->pm_nb);
  527. return 0;
  528. out_no_irq:
  529. if (dev_priv->enable_fb)
  530. vmw_fb_close(dev_priv);
  531. vmw_overlay_close(dev_priv);
  532. vmw_kms_close(dev_priv);
  533. out_no_kms:
  534. /* We still have a 3D resource reference held */
  535. if (dev_priv->enable_fb) {
  536. vmw_kms_restore_vga(dev_priv);
  537. vmw_3d_resource_dec(dev_priv, false);
  538. }
  539. out_no_fifo:
  540. vmw_fence_manager_takedown(dev_priv->fman);
  541. out_no_fman:
  542. if (dev_priv->stealth)
  543. pci_release_region(dev->pdev, 2);
  544. else
  545. pci_release_regions(dev->pdev);
  546. out_no_device:
  547. ttm_object_device_release(&dev_priv->tdev);
  548. out_err4:
  549. iounmap(dev_priv->mmio_virt);
  550. out_err3:
  551. drm_mtrr_del(dev_priv->mmio_mtrr, dev_priv->mmio_start,
  552. dev_priv->mmio_size, DRM_MTRR_WC);
  553. if (dev_priv->has_gmr)
  554. (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  555. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  556. out_err2:
  557. (void)ttm_bo_device_release(&dev_priv->bdev);
  558. out_err1:
  559. vmw_ttm_global_release(dev_priv);
  560. out_err0:
  561. idr_destroy(&dev_priv->surface_idr);
  562. idr_destroy(&dev_priv->context_idr);
  563. idr_destroy(&dev_priv->stream_idr);
  564. kfree(dev_priv);
  565. return ret;
  566. }
  567. static int vmw_driver_unload(struct drm_device *dev)
  568. {
  569. struct vmw_private *dev_priv = vmw_priv(dev);
  570. unregister_pm_notifier(&dev_priv->pm_nb);
  571. if (dev_priv->ctx.cmd_bounce)
  572. vfree(dev_priv->ctx.cmd_bounce);
  573. if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
  574. drm_irq_uninstall(dev_priv->dev);
  575. if (dev_priv->enable_fb) {
  576. vmw_fb_close(dev_priv);
  577. vmw_kms_restore_vga(dev_priv);
  578. vmw_3d_resource_dec(dev_priv, false);
  579. }
  580. vmw_kms_close(dev_priv);
  581. vmw_overlay_close(dev_priv);
  582. vmw_fence_manager_takedown(dev_priv->fman);
  583. if (dev_priv->stealth)
  584. pci_release_region(dev->pdev, 2);
  585. else
  586. pci_release_regions(dev->pdev);
  587. ttm_object_device_release(&dev_priv->tdev);
  588. iounmap(dev_priv->mmio_virt);
  589. drm_mtrr_del(dev_priv->mmio_mtrr, dev_priv->mmio_start,
  590. dev_priv->mmio_size, DRM_MTRR_WC);
  591. if (dev_priv->has_gmr)
  592. (void)ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  593. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  594. (void)ttm_bo_device_release(&dev_priv->bdev);
  595. vmw_ttm_global_release(dev_priv);
  596. idr_destroy(&dev_priv->surface_idr);
  597. idr_destroy(&dev_priv->context_idr);
  598. idr_destroy(&dev_priv->stream_idr);
  599. kfree(dev_priv);
  600. return 0;
  601. }
  602. static void vmw_postclose(struct drm_device *dev,
  603. struct drm_file *file_priv)
  604. {
  605. struct vmw_fpriv *vmw_fp;
  606. vmw_fp = vmw_fpriv(file_priv);
  607. ttm_object_file_release(&vmw_fp->tfile);
  608. if (vmw_fp->locked_master)
  609. drm_master_put(&vmw_fp->locked_master);
  610. kfree(vmw_fp);
  611. }
  612. static int vmw_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  613. {
  614. struct vmw_private *dev_priv = vmw_priv(dev);
  615. struct vmw_fpriv *vmw_fp;
  616. int ret = -ENOMEM;
  617. vmw_fp = kzalloc(sizeof(*vmw_fp), GFP_KERNEL);
  618. if (unlikely(vmw_fp == NULL))
  619. return ret;
  620. vmw_fp->tfile = ttm_object_file_init(dev_priv->tdev, 10);
  621. if (unlikely(vmw_fp->tfile == NULL))
  622. goto out_no_tfile;
  623. file_priv->driver_priv = vmw_fp;
  624. if (unlikely(dev_priv->bdev.dev_mapping == NULL))
  625. dev_priv->bdev.dev_mapping =
  626. file_priv->filp->f_path.dentry->d_inode->i_mapping;
  627. return 0;
  628. out_no_tfile:
  629. kfree(vmw_fp);
  630. return ret;
  631. }
  632. static long vmw_unlocked_ioctl(struct file *filp, unsigned int cmd,
  633. unsigned long arg)
  634. {
  635. struct drm_file *file_priv = filp->private_data;
  636. struct drm_device *dev = file_priv->minor->dev;
  637. unsigned int nr = DRM_IOCTL_NR(cmd);
  638. /*
  639. * Do extra checking on driver private ioctls.
  640. */
  641. if ((nr >= DRM_COMMAND_BASE) && (nr < DRM_COMMAND_END)
  642. && (nr < DRM_COMMAND_BASE + dev->driver->num_ioctls)) {
  643. struct drm_ioctl_desc *ioctl =
  644. &vmw_ioctls[nr - DRM_COMMAND_BASE];
  645. if (unlikely(ioctl->cmd_drv != cmd)) {
  646. DRM_ERROR("Invalid command format, ioctl %d\n",
  647. nr - DRM_COMMAND_BASE);
  648. return -EINVAL;
  649. }
  650. }
  651. return drm_ioctl(filp, cmd, arg);
  652. }
  653. static int vmw_firstopen(struct drm_device *dev)
  654. {
  655. struct vmw_private *dev_priv = vmw_priv(dev);
  656. dev_priv->is_opened = true;
  657. return 0;
  658. }
  659. static void vmw_lastclose(struct drm_device *dev)
  660. {
  661. struct vmw_private *dev_priv = vmw_priv(dev);
  662. struct drm_crtc *crtc;
  663. struct drm_mode_set set;
  664. int ret;
  665. /**
  666. * Do nothing on the lastclose call from drm_unload.
  667. */
  668. if (!dev_priv->is_opened)
  669. return;
  670. dev_priv->is_opened = false;
  671. set.x = 0;
  672. set.y = 0;
  673. set.fb = NULL;
  674. set.mode = NULL;
  675. set.connectors = NULL;
  676. set.num_connectors = 0;
  677. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  678. set.crtc = crtc;
  679. ret = crtc->funcs->set_config(&set);
  680. WARN_ON(ret != 0);
  681. }
  682. }
  683. static void vmw_master_init(struct vmw_master *vmaster)
  684. {
  685. ttm_lock_init(&vmaster->lock);
  686. INIT_LIST_HEAD(&vmaster->fb_surf);
  687. mutex_init(&vmaster->fb_surf_mutex);
  688. }
  689. static int vmw_master_create(struct drm_device *dev,
  690. struct drm_master *master)
  691. {
  692. struct vmw_master *vmaster;
  693. vmaster = kzalloc(sizeof(*vmaster), GFP_KERNEL);
  694. if (unlikely(vmaster == NULL))
  695. return -ENOMEM;
  696. vmw_master_init(vmaster);
  697. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  698. master->driver_priv = vmaster;
  699. return 0;
  700. }
  701. static void vmw_master_destroy(struct drm_device *dev,
  702. struct drm_master *master)
  703. {
  704. struct vmw_master *vmaster = vmw_master(master);
  705. master->driver_priv = NULL;
  706. kfree(vmaster);
  707. }
  708. static int vmw_master_set(struct drm_device *dev,
  709. struct drm_file *file_priv,
  710. bool from_open)
  711. {
  712. struct vmw_private *dev_priv = vmw_priv(dev);
  713. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  714. struct vmw_master *active = dev_priv->active_master;
  715. struct vmw_master *vmaster = vmw_master(file_priv->master);
  716. int ret = 0;
  717. if (!dev_priv->enable_fb) {
  718. ret = vmw_3d_resource_inc(dev_priv, true);
  719. if (unlikely(ret != 0))
  720. return ret;
  721. vmw_kms_save_vga(dev_priv);
  722. mutex_lock(&dev_priv->hw_mutex);
  723. vmw_write(dev_priv, SVGA_REG_TRACES, 0);
  724. mutex_unlock(&dev_priv->hw_mutex);
  725. }
  726. if (active) {
  727. BUG_ON(active != &dev_priv->fbdev_master);
  728. ret = ttm_vt_lock(&active->lock, false, vmw_fp->tfile);
  729. if (unlikely(ret != 0))
  730. goto out_no_active_lock;
  731. ttm_lock_set_kill(&active->lock, true, SIGTERM);
  732. ret = ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM);
  733. if (unlikely(ret != 0)) {
  734. DRM_ERROR("Unable to clean VRAM on "
  735. "master drop.\n");
  736. }
  737. dev_priv->active_master = NULL;
  738. }
  739. ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
  740. if (!from_open) {
  741. ttm_vt_unlock(&vmaster->lock);
  742. BUG_ON(vmw_fp->locked_master != file_priv->master);
  743. drm_master_put(&vmw_fp->locked_master);
  744. }
  745. dev_priv->active_master = vmaster;
  746. return 0;
  747. out_no_active_lock:
  748. if (!dev_priv->enable_fb) {
  749. mutex_lock(&dev_priv->hw_mutex);
  750. vmw_write(dev_priv, SVGA_REG_TRACES, 1);
  751. mutex_unlock(&dev_priv->hw_mutex);
  752. vmw_kms_restore_vga(dev_priv);
  753. vmw_3d_resource_dec(dev_priv, true);
  754. }
  755. return ret;
  756. }
  757. static void vmw_master_drop(struct drm_device *dev,
  758. struct drm_file *file_priv,
  759. bool from_release)
  760. {
  761. struct vmw_private *dev_priv = vmw_priv(dev);
  762. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  763. struct vmw_master *vmaster = vmw_master(file_priv->master);
  764. int ret;
  765. /**
  766. * Make sure the master doesn't disappear while we have
  767. * it locked.
  768. */
  769. vmw_fp->locked_master = drm_master_get(file_priv->master);
  770. ret = ttm_vt_lock(&vmaster->lock, false, vmw_fp->tfile);
  771. vmw_execbuf_release_pinned_bo(dev_priv, false, 0);
  772. if (unlikely((ret != 0))) {
  773. DRM_ERROR("Unable to lock TTM at VT switch.\n");
  774. drm_master_put(&vmw_fp->locked_master);
  775. }
  776. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  777. if (!dev_priv->enable_fb) {
  778. ret = ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM);
  779. if (unlikely(ret != 0))
  780. DRM_ERROR("Unable to clean VRAM on master drop.\n");
  781. mutex_lock(&dev_priv->hw_mutex);
  782. vmw_write(dev_priv, SVGA_REG_TRACES, 1);
  783. mutex_unlock(&dev_priv->hw_mutex);
  784. vmw_kms_restore_vga(dev_priv);
  785. vmw_3d_resource_dec(dev_priv, true);
  786. }
  787. dev_priv->active_master = &dev_priv->fbdev_master;
  788. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  789. ttm_vt_unlock(&dev_priv->fbdev_master.lock);
  790. if (dev_priv->enable_fb)
  791. vmw_fb_on(dev_priv);
  792. }
  793. static void vmw_remove(struct pci_dev *pdev)
  794. {
  795. struct drm_device *dev = pci_get_drvdata(pdev);
  796. drm_put_dev(dev);
  797. }
  798. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  799. void *ptr)
  800. {
  801. struct vmw_private *dev_priv =
  802. container_of(nb, struct vmw_private, pm_nb);
  803. struct vmw_master *vmaster = dev_priv->active_master;
  804. switch (val) {
  805. case PM_HIBERNATION_PREPARE:
  806. case PM_SUSPEND_PREPARE:
  807. ttm_suspend_lock(&vmaster->lock);
  808. /**
  809. * This empties VRAM and unbinds all GMR bindings.
  810. * Buffer contents is moved to swappable memory.
  811. */
  812. vmw_execbuf_release_pinned_bo(dev_priv, false, 0);
  813. ttm_bo_swapout_all(&dev_priv->bdev);
  814. break;
  815. case PM_POST_HIBERNATION:
  816. case PM_POST_SUSPEND:
  817. case PM_POST_RESTORE:
  818. ttm_suspend_unlock(&vmaster->lock);
  819. break;
  820. case PM_RESTORE_PREPARE:
  821. break;
  822. default:
  823. break;
  824. }
  825. return 0;
  826. }
  827. /**
  828. * These might not be needed with the virtual SVGA device.
  829. */
  830. static int vmw_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  831. {
  832. struct drm_device *dev = pci_get_drvdata(pdev);
  833. struct vmw_private *dev_priv = vmw_priv(dev);
  834. if (dev_priv->num_3d_resources != 0) {
  835. DRM_INFO("Can't suspend or hibernate "
  836. "while 3D resources are active.\n");
  837. return -EBUSY;
  838. }
  839. pci_save_state(pdev);
  840. pci_disable_device(pdev);
  841. pci_set_power_state(pdev, PCI_D3hot);
  842. return 0;
  843. }
  844. static int vmw_pci_resume(struct pci_dev *pdev)
  845. {
  846. pci_set_power_state(pdev, PCI_D0);
  847. pci_restore_state(pdev);
  848. return pci_enable_device(pdev);
  849. }
  850. static int vmw_pm_suspend(struct device *kdev)
  851. {
  852. struct pci_dev *pdev = to_pci_dev(kdev);
  853. struct pm_message dummy;
  854. dummy.event = 0;
  855. return vmw_pci_suspend(pdev, dummy);
  856. }
  857. static int vmw_pm_resume(struct device *kdev)
  858. {
  859. struct pci_dev *pdev = to_pci_dev(kdev);
  860. return vmw_pci_resume(pdev);
  861. }
  862. static int vmw_pm_prepare(struct device *kdev)
  863. {
  864. struct pci_dev *pdev = to_pci_dev(kdev);
  865. struct drm_device *dev = pci_get_drvdata(pdev);
  866. struct vmw_private *dev_priv = vmw_priv(dev);
  867. /**
  868. * Release 3d reference held by fbdev and potentially
  869. * stop fifo.
  870. */
  871. dev_priv->suspended = true;
  872. if (dev_priv->enable_fb)
  873. vmw_3d_resource_dec(dev_priv, true);
  874. if (dev_priv->num_3d_resources != 0) {
  875. DRM_INFO("Can't suspend or hibernate "
  876. "while 3D resources are active.\n");
  877. if (dev_priv->enable_fb)
  878. vmw_3d_resource_inc(dev_priv, true);
  879. dev_priv->suspended = false;
  880. return -EBUSY;
  881. }
  882. return 0;
  883. }
  884. static void vmw_pm_complete(struct device *kdev)
  885. {
  886. struct pci_dev *pdev = to_pci_dev(kdev);
  887. struct drm_device *dev = pci_get_drvdata(pdev);
  888. struct vmw_private *dev_priv = vmw_priv(dev);
  889. /**
  890. * Reclaim 3d reference held by fbdev and potentially
  891. * start fifo.
  892. */
  893. if (dev_priv->enable_fb)
  894. vmw_3d_resource_inc(dev_priv, false);
  895. dev_priv->suspended = false;
  896. }
  897. static const struct dev_pm_ops vmw_pm_ops = {
  898. .prepare = vmw_pm_prepare,
  899. .complete = vmw_pm_complete,
  900. .suspend = vmw_pm_suspend,
  901. .resume = vmw_pm_resume,
  902. };
  903. static struct drm_driver driver = {
  904. .driver_features = DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED |
  905. DRIVER_MODESET,
  906. .load = vmw_driver_load,
  907. .unload = vmw_driver_unload,
  908. .firstopen = vmw_firstopen,
  909. .lastclose = vmw_lastclose,
  910. .irq_preinstall = vmw_irq_preinstall,
  911. .irq_postinstall = vmw_irq_postinstall,
  912. .irq_uninstall = vmw_irq_uninstall,
  913. .irq_handler = vmw_irq_handler,
  914. .get_vblank_counter = vmw_get_vblank_counter,
  915. .enable_vblank = vmw_enable_vblank,
  916. .disable_vblank = vmw_disable_vblank,
  917. .reclaim_buffers_locked = NULL,
  918. .ioctls = vmw_ioctls,
  919. .num_ioctls = DRM_ARRAY_SIZE(vmw_ioctls),
  920. .dma_quiescent = NULL, /*vmw_dma_quiescent, */
  921. .master_create = vmw_master_create,
  922. .master_destroy = vmw_master_destroy,
  923. .master_set = vmw_master_set,
  924. .master_drop = vmw_master_drop,
  925. .open = vmw_driver_open,
  926. .postclose = vmw_postclose,
  927. .fops = {
  928. .owner = THIS_MODULE,
  929. .open = drm_open,
  930. .release = drm_release,
  931. .unlocked_ioctl = vmw_unlocked_ioctl,
  932. .mmap = vmw_mmap,
  933. .poll = vmw_fops_poll,
  934. .read = vmw_fops_read,
  935. .fasync = drm_fasync,
  936. #if defined(CONFIG_COMPAT)
  937. .compat_ioctl = drm_compat_ioctl,
  938. #endif
  939. .llseek = noop_llseek,
  940. },
  941. .name = VMWGFX_DRIVER_NAME,
  942. .desc = VMWGFX_DRIVER_DESC,
  943. .date = VMWGFX_DRIVER_DATE,
  944. .major = VMWGFX_DRIVER_MAJOR,
  945. .minor = VMWGFX_DRIVER_MINOR,
  946. .patchlevel = VMWGFX_DRIVER_PATCHLEVEL
  947. };
  948. static struct pci_driver vmw_pci_driver = {
  949. .name = VMWGFX_DRIVER_NAME,
  950. .id_table = vmw_pci_id_list,
  951. .probe = vmw_probe,
  952. .remove = vmw_remove,
  953. .driver = {
  954. .pm = &vmw_pm_ops
  955. }
  956. };
  957. static int vmw_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  958. {
  959. return drm_get_pci_dev(pdev, ent, &driver);
  960. }
  961. static int __init vmwgfx_init(void)
  962. {
  963. int ret;
  964. ret = drm_pci_init(&driver, &vmw_pci_driver);
  965. if (ret)
  966. DRM_ERROR("Failed initializing DRM.\n");
  967. return ret;
  968. }
  969. static void __exit vmwgfx_exit(void)
  970. {
  971. drm_pci_exit(&driver, &vmw_pci_driver);
  972. }
  973. module_init(vmwgfx_init);
  974. module_exit(vmwgfx_exit);
  975. MODULE_AUTHOR("VMware Inc. and others");
  976. MODULE_DESCRIPTION("Standalone drm driver for the VMware SVGA device");
  977. MODULE_LICENSE("GPL and additional rights");
  978. MODULE_VERSION(__stringify(VMWGFX_DRIVER_MAJOR) "."
  979. __stringify(VMWGFX_DRIVER_MINOR) "."
  980. __stringify(VMWGFX_DRIVER_PATCHLEVEL) "."
  981. "0");