r100.c 116 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "radeon_drm.h"
  33. #include "radeon_reg.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "r100d.h"
  37. #include "rs100d.h"
  38. #include "rv200d.h"
  39. #include "rv250d.h"
  40. #include "atom.h"
  41. #include <linux/firmware.h>
  42. #include <linux/platform_device.h>
  43. #include <linux/module.h>
  44. #include "r100_reg_safe.h"
  45. #include "rn50_reg_safe.h"
  46. /* Firmware Names */
  47. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  48. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  49. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  50. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  51. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  52. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  53. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  54. MODULE_FIRMWARE(FIRMWARE_R100);
  55. MODULE_FIRMWARE(FIRMWARE_R200);
  56. MODULE_FIRMWARE(FIRMWARE_R300);
  57. MODULE_FIRMWARE(FIRMWARE_R420);
  58. MODULE_FIRMWARE(FIRMWARE_RS690);
  59. MODULE_FIRMWARE(FIRMWARE_RS600);
  60. MODULE_FIRMWARE(FIRMWARE_R520);
  61. #include "r100_track.h"
  62. /* This files gather functions specifics to:
  63. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  64. */
  65. int r100_reloc_pitch_offset(struct radeon_cs_parser *p,
  66. struct radeon_cs_packet *pkt,
  67. unsigned idx,
  68. unsigned reg)
  69. {
  70. int r;
  71. u32 tile_flags = 0;
  72. u32 tmp;
  73. struct radeon_cs_reloc *reloc;
  74. u32 value;
  75. r = r100_cs_packet_next_reloc(p, &reloc);
  76. if (r) {
  77. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  78. idx, reg);
  79. r100_cs_dump_packet(p, pkt);
  80. return r;
  81. }
  82. value = radeon_get_ib_value(p, idx);
  83. tmp = value & 0x003fffff;
  84. tmp += (((u32)reloc->lobj.gpu_offset) >> 10);
  85. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  86. tile_flags |= RADEON_DST_TILE_MACRO;
  87. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) {
  88. if (reg == RADEON_SRC_PITCH_OFFSET) {
  89. DRM_ERROR("Cannot src blit from microtiled surface\n");
  90. r100_cs_dump_packet(p, pkt);
  91. return -EINVAL;
  92. }
  93. tile_flags |= RADEON_DST_TILE_MICRO;
  94. }
  95. tmp |= tile_flags;
  96. p->ib->ptr[idx] = (value & 0x3fc00000) | tmp;
  97. return 0;
  98. }
  99. int r100_packet3_load_vbpntr(struct radeon_cs_parser *p,
  100. struct radeon_cs_packet *pkt,
  101. int idx)
  102. {
  103. unsigned c, i;
  104. struct radeon_cs_reloc *reloc;
  105. struct r100_cs_track *track;
  106. int r = 0;
  107. volatile uint32_t *ib;
  108. u32 idx_value;
  109. ib = p->ib->ptr;
  110. track = (struct r100_cs_track *)p->track;
  111. c = radeon_get_ib_value(p, idx++) & 0x1F;
  112. if (c > 16) {
  113. DRM_ERROR("Only 16 vertex buffers are allowed %d\n",
  114. pkt->opcode);
  115. r100_cs_dump_packet(p, pkt);
  116. return -EINVAL;
  117. }
  118. track->num_arrays = c;
  119. for (i = 0; i < (c - 1); i+=2, idx+=3) {
  120. r = r100_cs_packet_next_reloc(p, &reloc);
  121. if (r) {
  122. DRM_ERROR("No reloc for packet3 %d\n",
  123. pkt->opcode);
  124. r100_cs_dump_packet(p, pkt);
  125. return r;
  126. }
  127. idx_value = radeon_get_ib_value(p, idx);
  128. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  129. track->arrays[i + 0].esize = idx_value >> 8;
  130. track->arrays[i + 0].robj = reloc->robj;
  131. track->arrays[i + 0].esize &= 0x7F;
  132. r = r100_cs_packet_next_reloc(p, &reloc);
  133. if (r) {
  134. DRM_ERROR("No reloc for packet3 %d\n",
  135. pkt->opcode);
  136. r100_cs_dump_packet(p, pkt);
  137. return r;
  138. }
  139. ib[idx+2] = radeon_get_ib_value(p, idx + 2) + ((u32)reloc->lobj.gpu_offset);
  140. track->arrays[i + 1].robj = reloc->robj;
  141. track->arrays[i + 1].esize = idx_value >> 24;
  142. track->arrays[i + 1].esize &= 0x7F;
  143. }
  144. if (c & 1) {
  145. r = r100_cs_packet_next_reloc(p, &reloc);
  146. if (r) {
  147. DRM_ERROR("No reloc for packet3 %d\n",
  148. pkt->opcode);
  149. r100_cs_dump_packet(p, pkt);
  150. return r;
  151. }
  152. idx_value = radeon_get_ib_value(p, idx);
  153. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  154. track->arrays[i + 0].robj = reloc->robj;
  155. track->arrays[i + 0].esize = idx_value >> 8;
  156. track->arrays[i + 0].esize &= 0x7F;
  157. }
  158. return r;
  159. }
  160. void r100_pre_page_flip(struct radeon_device *rdev, int crtc)
  161. {
  162. /* enable the pflip int */
  163. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  164. }
  165. void r100_post_page_flip(struct radeon_device *rdev, int crtc)
  166. {
  167. /* disable the pflip int */
  168. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  169. }
  170. u32 r100_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  171. {
  172. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  173. u32 tmp = ((u32)crtc_base) | RADEON_CRTC_OFFSET__OFFSET_LOCK;
  174. /* Lock the graphics update lock */
  175. /* update the scanout addresses */
  176. WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
  177. /* Wait for update_pending to go high. */
  178. while (!(RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET));
  179. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  180. /* Unlock the lock, so double-buffering can take place inside vblank */
  181. tmp &= ~RADEON_CRTC_OFFSET__OFFSET_LOCK;
  182. WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
  183. /* Return current update_pending status: */
  184. return RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET;
  185. }
  186. void r100_pm_get_dynpm_state(struct radeon_device *rdev)
  187. {
  188. int i;
  189. rdev->pm.dynpm_can_upclock = true;
  190. rdev->pm.dynpm_can_downclock = true;
  191. switch (rdev->pm.dynpm_planned_action) {
  192. case DYNPM_ACTION_MINIMUM:
  193. rdev->pm.requested_power_state_index = 0;
  194. rdev->pm.dynpm_can_downclock = false;
  195. break;
  196. case DYNPM_ACTION_DOWNCLOCK:
  197. if (rdev->pm.current_power_state_index == 0) {
  198. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  199. rdev->pm.dynpm_can_downclock = false;
  200. } else {
  201. if (rdev->pm.active_crtc_count > 1) {
  202. for (i = 0; i < rdev->pm.num_power_states; i++) {
  203. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  204. continue;
  205. else if (i >= rdev->pm.current_power_state_index) {
  206. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  207. break;
  208. } else {
  209. rdev->pm.requested_power_state_index = i;
  210. break;
  211. }
  212. }
  213. } else
  214. rdev->pm.requested_power_state_index =
  215. rdev->pm.current_power_state_index - 1;
  216. }
  217. /* don't use the power state if crtcs are active and no display flag is set */
  218. if ((rdev->pm.active_crtc_count > 0) &&
  219. (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags &
  220. RADEON_PM_MODE_NO_DISPLAY)) {
  221. rdev->pm.requested_power_state_index++;
  222. }
  223. break;
  224. case DYNPM_ACTION_UPCLOCK:
  225. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  226. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  227. rdev->pm.dynpm_can_upclock = false;
  228. } else {
  229. if (rdev->pm.active_crtc_count > 1) {
  230. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  231. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  232. continue;
  233. else if (i <= rdev->pm.current_power_state_index) {
  234. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  235. break;
  236. } else {
  237. rdev->pm.requested_power_state_index = i;
  238. break;
  239. }
  240. }
  241. } else
  242. rdev->pm.requested_power_state_index =
  243. rdev->pm.current_power_state_index + 1;
  244. }
  245. break;
  246. case DYNPM_ACTION_DEFAULT:
  247. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  248. rdev->pm.dynpm_can_upclock = false;
  249. break;
  250. case DYNPM_ACTION_NONE:
  251. default:
  252. DRM_ERROR("Requested mode for not defined action\n");
  253. return;
  254. }
  255. /* only one clock mode per power state */
  256. rdev->pm.requested_clock_mode_index = 0;
  257. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  258. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  259. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  260. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  261. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  262. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  263. pcie_lanes);
  264. }
  265. void r100_pm_init_profile(struct radeon_device *rdev)
  266. {
  267. /* default */
  268. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  269. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  270. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  271. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  272. /* low sh */
  273. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  274. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  275. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  276. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  277. /* mid sh */
  278. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  279. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  280. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  281. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  282. /* high sh */
  283. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  284. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  285. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  286. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  287. /* low mh */
  288. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  289. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  290. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  291. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  292. /* mid mh */
  293. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  294. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  295. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  296. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  297. /* high mh */
  298. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  299. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  300. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  301. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  302. }
  303. void r100_pm_misc(struct radeon_device *rdev)
  304. {
  305. int requested_index = rdev->pm.requested_power_state_index;
  306. struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
  307. struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
  308. u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
  309. if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
  310. if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
  311. tmp = RREG32(voltage->gpio.reg);
  312. if (voltage->active_high)
  313. tmp |= voltage->gpio.mask;
  314. else
  315. tmp &= ~(voltage->gpio.mask);
  316. WREG32(voltage->gpio.reg, tmp);
  317. if (voltage->delay)
  318. udelay(voltage->delay);
  319. } else {
  320. tmp = RREG32(voltage->gpio.reg);
  321. if (voltage->active_high)
  322. tmp &= ~voltage->gpio.mask;
  323. else
  324. tmp |= voltage->gpio.mask;
  325. WREG32(voltage->gpio.reg, tmp);
  326. if (voltage->delay)
  327. udelay(voltage->delay);
  328. }
  329. }
  330. sclk_cntl = RREG32_PLL(SCLK_CNTL);
  331. sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
  332. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
  333. sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
  334. sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
  335. if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
  336. sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
  337. if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
  338. sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
  339. else
  340. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
  341. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
  342. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
  343. else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
  344. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
  345. } else
  346. sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
  347. if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
  348. sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
  349. if (voltage->delay) {
  350. sclk_more_cntl |= VOLTAGE_DROP_SYNC;
  351. switch (voltage->delay) {
  352. case 33:
  353. sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
  354. break;
  355. case 66:
  356. sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
  357. break;
  358. case 99:
  359. sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
  360. break;
  361. case 132:
  362. sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
  363. break;
  364. }
  365. } else
  366. sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
  367. } else
  368. sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
  369. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
  370. sclk_cntl &= ~FORCE_HDP;
  371. else
  372. sclk_cntl |= FORCE_HDP;
  373. WREG32_PLL(SCLK_CNTL, sclk_cntl);
  374. WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
  375. WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
  376. /* set pcie lanes */
  377. if ((rdev->flags & RADEON_IS_PCIE) &&
  378. !(rdev->flags & RADEON_IS_IGP) &&
  379. rdev->asic->set_pcie_lanes &&
  380. (ps->pcie_lanes !=
  381. rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
  382. radeon_set_pcie_lanes(rdev,
  383. ps->pcie_lanes);
  384. DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes);
  385. }
  386. }
  387. void r100_pm_prepare(struct radeon_device *rdev)
  388. {
  389. struct drm_device *ddev = rdev->ddev;
  390. struct drm_crtc *crtc;
  391. struct radeon_crtc *radeon_crtc;
  392. u32 tmp;
  393. /* disable any active CRTCs */
  394. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  395. radeon_crtc = to_radeon_crtc(crtc);
  396. if (radeon_crtc->enabled) {
  397. if (radeon_crtc->crtc_id) {
  398. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  399. tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
  400. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  401. } else {
  402. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  403. tmp |= RADEON_CRTC_DISP_REQ_EN_B;
  404. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  405. }
  406. }
  407. }
  408. }
  409. void r100_pm_finish(struct radeon_device *rdev)
  410. {
  411. struct drm_device *ddev = rdev->ddev;
  412. struct drm_crtc *crtc;
  413. struct radeon_crtc *radeon_crtc;
  414. u32 tmp;
  415. /* enable any active CRTCs */
  416. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  417. radeon_crtc = to_radeon_crtc(crtc);
  418. if (radeon_crtc->enabled) {
  419. if (radeon_crtc->crtc_id) {
  420. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  421. tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
  422. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  423. } else {
  424. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  425. tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
  426. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  427. }
  428. }
  429. }
  430. }
  431. bool r100_gui_idle(struct radeon_device *rdev)
  432. {
  433. if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
  434. return false;
  435. else
  436. return true;
  437. }
  438. /* hpd for digital panel detect/disconnect */
  439. bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  440. {
  441. bool connected = false;
  442. switch (hpd) {
  443. case RADEON_HPD_1:
  444. if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
  445. connected = true;
  446. break;
  447. case RADEON_HPD_2:
  448. if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
  449. connected = true;
  450. break;
  451. default:
  452. break;
  453. }
  454. return connected;
  455. }
  456. void r100_hpd_set_polarity(struct radeon_device *rdev,
  457. enum radeon_hpd_id hpd)
  458. {
  459. u32 tmp;
  460. bool connected = r100_hpd_sense(rdev, hpd);
  461. switch (hpd) {
  462. case RADEON_HPD_1:
  463. tmp = RREG32(RADEON_FP_GEN_CNTL);
  464. if (connected)
  465. tmp &= ~RADEON_FP_DETECT_INT_POL;
  466. else
  467. tmp |= RADEON_FP_DETECT_INT_POL;
  468. WREG32(RADEON_FP_GEN_CNTL, tmp);
  469. break;
  470. case RADEON_HPD_2:
  471. tmp = RREG32(RADEON_FP2_GEN_CNTL);
  472. if (connected)
  473. tmp &= ~RADEON_FP2_DETECT_INT_POL;
  474. else
  475. tmp |= RADEON_FP2_DETECT_INT_POL;
  476. WREG32(RADEON_FP2_GEN_CNTL, tmp);
  477. break;
  478. default:
  479. break;
  480. }
  481. }
  482. void r100_hpd_init(struct radeon_device *rdev)
  483. {
  484. struct drm_device *dev = rdev->ddev;
  485. struct drm_connector *connector;
  486. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  487. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  488. switch (radeon_connector->hpd.hpd) {
  489. case RADEON_HPD_1:
  490. rdev->irq.hpd[0] = true;
  491. break;
  492. case RADEON_HPD_2:
  493. rdev->irq.hpd[1] = true;
  494. break;
  495. default:
  496. break;
  497. }
  498. }
  499. if (rdev->irq.installed)
  500. r100_irq_set(rdev);
  501. }
  502. void r100_hpd_fini(struct radeon_device *rdev)
  503. {
  504. struct drm_device *dev = rdev->ddev;
  505. struct drm_connector *connector;
  506. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  507. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  508. switch (radeon_connector->hpd.hpd) {
  509. case RADEON_HPD_1:
  510. rdev->irq.hpd[0] = false;
  511. break;
  512. case RADEON_HPD_2:
  513. rdev->irq.hpd[1] = false;
  514. break;
  515. default:
  516. break;
  517. }
  518. }
  519. }
  520. /*
  521. * PCI GART
  522. */
  523. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  524. {
  525. /* TODO: can we do somethings here ? */
  526. /* It seems hw only cache one entry so we should discard this
  527. * entry otherwise if first GPU GART read hit this entry it
  528. * could end up in wrong address. */
  529. }
  530. int r100_pci_gart_init(struct radeon_device *rdev)
  531. {
  532. int r;
  533. if (rdev->gart.table.ram.ptr) {
  534. WARN(1, "R100 PCI GART already initialized\n");
  535. return 0;
  536. }
  537. /* Initialize common gart structure */
  538. r = radeon_gart_init(rdev);
  539. if (r)
  540. return r;
  541. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  542. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  543. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  544. return radeon_gart_table_ram_alloc(rdev);
  545. }
  546. /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  547. void r100_enable_bm(struct radeon_device *rdev)
  548. {
  549. uint32_t tmp;
  550. /* Enable bus mastering */
  551. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  552. WREG32(RADEON_BUS_CNTL, tmp);
  553. }
  554. int r100_pci_gart_enable(struct radeon_device *rdev)
  555. {
  556. uint32_t tmp;
  557. radeon_gart_restore(rdev);
  558. /* discard memory request outside of configured range */
  559. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  560. WREG32(RADEON_AIC_CNTL, tmp);
  561. /* set address range for PCI address translate */
  562. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
  563. WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
  564. /* set PCI GART page-table base address */
  565. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  566. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  567. WREG32(RADEON_AIC_CNTL, tmp);
  568. r100_pci_gart_tlb_flush(rdev);
  569. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  570. (unsigned)(rdev->mc.gtt_size >> 20),
  571. (unsigned long long)rdev->gart.table_addr);
  572. rdev->gart.ready = true;
  573. return 0;
  574. }
  575. void r100_pci_gart_disable(struct radeon_device *rdev)
  576. {
  577. uint32_t tmp;
  578. /* discard memory request outside of configured range */
  579. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  580. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  581. WREG32(RADEON_AIC_LO_ADDR, 0);
  582. WREG32(RADEON_AIC_HI_ADDR, 0);
  583. }
  584. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  585. {
  586. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  587. return -EINVAL;
  588. }
  589. rdev->gart.table.ram.ptr[i] = cpu_to_le32(lower_32_bits(addr));
  590. return 0;
  591. }
  592. void r100_pci_gart_fini(struct radeon_device *rdev)
  593. {
  594. radeon_gart_fini(rdev);
  595. r100_pci_gart_disable(rdev);
  596. radeon_gart_table_ram_free(rdev);
  597. }
  598. int r100_irq_set(struct radeon_device *rdev)
  599. {
  600. uint32_t tmp = 0;
  601. if (!rdev->irq.installed) {
  602. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  603. WREG32(R_000040_GEN_INT_CNTL, 0);
  604. return -EINVAL;
  605. }
  606. if (rdev->irq.sw_int) {
  607. tmp |= RADEON_SW_INT_ENABLE;
  608. }
  609. if (rdev->irq.gui_idle) {
  610. tmp |= RADEON_GUI_IDLE_MASK;
  611. }
  612. if (rdev->irq.crtc_vblank_int[0] ||
  613. rdev->irq.pflip[0]) {
  614. tmp |= RADEON_CRTC_VBLANK_MASK;
  615. }
  616. if (rdev->irq.crtc_vblank_int[1] ||
  617. rdev->irq.pflip[1]) {
  618. tmp |= RADEON_CRTC2_VBLANK_MASK;
  619. }
  620. if (rdev->irq.hpd[0]) {
  621. tmp |= RADEON_FP_DETECT_MASK;
  622. }
  623. if (rdev->irq.hpd[1]) {
  624. tmp |= RADEON_FP2_DETECT_MASK;
  625. }
  626. WREG32(RADEON_GEN_INT_CNTL, tmp);
  627. return 0;
  628. }
  629. void r100_irq_disable(struct radeon_device *rdev)
  630. {
  631. u32 tmp;
  632. WREG32(R_000040_GEN_INT_CNTL, 0);
  633. /* Wait and acknowledge irq */
  634. mdelay(1);
  635. tmp = RREG32(R_000044_GEN_INT_STATUS);
  636. WREG32(R_000044_GEN_INT_STATUS, tmp);
  637. }
  638. static uint32_t r100_irq_ack(struct radeon_device *rdev)
  639. {
  640. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  641. uint32_t irq_mask = RADEON_SW_INT_TEST |
  642. RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
  643. RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
  644. /* the interrupt works, but the status bit is permanently asserted */
  645. if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
  646. if (!rdev->irq.gui_idle_acked)
  647. irq_mask |= RADEON_GUI_IDLE_STAT;
  648. }
  649. if (irqs) {
  650. WREG32(RADEON_GEN_INT_STATUS, irqs);
  651. }
  652. return irqs & irq_mask;
  653. }
  654. int r100_irq_process(struct radeon_device *rdev)
  655. {
  656. uint32_t status, msi_rearm;
  657. bool queue_hotplug = false;
  658. /* reset gui idle ack. the status bit is broken */
  659. rdev->irq.gui_idle_acked = false;
  660. status = r100_irq_ack(rdev);
  661. if (!status) {
  662. return IRQ_NONE;
  663. }
  664. if (rdev->shutdown) {
  665. return IRQ_NONE;
  666. }
  667. while (status) {
  668. /* SW interrupt */
  669. if (status & RADEON_SW_INT_TEST) {
  670. radeon_fence_process(rdev);
  671. }
  672. /* gui idle interrupt */
  673. if (status & RADEON_GUI_IDLE_STAT) {
  674. rdev->irq.gui_idle_acked = true;
  675. rdev->pm.gui_idle = true;
  676. wake_up(&rdev->irq.idle_queue);
  677. }
  678. /* Vertical blank interrupts */
  679. if (status & RADEON_CRTC_VBLANK_STAT) {
  680. if (rdev->irq.crtc_vblank_int[0]) {
  681. drm_handle_vblank(rdev->ddev, 0);
  682. rdev->pm.vblank_sync = true;
  683. wake_up(&rdev->irq.vblank_queue);
  684. }
  685. if (rdev->irq.pflip[0])
  686. radeon_crtc_handle_flip(rdev, 0);
  687. }
  688. if (status & RADEON_CRTC2_VBLANK_STAT) {
  689. if (rdev->irq.crtc_vblank_int[1]) {
  690. drm_handle_vblank(rdev->ddev, 1);
  691. rdev->pm.vblank_sync = true;
  692. wake_up(&rdev->irq.vblank_queue);
  693. }
  694. if (rdev->irq.pflip[1])
  695. radeon_crtc_handle_flip(rdev, 1);
  696. }
  697. if (status & RADEON_FP_DETECT_STAT) {
  698. queue_hotplug = true;
  699. DRM_DEBUG("HPD1\n");
  700. }
  701. if (status & RADEON_FP2_DETECT_STAT) {
  702. queue_hotplug = true;
  703. DRM_DEBUG("HPD2\n");
  704. }
  705. status = r100_irq_ack(rdev);
  706. }
  707. /* reset gui idle ack. the status bit is broken */
  708. rdev->irq.gui_idle_acked = false;
  709. if (queue_hotplug)
  710. schedule_work(&rdev->hotplug_work);
  711. if (rdev->msi_enabled) {
  712. switch (rdev->family) {
  713. case CHIP_RS400:
  714. case CHIP_RS480:
  715. msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
  716. WREG32(RADEON_AIC_CNTL, msi_rearm);
  717. WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
  718. break;
  719. default:
  720. msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
  721. WREG32(RADEON_MSI_REARM_EN, msi_rearm);
  722. WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
  723. break;
  724. }
  725. }
  726. return IRQ_HANDLED;
  727. }
  728. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
  729. {
  730. if (crtc == 0)
  731. return RREG32(RADEON_CRTC_CRNT_FRAME);
  732. else
  733. return RREG32(RADEON_CRTC2_CRNT_FRAME);
  734. }
  735. /* Who ever call radeon_fence_emit should call ring_lock and ask
  736. * for enough space (today caller are ib schedule and buffer move) */
  737. void r100_fence_ring_emit(struct radeon_device *rdev,
  738. struct radeon_fence *fence)
  739. {
  740. /* We have to make sure that caches are flushed before
  741. * CPU might read something from VRAM. */
  742. radeon_ring_write(rdev, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
  743. radeon_ring_write(rdev, RADEON_RB3D_DC_FLUSH_ALL);
  744. radeon_ring_write(rdev, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
  745. radeon_ring_write(rdev, RADEON_RB3D_ZC_FLUSH_ALL);
  746. /* Wait until IDLE & CLEAN */
  747. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  748. radeon_ring_write(rdev, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
  749. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  750. radeon_ring_write(rdev, rdev->config.r100.hdp_cntl |
  751. RADEON_HDP_READ_BUFFER_INVALIDATE);
  752. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  753. radeon_ring_write(rdev, rdev->config.r100.hdp_cntl);
  754. /* Emit fence sequence & fire IRQ */
  755. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  756. radeon_ring_write(rdev, fence->seq);
  757. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  758. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  759. }
  760. int r100_copy_blit(struct radeon_device *rdev,
  761. uint64_t src_offset,
  762. uint64_t dst_offset,
  763. unsigned num_gpu_pages,
  764. struct radeon_fence *fence)
  765. {
  766. uint32_t cur_pages;
  767. uint32_t stride_bytes = RADEON_GPU_PAGE_SIZE;
  768. uint32_t pitch;
  769. uint32_t stride_pixels;
  770. unsigned ndw;
  771. int num_loops;
  772. int r = 0;
  773. /* radeon limited to 16k stride */
  774. stride_bytes &= 0x3fff;
  775. /* radeon pitch is /64 */
  776. pitch = stride_bytes / 64;
  777. stride_pixels = stride_bytes / 4;
  778. num_loops = DIV_ROUND_UP(num_gpu_pages, 8191);
  779. /* Ask for enough room for blit + flush + fence */
  780. ndw = 64 + (10 * num_loops);
  781. r = radeon_ring_lock(rdev, ndw);
  782. if (r) {
  783. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  784. return -EINVAL;
  785. }
  786. while (num_gpu_pages > 0) {
  787. cur_pages = num_gpu_pages;
  788. if (cur_pages > 8191) {
  789. cur_pages = 8191;
  790. }
  791. num_gpu_pages -= cur_pages;
  792. /* pages are in Y direction - height
  793. page width in X direction - width */
  794. radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8));
  795. radeon_ring_write(rdev,
  796. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  797. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  798. RADEON_GMC_SRC_CLIPPING |
  799. RADEON_GMC_DST_CLIPPING |
  800. RADEON_GMC_BRUSH_NONE |
  801. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  802. RADEON_GMC_SRC_DATATYPE_COLOR |
  803. RADEON_ROP3_S |
  804. RADEON_DP_SRC_SOURCE_MEMORY |
  805. RADEON_GMC_CLR_CMP_CNTL_DIS |
  806. RADEON_GMC_WR_MSK_DIS);
  807. radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10));
  808. radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10));
  809. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  810. radeon_ring_write(rdev, 0);
  811. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  812. radeon_ring_write(rdev, num_gpu_pages);
  813. radeon_ring_write(rdev, num_gpu_pages);
  814. radeon_ring_write(rdev, cur_pages | (stride_pixels << 16));
  815. }
  816. radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  817. radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL);
  818. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  819. radeon_ring_write(rdev,
  820. RADEON_WAIT_2D_IDLECLEAN |
  821. RADEON_WAIT_HOST_IDLECLEAN |
  822. RADEON_WAIT_DMA_GUI_IDLE);
  823. if (fence) {
  824. r = radeon_fence_emit(rdev, fence);
  825. }
  826. radeon_ring_unlock_commit(rdev);
  827. return r;
  828. }
  829. static int r100_cp_wait_for_idle(struct radeon_device *rdev)
  830. {
  831. unsigned i;
  832. u32 tmp;
  833. for (i = 0; i < rdev->usec_timeout; i++) {
  834. tmp = RREG32(R_000E40_RBBM_STATUS);
  835. if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
  836. return 0;
  837. }
  838. udelay(1);
  839. }
  840. return -1;
  841. }
  842. void r100_ring_start(struct radeon_device *rdev)
  843. {
  844. int r;
  845. r = radeon_ring_lock(rdev, 2);
  846. if (r) {
  847. return;
  848. }
  849. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  850. radeon_ring_write(rdev,
  851. RADEON_ISYNC_ANY2D_IDLE3D |
  852. RADEON_ISYNC_ANY3D_IDLE2D |
  853. RADEON_ISYNC_WAIT_IDLEGUI |
  854. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  855. radeon_ring_unlock_commit(rdev);
  856. }
  857. /* Load the microcode for the CP */
  858. static int r100_cp_init_microcode(struct radeon_device *rdev)
  859. {
  860. struct platform_device *pdev;
  861. const char *fw_name = NULL;
  862. int err;
  863. DRM_DEBUG_KMS("\n");
  864. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  865. err = IS_ERR(pdev);
  866. if (err) {
  867. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  868. return -EINVAL;
  869. }
  870. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  871. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  872. (rdev->family == CHIP_RS200)) {
  873. DRM_INFO("Loading R100 Microcode\n");
  874. fw_name = FIRMWARE_R100;
  875. } else if ((rdev->family == CHIP_R200) ||
  876. (rdev->family == CHIP_RV250) ||
  877. (rdev->family == CHIP_RV280) ||
  878. (rdev->family == CHIP_RS300)) {
  879. DRM_INFO("Loading R200 Microcode\n");
  880. fw_name = FIRMWARE_R200;
  881. } else if ((rdev->family == CHIP_R300) ||
  882. (rdev->family == CHIP_R350) ||
  883. (rdev->family == CHIP_RV350) ||
  884. (rdev->family == CHIP_RV380) ||
  885. (rdev->family == CHIP_RS400) ||
  886. (rdev->family == CHIP_RS480)) {
  887. DRM_INFO("Loading R300 Microcode\n");
  888. fw_name = FIRMWARE_R300;
  889. } else if ((rdev->family == CHIP_R420) ||
  890. (rdev->family == CHIP_R423) ||
  891. (rdev->family == CHIP_RV410)) {
  892. DRM_INFO("Loading R400 Microcode\n");
  893. fw_name = FIRMWARE_R420;
  894. } else if ((rdev->family == CHIP_RS690) ||
  895. (rdev->family == CHIP_RS740)) {
  896. DRM_INFO("Loading RS690/RS740 Microcode\n");
  897. fw_name = FIRMWARE_RS690;
  898. } else if (rdev->family == CHIP_RS600) {
  899. DRM_INFO("Loading RS600 Microcode\n");
  900. fw_name = FIRMWARE_RS600;
  901. } else if ((rdev->family == CHIP_RV515) ||
  902. (rdev->family == CHIP_R520) ||
  903. (rdev->family == CHIP_RV530) ||
  904. (rdev->family == CHIP_R580) ||
  905. (rdev->family == CHIP_RV560) ||
  906. (rdev->family == CHIP_RV570)) {
  907. DRM_INFO("Loading R500 Microcode\n");
  908. fw_name = FIRMWARE_R520;
  909. }
  910. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  911. platform_device_unregister(pdev);
  912. if (err) {
  913. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  914. fw_name);
  915. } else if (rdev->me_fw->size % 8) {
  916. printk(KERN_ERR
  917. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  918. rdev->me_fw->size, fw_name);
  919. err = -EINVAL;
  920. release_firmware(rdev->me_fw);
  921. rdev->me_fw = NULL;
  922. }
  923. return err;
  924. }
  925. static void r100_cp_load_microcode(struct radeon_device *rdev)
  926. {
  927. const __be32 *fw_data;
  928. int i, size;
  929. if (r100_gui_wait_for_idle(rdev)) {
  930. printk(KERN_WARNING "Failed to wait GUI idle while "
  931. "programming pipes. Bad things might happen.\n");
  932. }
  933. if (rdev->me_fw) {
  934. size = rdev->me_fw->size / 4;
  935. fw_data = (const __be32 *)&rdev->me_fw->data[0];
  936. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  937. for (i = 0; i < size; i += 2) {
  938. WREG32(RADEON_CP_ME_RAM_DATAH,
  939. be32_to_cpup(&fw_data[i]));
  940. WREG32(RADEON_CP_ME_RAM_DATAL,
  941. be32_to_cpup(&fw_data[i + 1]));
  942. }
  943. }
  944. }
  945. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  946. {
  947. unsigned rb_bufsz;
  948. unsigned rb_blksz;
  949. unsigned max_fetch;
  950. unsigned pre_write_timer;
  951. unsigned pre_write_limit;
  952. unsigned indirect2_start;
  953. unsigned indirect1_start;
  954. uint32_t tmp;
  955. int r;
  956. if (r100_debugfs_cp_init(rdev)) {
  957. DRM_ERROR("Failed to register debugfs file for CP !\n");
  958. }
  959. if (!rdev->me_fw) {
  960. r = r100_cp_init_microcode(rdev);
  961. if (r) {
  962. DRM_ERROR("Failed to load firmware!\n");
  963. return r;
  964. }
  965. }
  966. /* Align ring size */
  967. rb_bufsz = drm_order(ring_size / 8);
  968. ring_size = (1 << (rb_bufsz + 1)) * 4;
  969. r100_cp_load_microcode(rdev);
  970. r = radeon_ring_init(rdev, ring_size);
  971. if (r) {
  972. return r;
  973. }
  974. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  975. * the rptr copy in system ram */
  976. rb_blksz = 9;
  977. /* cp will read 128bytes at a time (4 dwords) */
  978. max_fetch = 1;
  979. rdev->cp.align_mask = 16 - 1;
  980. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  981. pre_write_timer = 64;
  982. /* Force CP_RB_WPTR write if written more than one time before the
  983. * delay expire
  984. */
  985. pre_write_limit = 0;
  986. /* Setup the cp cache like this (cache size is 96 dwords) :
  987. * RING 0 to 15
  988. * INDIRECT1 16 to 79
  989. * INDIRECT2 80 to 95
  990. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  991. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  992. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  993. * Idea being that most of the gpu cmd will be through indirect1 buffer
  994. * so it gets the bigger cache.
  995. */
  996. indirect2_start = 80;
  997. indirect1_start = 16;
  998. /* cp setup */
  999. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  1000. tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  1001. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  1002. REG_SET(RADEON_MAX_FETCH, max_fetch));
  1003. #ifdef __BIG_ENDIAN
  1004. tmp |= RADEON_BUF_SWAP_32BIT;
  1005. #endif
  1006. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE);
  1007. /* Set ring address */
  1008. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr);
  1009. WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr);
  1010. /* Force read & write ptr to 0 */
  1011. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE);
  1012. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  1013. rdev->cp.wptr = 0;
  1014. WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr);
  1015. /* set the wb address whether it's enabled or not */
  1016. WREG32(R_00070C_CP_RB_RPTR_ADDR,
  1017. S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2));
  1018. WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET);
  1019. if (rdev->wb.enabled)
  1020. WREG32(R_000770_SCRATCH_UMSK, 0xff);
  1021. else {
  1022. tmp |= RADEON_RB_NO_UPDATE;
  1023. WREG32(R_000770_SCRATCH_UMSK, 0);
  1024. }
  1025. WREG32(RADEON_CP_RB_CNTL, tmp);
  1026. udelay(10);
  1027. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  1028. /* Set cp mode to bus mastering & enable cp*/
  1029. WREG32(RADEON_CP_CSQ_MODE,
  1030. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  1031. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  1032. WREG32(RADEON_CP_RB_WPTR_DELAY, 0);
  1033. WREG32(RADEON_CP_CSQ_MODE, 0x00004D4D);
  1034. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  1035. radeon_ring_start(rdev);
  1036. r = radeon_ring_test(rdev);
  1037. if (r) {
  1038. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  1039. return r;
  1040. }
  1041. rdev->cp.ready = true;
  1042. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  1043. return 0;
  1044. }
  1045. void r100_cp_fini(struct radeon_device *rdev)
  1046. {
  1047. if (r100_cp_wait_for_idle(rdev)) {
  1048. DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
  1049. }
  1050. /* Disable ring */
  1051. r100_cp_disable(rdev);
  1052. radeon_ring_fini(rdev);
  1053. DRM_INFO("radeon: cp finalized\n");
  1054. }
  1055. void r100_cp_disable(struct radeon_device *rdev)
  1056. {
  1057. /* Disable ring */
  1058. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1059. rdev->cp.ready = false;
  1060. WREG32(RADEON_CP_CSQ_MODE, 0);
  1061. WREG32(RADEON_CP_CSQ_CNTL, 0);
  1062. WREG32(R_000770_SCRATCH_UMSK, 0);
  1063. if (r100_gui_wait_for_idle(rdev)) {
  1064. printk(KERN_WARNING "Failed to wait GUI idle while "
  1065. "programming pipes. Bad things might happen.\n");
  1066. }
  1067. }
  1068. void r100_cp_commit(struct radeon_device *rdev)
  1069. {
  1070. WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr);
  1071. (void)RREG32(RADEON_CP_RB_WPTR);
  1072. }
  1073. /*
  1074. * CS functions
  1075. */
  1076. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  1077. struct radeon_cs_packet *pkt,
  1078. const unsigned *auth, unsigned n,
  1079. radeon_packet0_check_t check)
  1080. {
  1081. unsigned reg;
  1082. unsigned i, j, m;
  1083. unsigned idx;
  1084. int r;
  1085. idx = pkt->idx + 1;
  1086. reg = pkt->reg;
  1087. /* Check that register fall into register range
  1088. * determined by the number of entry (n) in the
  1089. * safe register bitmap.
  1090. */
  1091. if (pkt->one_reg_wr) {
  1092. if ((reg >> 7) > n) {
  1093. return -EINVAL;
  1094. }
  1095. } else {
  1096. if (((reg + (pkt->count << 2)) >> 7) > n) {
  1097. return -EINVAL;
  1098. }
  1099. }
  1100. for (i = 0; i <= pkt->count; i++, idx++) {
  1101. j = (reg >> 7);
  1102. m = 1 << ((reg >> 2) & 31);
  1103. if (auth[j] & m) {
  1104. r = check(p, pkt, idx, reg);
  1105. if (r) {
  1106. return r;
  1107. }
  1108. }
  1109. if (pkt->one_reg_wr) {
  1110. if (!(auth[j] & m)) {
  1111. break;
  1112. }
  1113. } else {
  1114. reg += 4;
  1115. }
  1116. }
  1117. return 0;
  1118. }
  1119. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  1120. struct radeon_cs_packet *pkt)
  1121. {
  1122. volatile uint32_t *ib;
  1123. unsigned i;
  1124. unsigned idx;
  1125. ib = p->ib->ptr;
  1126. idx = pkt->idx;
  1127. for (i = 0; i <= (pkt->count + 1); i++, idx++) {
  1128. DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
  1129. }
  1130. }
  1131. /**
  1132. * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
  1133. * @parser: parser structure holding parsing context.
  1134. * @pkt: where to store packet informations
  1135. *
  1136. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  1137. * if packet is bigger than remaining ib size. or if packets is unknown.
  1138. **/
  1139. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  1140. struct radeon_cs_packet *pkt,
  1141. unsigned idx)
  1142. {
  1143. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  1144. uint32_t header;
  1145. if (idx >= ib_chunk->length_dw) {
  1146. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  1147. idx, ib_chunk->length_dw);
  1148. return -EINVAL;
  1149. }
  1150. header = radeon_get_ib_value(p, idx);
  1151. pkt->idx = idx;
  1152. pkt->type = CP_PACKET_GET_TYPE(header);
  1153. pkt->count = CP_PACKET_GET_COUNT(header);
  1154. switch (pkt->type) {
  1155. case PACKET_TYPE0:
  1156. pkt->reg = CP_PACKET0_GET_REG(header);
  1157. pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
  1158. break;
  1159. case PACKET_TYPE3:
  1160. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  1161. break;
  1162. case PACKET_TYPE2:
  1163. pkt->count = -1;
  1164. break;
  1165. default:
  1166. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  1167. return -EINVAL;
  1168. }
  1169. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  1170. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  1171. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  1172. return -EINVAL;
  1173. }
  1174. return 0;
  1175. }
  1176. /**
  1177. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  1178. * @parser: parser structure holding parsing context.
  1179. *
  1180. * Userspace sends a special sequence for VLINE waits.
  1181. * PACKET0 - VLINE_START_END + value
  1182. * PACKET0 - WAIT_UNTIL +_value
  1183. * RELOC (P3) - crtc_id in reloc.
  1184. *
  1185. * This function parses this and relocates the VLINE START END
  1186. * and WAIT UNTIL packets to the correct crtc.
  1187. * It also detects a switched off crtc and nulls out the
  1188. * wait in that case.
  1189. */
  1190. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  1191. {
  1192. struct drm_mode_object *obj;
  1193. struct drm_crtc *crtc;
  1194. struct radeon_crtc *radeon_crtc;
  1195. struct radeon_cs_packet p3reloc, waitreloc;
  1196. int crtc_id;
  1197. int r;
  1198. uint32_t header, h_idx, reg;
  1199. volatile uint32_t *ib;
  1200. ib = p->ib->ptr;
  1201. /* parse the wait until */
  1202. r = r100_cs_packet_parse(p, &waitreloc, p->idx);
  1203. if (r)
  1204. return r;
  1205. /* check its a wait until and only 1 count */
  1206. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  1207. waitreloc.count != 0) {
  1208. DRM_ERROR("vline wait had illegal wait until segment\n");
  1209. return -EINVAL;
  1210. }
  1211. if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
  1212. DRM_ERROR("vline wait had illegal wait until\n");
  1213. return -EINVAL;
  1214. }
  1215. /* jump over the NOP */
  1216. r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
  1217. if (r)
  1218. return r;
  1219. h_idx = p->idx - 2;
  1220. p->idx += waitreloc.count + 2;
  1221. p->idx += p3reloc.count + 2;
  1222. header = radeon_get_ib_value(p, h_idx);
  1223. crtc_id = radeon_get_ib_value(p, h_idx + 5);
  1224. reg = CP_PACKET0_GET_REG(header);
  1225. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  1226. if (!obj) {
  1227. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  1228. return -EINVAL;
  1229. }
  1230. crtc = obj_to_crtc(obj);
  1231. radeon_crtc = to_radeon_crtc(crtc);
  1232. crtc_id = radeon_crtc->crtc_id;
  1233. if (!crtc->enabled) {
  1234. /* if the CRTC isn't enabled - we need to nop out the wait until */
  1235. ib[h_idx + 2] = PACKET2(0);
  1236. ib[h_idx + 3] = PACKET2(0);
  1237. } else if (crtc_id == 1) {
  1238. switch (reg) {
  1239. case AVIVO_D1MODE_VLINE_START_END:
  1240. header &= ~R300_CP_PACKET0_REG_MASK;
  1241. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  1242. break;
  1243. case RADEON_CRTC_GUI_TRIG_VLINE:
  1244. header &= ~R300_CP_PACKET0_REG_MASK;
  1245. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  1246. break;
  1247. default:
  1248. DRM_ERROR("unknown crtc reloc\n");
  1249. return -EINVAL;
  1250. }
  1251. ib[h_idx] = header;
  1252. ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  1253. }
  1254. return 0;
  1255. }
  1256. /**
  1257. * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  1258. * @parser: parser structure holding parsing context.
  1259. * @data: pointer to relocation data
  1260. * @offset_start: starting offset
  1261. * @offset_mask: offset mask (to align start offset on)
  1262. * @reloc: reloc informations
  1263. *
  1264. * Check next packet is relocation packet3, do bo validation and compute
  1265. * GPU offset using the provided start.
  1266. **/
  1267. int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
  1268. struct radeon_cs_reloc **cs_reloc)
  1269. {
  1270. struct radeon_cs_chunk *relocs_chunk;
  1271. struct radeon_cs_packet p3reloc;
  1272. unsigned idx;
  1273. int r;
  1274. if (p->chunk_relocs_idx == -1) {
  1275. DRM_ERROR("No relocation chunk !\n");
  1276. return -EINVAL;
  1277. }
  1278. *cs_reloc = NULL;
  1279. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  1280. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  1281. if (r) {
  1282. return r;
  1283. }
  1284. p->idx += p3reloc.count + 2;
  1285. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  1286. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  1287. p3reloc.idx);
  1288. r100_cs_dump_packet(p, &p3reloc);
  1289. return -EINVAL;
  1290. }
  1291. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  1292. if (idx >= relocs_chunk->length_dw) {
  1293. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  1294. idx, relocs_chunk->length_dw);
  1295. r100_cs_dump_packet(p, &p3reloc);
  1296. return -EINVAL;
  1297. }
  1298. /* FIXME: we assume reloc size is 4 dwords */
  1299. *cs_reloc = p->relocs_ptr[(idx / 4)];
  1300. return 0;
  1301. }
  1302. static int r100_get_vtx_size(uint32_t vtx_fmt)
  1303. {
  1304. int vtx_size;
  1305. vtx_size = 2;
  1306. /* ordered according to bits in spec */
  1307. if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
  1308. vtx_size++;
  1309. if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
  1310. vtx_size += 3;
  1311. if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
  1312. vtx_size++;
  1313. if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
  1314. vtx_size++;
  1315. if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
  1316. vtx_size += 3;
  1317. if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
  1318. vtx_size++;
  1319. if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
  1320. vtx_size++;
  1321. if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
  1322. vtx_size += 2;
  1323. if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
  1324. vtx_size += 2;
  1325. if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
  1326. vtx_size++;
  1327. if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
  1328. vtx_size += 2;
  1329. if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
  1330. vtx_size++;
  1331. if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
  1332. vtx_size += 2;
  1333. if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
  1334. vtx_size++;
  1335. if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
  1336. vtx_size++;
  1337. /* blend weight */
  1338. if (vtx_fmt & (0x7 << 15))
  1339. vtx_size += (vtx_fmt >> 15) & 0x7;
  1340. if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
  1341. vtx_size += 3;
  1342. if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
  1343. vtx_size += 2;
  1344. if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
  1345. vtx_size++;
  1346. if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
  1347. vtx_size++;
  1348. if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
  1349. vtx_size++;
  1350. if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
  1351. vtx_size++;
  1352. return vtx_size;
  1353. }
  1354. static int r100_packet0_check(struct radeon_cs_parser *p,
  1355. struct radeon_cs_packet *pkt,
  1356. unsigned idx, unsigned reg)
  1357. {
  1358. struct radeon_cs_reloc *reloc;
  1359. struct r100_cs_track *track;
  1360. volatile uint32_t *ib;
  1361. uint32_t tmp;
  1362. int r;
  1363. int i, face;
  1364. u32 tile_flags = 0;
  1365. u32 idx_value;
  1366. ib = p->ib->ptr;
  1367. track = (struct r100_cs_track *)p->track;
  1368. idx_value = radeon_get_ib_value(p, idx);
  1369. switch (reg) {
  1370. case RADEON_CRTC_GUI_TRIG_VLINE:
  1371. r = r100_cs_packet_parse_vline(p);
  1372. if (r) {
  1373. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1374. idx, reg);
  1375. r100_cs_dump_packet(p, pkt);
  1376. return r;
  1377. }
  1378. break;
  1379. /* FIXME: only allow PACKET3 blit? easier to check for out of
  1380. * range access */
  1381. case RADEON_DST_PITCH_OFFSET:
  1382. case RADEON_SRC_PITCH_OFFSET:
  1383. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  1384. if (r)
  1385. return r;
  1386. break;
  1387. case RADEON_RB3D_DEPTHOFFSET:
  1388. r = r100_cs_packet_next_reloc(p, &reloc);
  1389. if (r) {
  1390. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1391. idx, reg);
  1392. r100_cs_dump_packet(p, pkt);
  1393. return r;
  1394. }
  1395. track->zb.robj = reloc->robj;
  1396. track->zb.offset = idx_value;
  1397. track->zb_dirty = true;
  1398. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1399. break;
  1400. case RADEON_RB3D_COLOROFFSET:
  1401. r = r100_cs_packet_next_reloc(p, &reloc);
  1402. if (r) {
  1403. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1404. idx, reg);
  1405. r100_cs_dump_packet(p, pkt);
  1406. return r;
  1407. }
  1408. track->cb[0].robj = reloc->robj;
  1409. track->cb[0].offset = idx_value;
  1410. track->cb_dirty = true;
  1411. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1412. break;
  1413. case RADEON_PP_TXOFFSET_0:
  1414. case RADEON_PP_TXOFFSET_1:
  1415. case RADEON_PP_TXOFFSET_2:
  1416. i = (reg - RADEON_PP_TXOFFSET_0) / 24;
  1417. r = r100_cs_packet_next_reloc(p, &reloc);
  1418. if (r) {
  1419. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1420. idx, reg);
  1421. r100_cs_dump_packet(p, pkt);
  1422. return r;
  1423. }
  1424. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1425. track->textures[i].robj = reloc->robj;
  1426. track->tex_dirty = true;
  1427. break;
  1428. case RADEON_PP_CUBIC_OFFSET_T0_0:
  1429. case RADEON_PP_CUBIC_OFFSET_T0_1:
  1430. case RADEON_PP_CUBIC_OFFSET_T0_2:
  1431. case RADEON_PP_CUBIC_OFFSET_T0_3:
  1432. case RADEON_PP_CUBIC_OFFSET_T0_4:
  1433. i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
  1434. r = r100_cs_packet_next_reloc(p, &reloc);
  1435. if (r) {
  1436. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1437. idx, reg);
  1438. r100_cs_dump_packet(p, pkt);
  1439. return r;
  1440. }
  1441. track->textures[0].cube_info[i].offset = idx_value;
  1442. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1443. track->textures[0].cube_info[i].robj = reloc->robj;
  1444. track->tex_dirty = true;
  1445. break;
  1446. case RADEON_PP_CUBIC_OFFSET_T1_0:
  1447. case RADEON_PP_CUBIC_OFFSET_T1_1:
  1448. case RADEON_PP_CUBIC_OFFSET_T1_2:
  1449. case RADEON_PP_CUBIC_OFFSET_T1_3:
  1450. case RADEON_PP_CUBIC_OFFSET_T1_4:
  1451. i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
  1452. r = r100_cs_packet_next_reloc(p, &reloc);
  1453. if (r) {
  1454. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1455. idx, reg);
  1456. r100_cs_dump_packet(p, pkt);
  1457. return r;
  1458. }
  1459. track->textures[1].cube_info[i].offset = idx_value;
  1460. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1461. track->textures[1].cube_info[i].robj = reloc->robj;
  1462. track->tex_dirty = true;
  1463. break;
  1464. case RADEON_PP_CUBIC_OFFSET_T2_0:
  1465. case RADEON_PP_CUBIC_OFFSET_T2_1:
  1466. case RADEON_PP_CUBIC_OFFSET_T2_2:
  1467. case RADEON_PP_CUBIC_OFFSET_T2_3:
  1468. case RADEON_PP_CUBIC_OFFSET_T2_4:
  1469. i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
  1470. r = r100_cs_packet_next_reloc(p, &reloc);
  1471. if (r) {
  1472. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1473. idx, reg);
  1474. r100_cs_dump_packet(p, pkt);
  1475. return r;
  1476. }
  1477. track->textures[2].cube_info[i].offset = idx_value;
  1478. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1479. track->textures[2].cube_info[i].robj = reloc->robj;
  1480. track->tex_dirty = true;
  1481. break;
  1482. case RADEON_RE_WIDTH_HEIGHT:
  1483. track->maxy = ((idx_value >> 16) & 0x7FF);
  1484. track->cb_dirty = true;
  1485. track->zb_dirty = true;
  1486. break;
  1487. case RADEON_RB3D_COLORPITCH:
  1488. r = r100_cs_packet_next_reloc(p, &reloc);
  1489. if (r) {
  1490. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1491. idx, reg);
  1492. r100_cs_dump_packet(p, pkt);
  1493. return r;
  1494. }
  1495. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1496. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  1497. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1498. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  1499. tmp = idx_value & ~(0x7 << 16);
  1500. tmp |= tile_flags;
  1501. ib[idx] = tmp;
  1502. track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
  1503. track->cb_dirty = true;
  1504. break;
  1505. case RADEON_RB3D_DEPTHPITCH:
  1506. track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
  1507. track->zb_dirty = true;
  1508. break;
  1509. case RADEON_RB3D_CNTL:
  1510. switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  1511. case 7:
  1512. case 8:
  1513. case 9:
  1514. case 11:
  1515. case 12:
  1516. track->cb[0].cpp = 1;
  1517. break;
  1518. case 3:
  1519. case 4:
  1520. case 15:
  1521. track->cb[0].cpp = 2;
  1522. break;
  1523. case 6:
  1524. track->cb[0].cpp = 4;
  1525. break;
  1526. default:
  1527. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1528. ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  1529. return -EINVAL;
  1530. }
  1531. track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
  1532. track->cb_dirty = true;
  1533. track->zb_dirty = true;
  1534. break;
  1535. case RADEON_RB3D_ZSTENCILCNTL:
  1536. switch (idx_value & 0xf) {
  1537. case 0:
  1538. track->zb.cpp = 2;
  1539. break;
  1540. case 2:
  1541. case 3:
  1542. case 4:
  1543. case 5:
  1544. case 9:
  1545. case 11:
  1546. track->zb.cpp = 4;
  1547. break;
  1548. default:
  1549. break;
  1550. }
  1551. track->zb_dirty = true;
  1552. break;
  1553. case RADEON_RB3D_ZPASS_ADDR:
  1554. r = r100_cs_packet_next_reloc(p, &reloc);
  1555. if (r) {
  1556. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1557. idx, reg);
  1558. r100_cs_dump_packet(p, pkt);
  1559. return r;
  1560. }
  1561. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1562. break;
  1563. case RADEON_PP_CNTL:
  1564. {
  1565. uint32_t temp = idx_value >> 4;
  1566. for (i = 0; i < track->num_texture; i++)
  1567. track->textures[i].enabled = !!(temp & (1 << i));
  1568. track->tex_dirty = true;
  1569. }
  1570. break;
  1571. case RADEON_SE_VF_CNTL:
  1572. track->vap_vf_cntl = idx_value;
  1573. break;
  1574. case RADEON_SE_VTX_FMT:
  1575. track->vtx_size = r100_get_vtx_size(idx_value);
  1576. break;
  1577. case RADEON_PP_TEX_SIZE_0:
  1578. case RADEON_PP_TEX_SIZE_1:
  1579. case RADEON_PP_TEX_SIZE_2:
  1580. i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
  1581. track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
  1582. track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  1583. track->tex_dirty = true;
  1584. break;
  1585. case RADEON_PP_TEX_PITCH_0:
  1586. case RADEON_PP_TEX_PITCH_1:
  1587. case RADEON_PP_TEX_PITCH_2:
  1588. i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
  1589. track->textures[i].pitch = idx_value + 32;
  1590. track->tex_dirty = true;
  1591. break;
  1592. case RADEON_PP_TXFILTER_0:
  1593. case RADEON_PP_TXFILTER_1:
  1594. case RADEON_PP_TXFILTER_2:
  1595. i = (reg - RADEON_PP_TXFILTER_0) / 24;
  1596. track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
  1597. >> RADEON_MAX_MIP_LEVEL_SHIFT);
  1598. tmp = (idx_value >> 23) & 0x7;
  1599. if (tmp == 2 || tmp == 6)
  1600. track->textures[i].roundup_w = false;
  1601. tmp = (idx_value >> 27) & 0x7;
  1602. if (tmp == 2 || tmp == 6)
  1603. track->textures[i].roundup_h = false;
  1604. track->tex_dirty = true;
  1605. break;
  1606. case RADEON_PP_TXFORMAT_0:
  1607. case RADEON_PP_TXFORMAT_1:
  1608. case RADEON_PP_TXFORMAT_2:
  1609. i = (reg - RADEON_PP_TXFORMAT_0) / 24;
  1610. if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
  1611. track->textures[i].use_pitch = 1;
  1612. } else {
  1613. track->textures[i].use_pitch = 0;
  1614. track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  1615. track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  1616. }
  1617. if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
  1618. track->textures[i].tex_coord_type = 2;
  1619. switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
  1620. case RADEON_TXFORMAT_I8:
  1621. case RADEON_TXFORMAT_RGB332:
  1622. case RADEON_TXFORMAT_Y8:
  1623. track->textures[i].cpp = 1;
  1624. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1625. break;
  1626. case RADEON_TXFORMAT_AI88:
  1627. case RADEON_TXFORMAT_ARGB1555:
  1628. case RADEON_TXFORMAT_RGB565:
  1629. case RADEON_TXFORMAT_ARGB4444:
  1630. case RADEON_TXFORMAT_VYUY422:
  1631. case RADEON_TXFORMAT_YVYU422:
  1632. case RADEON_TXFORMAT_SHADOW16:
  1633. case RADEON_TXFORMAT_LDUDV655:
  1634. case RADEON_TXFORMAT_DUDV88:
  1635. track->textures[i].cpp = 2;
  1636. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1637. break;
  1638. case RADEON_TXFORMAT_ARGB8888:
  1639. case RADEON_TXFORMAT_RGBA8888:
  1640. case RADEON_TXFORMAT_SHADOW32:
  1641. case RADEON_TXFORMAT_LDUDUV8888:
  1642. track->textures[i].cpp = 4;
  1643. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1644. break;
  1645. case RADEON_TXFORMAT_DXT1:
  1646. track->textures[i].cpp = 1;
  1647. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  1648. break;
  1649. case RADEON_TXFORMAT_DXT23:
  1650. case RADEON_TXFORMAT_DXT45:
  1651. track->textures[i].cpp = 1;
  1652. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  1653. break;
  1654. }
  1655. track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
  1656. track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
  1657. track->tex_dirty = true;
  1658. break;
  1659. case RADEON_PP_CUBIC_FACES_0:
  1660. case RADEON_PP_CUBIC_FACES_1:
  1661. case RADEON_PP_CUBIC_FACES_2:
  1662. tmp = idx_value;
  1663. i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
  1664. for (face = 0; face < 4; face++) {
  1665. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  1666. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  1667. }
  1668. track->tex_dirty = true;
  1669. break;
  1670. default:
  1671. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1672. reg, idx);
  1673. return -EINVAL;
  1674. }
  1675. return 0;
  1676. }
  1677. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1678. struct radeon_cs_packet *pkt,
  1679. struct radeon_bo *robj)
  1680. {
  1681. unsigned idx;
  1682. u32 value;
  1683. idx = pkt->idx + 1;
  1684. value = radeon_get_ib_value(p, idx + 2);
  1685. if ((value + 1) > radeon_bo_size(robj)) {
  1686. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  1687. "(need %u have %lu) !\n",
  1688. value + 1,
  1689. radeon_bo_size(robj));
  1690. return -EINVAL;
  1691. }
  1692. return 0;
  1693. }
  1694. static int r100_packet3_check(struct radeon_cs_parser *p,
  1695. struct radeon_cs_packet *pkt)
  1696. {
  1697. struct radeon_cs_reloc *reloc;
  1698. struct r100_cs_track *track;
  1699. unsigned idx;
  1700. volatile uint32_t *ib;
  1701. int r;
  1702. ib = p->ib->ptr;
  1703. idx = pkt->idx + 1;
  1704. track = (struct r100_cs_track *)p->track;
  1705. switch (pkt->opcode) {
  1706. case PACKET3_3D_LOAD_VBPNTR:
  1707. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1708. if (r)
  1709. return r;
  1710. break;
  1711. case PACKET3_INDX_BUFFER:
  1712. r = r100_cs_packet_next_reloc(p, &reloc);
  1713. if (r) {
  1714. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1715. r100_cs_dump_packet(p, pkt);
  1716. return r;
  1717. }
  1718. ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
  1719. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1720. if (r) {
  1721. return r;
  1722. }
  1723. break;
  1724. case 0x23:
  1725. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1726. r = r100_cs_packet_next_reloc(p, &reloc);
  1727. if (r) {
  1728. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1729. r100_cs_dump_packet(p, pkt);
  1730. return r;
  1731. }
  1732. ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
  1733. track->num_arrays = 1;
  1734. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
  1735. track->arrays[0].robj = reloc->robj;
  1736. track->arrays[0].esize = track->vtx_size;
  1737. track->max_indx = radeon_get_ib_value(p, idx+1);
  1738. track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
  1739. track->immd_dwords = pkt->count - 1;
  1740. r = r100_cs_track_check(p->rdev, track);
  1741. if (r)
  1742. return r;
  1743. break;
  1744. case PACKET3_3D_DRAW_IMMD:
  1745. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1746. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1747. return -EINVAL;
  1748. }
  1749. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
  1750. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1751. track->immd_dwords = pkt->count - 1;
  1752. r = r100_cs_track_check(p->rdev, track);
  1753. if (r)
  1754. return r;
  1755. break;
  1756. /* triggers drawing using in-packet vertex data */
  1757. case PACKET3_3D_DRAW_IMMD_2:
  1758. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1759. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1760. return -EINVAL;
  1761. }
  1762. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1763. track->immd_dwords = pkt->count;
  1764. r = r100_cs_track_check(p->rdev, track);
  1765. if (r)
  1766. return r;
  1767. break;
  1768. /* triggers drawing using in-packet vertex data */
  1769. case PACKET3_3D_DRAW_VBUF_2:
  1770. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1771. r = r100_cs_track_check(p->rdev, track);
  1772. if (r)
  1773. return r;
  1774. break;
  1775. /* triggers drawing of vertex buffers setup elsewhere */
  1776. case PACKET3_3D_DRAW_INDX_2:
  1777. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1778. r = r100_cs_track_check(p->rdev, track);
  1779. if (r)
  1780. return r;
  1781. break;
  1782. /* triggers drawing using indices to vertex buffer */
  1783. case PACKET3_3D_DRAW_VBUF:
  1784. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1785. r = r100_cs_track_check(p->rdev, track);
  1786. if (r)
  1787. return r;
  1788. break;
  1789. /* triggers drawing of vertex buffers setup elsewhere */
  1790. case PACKET3_3D_DRAW_INDX:
  1791. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1792. r = r100_cs_track_check(p->rdev, track);
  1793. if (r)
  1794. return r;
  1795. break;
  1796. /* triggers drawing using indices to vertex buffer */
  1797. case PACKET3_3D_CLEAR_HIZ:
  1798. case PACKET3_3D_CLEAR_ZMASK:
  1799. if (p->rdev->hyperz_filp != p->filp)
  1800. return -EINVAL;
  1801. break;
  1802. case PACKET3_NOP:
  1803. break;
  1804. default:
  1805. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1806. return -EINVAL;
  1807. }
  1808. return 0;
  1809. }
  1810. int r100_cs_parse(struct radeon_cs_parser *p)
  1811. {
  1812. struct radeon_cs_packet pkt;
  1813. struct r100_cs_track *track;
  1814. int r;
  1815. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1816. r100_cs_track_clear(p->rdev, track);
  1817. p->track = track;
  1818. do {
  1819. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1820. if (r) {
  1821. return r;
  1822. }
  1823. p->idx += pkt.count + 2;
  1824. switch (pkt.type) {
  1825. case PACKET_TYPE0:
  1826. if (p->rdev->family >= CHIP_R200)
  1827. r = r100_cs_parse_packet0(p, &pkt,
  1828. p->rdev->config.r100.reg_safe_bm,
  1829. p->rdev->config.r100.reg_safe_bm_size,
  1830. &r200_packet0_check);
  1831. else
  1832. r = r100_cs_parse_packet0(p, &pkt,
  1833. p->rdev->config.r100.reg_safe_bm,
  1834. p->rdev->config.r100.reg_safe_bm_size,
  1835. &r100_packet0_check);
  1836. break;
  1837. case PACKET_TYPE2:
  1838. break;
  1839. case PACKET_TYPE3:
  1840. r = r100_packet3_check(p, &pkt);
  1841. break;
  1842. default:
  1843. DRM_ERROR("Unknown packet type %d !\n",
  1844. pkt.type);
  1845. return -EINVAL;
  1846. }
  1847. if (r) {
  1848. return r;
  1849. }
  1850. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1851. return 0;
  1852. }
  1853. /*
  1854. * Global GPU functions
  1855. */
  1856. void r100_errata(struct radeon_device *rdev)
  1857. {
  1858. rdev->pll_errata = 0;
  1859. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  1860. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  1861. }
  1862. if (rdev->family == CHIP_RV100 ||
  1863. rdev->family == CHIP_RS100 ||
  1864. rdev->family == CHIP_RS200) {
  1865. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  1866. }
  1867. }
  1868. /* Wait for vertical sync on primary CRTC */
  1869. void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
  1870. {
  1871. uint32_t crtc_gen_cntl, tmp;
  1872. int i;
  1873. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  1874. if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
  1875. !(crtc_gen_cntl & RADEON_CRTC_EN)) {
  1876. return;
  1877. }
  1878. /* Clear the CRTC_VBLANK_SAVE bit */
  1879. WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
  1880. for (i = 0; i < rdev->usec_timeout; i++) {
  1881. tmp = RREG32(RADEON_CRTC_STATUS);
  1882. if (tmp & RADEON_CRTC_VBLANK_SAVE) {
  1883. return;
  1884. }
  1885. DRM_UDELAY(1);
  1886. }
  1887. }
  1888. /* Wait for vertical sync on secondary CRTC */
  1889. void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
  1890. {
  1891. uint32_t crtc2_gen_cntl, tmp;
  1892. int i;
  1893. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1894. if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
  1895. !(crtc2_gen_cntl & RADEON_CRTC2_EN))
  1896. return;
  1897. /* Clear the CRTC_VBLANK_SAVE bit */
  1898. WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
  1899. for (i = 0; i < rdev->usec_timeout; i++) {
  1900. tmp = RREG32(RADEON_CRTC2_STATUS);
  1901. if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
  1902. return;
  1903. }
  1904. DRM_UDELAY(1);
  1905. }
  1906. }
  1907. int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  1908. {
  1909. unsigned i;
  1910. uint32_t tmp;
  1911. for (i = 0; i < rdev->usec_timeout; i++) {
  1912. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  1913. if (tmp >= n) {
  1914. return 0;
  1915. }
  1916. DRM_UDELAY(1);
  1917. }
  1918. return -1;
  1919. }
  1920. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  1921. {
  1922. unsigned i;
  1923. uint32_t tmp;
  1924. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  1925. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  1926. " Bad things might happen.\n");
  1927. }
  1928. for (i = 0; i < rdev->usec_timeout; i++) {
  1929. tmp = RREG32(RADEON_RBBM_STATUS);
  1930. if (!(tmp & RADEON_RBBM_ACTIVE)) {
  1931. return 0;
  1932. }
  1933. DRM_UDELAY(1);
  1934. }
  1935. return -1;
  1936. }
  1937. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  1938. {
  1939. unsigned i;
  1940. uint32_t tmp;
  1941. for (i = 0; i < rdev->usec_timeout; i++) {
  1942. /* read MC_STATUS */
  1943. tmp = RREG32(RADEON_MC_STATUS);
  1944. if (tmp & RADEON_MC_IDLE) {
  1945. return 0;
  1946. }
  1947. DRM_UDELAY(1);
  1948. }
  1949. return -1;
  1950. }
  1951. void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
  1952. {
  1953. lockup->last_cp_rptr = cp->rptr;
  1954. lockup->last_jiffies = jiffies;
  1955. }
  1956. /**
  1957. * r100_gpu_cp_is_lockup() - check if CP is lockup by recording information
  1958. * @rdev: radeon device structure
  1959. * @lockup: r100_gpu_lockup structure holding CP lockup tracking informations
  1960. * @cp: radeon_cp structure holding CP information
  1961. *
  1962. * We don't need to initialize the lockup tracking information as we will either
  1963. * have CP rptr to a different value of jiffies wrap around which will force
  1964. * initialization of the lockup tracking informations.
  1965. *
  1966. * A possible false positivie is if we get call after while and last_cp_rptr ==
  1967. * the current CP rptr, even if it's unlikely it might happen. To avoid this
  1968. * if the elapsed time since last call is bigger than 2 second than we return
  1969. * false and update the tracking information. Due to this the caller must call
  1970. * r100_gpu_cp_is_lockup several time in less than 2sec for lockup to be reported
  1971. * the fencing code should be cautious about that.
  1972. *
  1973. * Caller should write to the ring to force CP to do something so we don't get
  1974. * false positive when CP is just gived nothing to do.
  1975. *
  1976. **/
  1977. bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
  1978. {
  1979. unsigned long cjiffies, elapsed;
  1980. cjiffies = jiffies;
  1981. if (!time_after(cjiffies, lockup->last_jiffies)) {
  1982. /* likely a wrap around */
  1983. lockup->last_cp_rptr = cp->rptr;
  1984. lockup->last_jiffies = jiffies;
  1985. return false;
  1986. }
  1987. if (cp->rptr != lockup->last_cp_rptr) {
  1988. /* CP is still working no lockup */
  1989. lockup->last_cp_rptr = cp->rptr;
  1990. lockup->last_jiffies = jiffies;
  1991. return false;
  1992. }
  1993. elapsed = jiffies_to_msecs(cjiffies - lockup->last_jiffies);
  1994. if (elapsed >= 10000) {
  1995. dev_err(rdev->dev, "GPU lockup CP stall for more than %lumsec\n", elapsed);
  1996. return true;
  1997. }
  1998. /* give a chance to the GPU ... */
  1999. return false;
  2000. }
  2001. bool r100_gpu_is_lockup(struct radeon_device *rdev)
  2002. {
  2003. u32 rbbm_status;
  2004. int r;
  2005. rbbm_status = RREG32(R_000E40_RBBM_STATUS);
  2006. if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
  2007. r100_gpu_lockup_update(&rdev->config.r100.lockup, &rdev->cp);
  2008. return false;
  2009. }
  2010. /* force CP activities */
  2011. r = radeon_ring_lock(rdev, 2);
  2012. if (!r) {
  2013. /* PACKET2 NOP */
  2014. radeon_ring_write(rdev, 0x80000000);
  2015. radeon_ring_write(rdev, 0x80000000);
  2016. radeon_ring_unlock_commit(rdev);
  2017. }
  2018. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  2019. return r100_gpu_cp_is_lockup(rdev, &rdev->config.r100.lockup, &rdev->cp);
  2020. }
  2021. void r100_bm_disable(struct radeon_device *rdev)
  2022. {
  2023. u32 tmp;
  2024. /* disable bus mastering */
  2025. tmp = RREG32(R_000030_BUS_CNTL);
  2026. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
  2027. mdelay(1);
  2028. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
  2029. mdelay(1);
  2030. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
  2031. tmp = RREG32(RADEON_BUS_CNTL);
  2032. mdelay(1);
  2033. pci_read_config_word(rdev->pdev, 0x4, (u16*)&tmp);
  2034. pci_write_config_word(rdev->pdev, 0x4, tmp & 0xFFFB);
  2035. mdelay(1);
  2036. }
  2037. int r100_asic_reset(struct radeon_device *rdev)
  2038. {
  2039. struct r100_mc_save save;
  2040. u32 status, tmp;
  2041. int ret = 0;
  2042. status = RREG32(R_000E40_RBBM_STATUS);
  2043. if (!G_000E40_GUI_ACTIVE(status)) {
  2044. return 0;
  2045. }
  2046. r100_mc_stop(rdev, &save);
  2047. status = RREG32(R_000E40_RBBM_STATUS);
  2048. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2049. /* stop CP */
  2050. WREG32(RADEON_CP_CSQ_CNTL, 0);
  2051. tmp = RREG32(RADEON_CP_RB_CNTL);
  2052. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  2053. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  2054. WREG32(RADEON_CP_RB_WPTR, 0);
  2055. WREG32(RADEON_CP_RB_CNTL, tmp);
  2056. /* save PCI state */
  2057. pci_save_state(rdev->pdev);
  2058. /* disable bus mastering */
  2059. r100_bm_disable(rdev);
  2060. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
  2061. S_0000F0_SOFT_RESET_RE(1) |
  2062. S_0000F0_SOFT_RESET_PP(1) |
  2063. S_0000F0_SOFT_RESET_RB(1));
  2064. RREG32(R_0000F0_RBBM_SOFT_RESET);
  2065. mdelay(500);
  2066. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  2067. mdelay(1);
  2068. status = RREG32(R_000E40_RBBM_STATUS);
  2069. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2070. /* reset CP */
  2071. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  2072. RREG32(R_0000F0_RBBM_SOFT_RESET);
  2073. mdelay(500);
  2074. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  2075. mdelay(1);
  2076. status = RREG32(R_000E40_RBBM_STATUS);
  2077. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2078. /* restore PCI & busmastering */
  2079. pci_restore_state(rdev->pdev);
  2080. r100_enable_bm(rdev);
  2081. /* Check if GPU is idle */
  2082. if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
  2083. G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
  2084. dev_err(rdev->dev, "failed to reset GPU\n");
  2085. rdev->gpu_lockup = true;
  2086. ret = -1;
  2087. } else
  2088. dev_info(rdev->dev, "GPU reset succeed\n");
  2089. r100_mc_resume(rdev, &save);
  2090. return ret;
  2091. }
  2092. void r100_set_common_regs(struct radeon_device *rdev)
  2093. {
  2094. struct drm_device *dev = rdev->ddev;
  2095. bool force_dac2 = false;
  2096. u32 tmp;
  2097. /* set these so they don't interfere with anything */
  2098. WREG32(RADEON_OV0_SCALE_CNTL, 0);
  2099. WREG32(RADEON_SUBPIC_CNTL, 0);
  2100. WREG32(RADEON_VIPH_CONTROL, 0);
  2101. WREG32(RADEON_I2C_CNTL_1, 0);
  2102. WREG32(RADEON_DVI_I2C_CNTL_1, 0);
  2103. WREG32(RADEON_CAP0_TRIG_CNTL, 0);
  2104. WREG32(RADEON_CAP1_TRIG_CNTL, 0);
  2105. /* always set up dac2 on rn50 and some rv100 as lots
  2106. * of servers seem to wire it up to a VGA port but
  2107. * don't report it in the bios connector
  2108. * table.
  2109. */
  2110. switch (dev->pdev->device) {
  2111. /* RN50 */
  2112. case 0x515e:
  2113. case 0x5969:
  2114. force_dac2 = true;
  2115. break;
  2116. /* RV100*/
  2117. case 0x5159:
  2118. case 0x515a:
  2119. /* DELL triple head servers */
  2120. if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
  2121. ((dev->pdev->subsystem_device == 0x016c) ||
  2122. (dev->pdev->subsystem_device == 0x016d) ||
  2123. (dev->pdev->subsystem_device == 0x016e) ||
  2124. (dev->pdev->subsystem_device == 0x016f) ||
  2125. (dev->pdev->subsystem_device == 0x0170) ||
  2126. (dev->pdev->subsystem_device == 0x017d) ||
  2127. (dev->pdev->subsystem_device == 0x017e) ||
  2128. (dev->pdev->subsystem_device == 0x0183) ||
  2129. (dev->pdev->subsystem_device == 0x018a) ||
  2130. (dev->pdev->subsystem_device == 0x019a)))
  2131. force_dac2 = true;
  2132. break;
  2133. }
  2134. if (force_dac2) {
  2135. u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  2136. u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  2137. u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
  2138. /* For CRT on DAC2, don't turn it on if BIOS didn't
  2139. enable it, even it's detected.
  2140. */
  2141. /* force it to crtc0 */
  2142. dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
  2143. dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
  2144. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  2145. /* set up the TV DAC */
  2146. tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
  2147. RADEON_TV_DAC_STD_MASK |
  2148. RADEON_TV_DAC_RDACPD |
  2149. RADEON_TV_DAC_GDACPD |
  2150. RADEON_TV_DAC_BDACPD |
  2151. RADEON_TV_DAC_BGADJ_MASK |
  2152. RADEON_TV_DAC_DACADJ_MASK);
  2153. tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
  2154. RADEON_TV_DAC_NHOLD |
  2155. RADEON_TV_DAC_STD_PS2 |
  2156. (0x58 << 16));
  2157. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  2158. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  2159. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  2160. }
  2161. /* switch PM block to ACPI mode */
  2162. tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
  2163. tmp &= ~RADEON_PM_MODE_SEL;
  2164. WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
  2165. }
  2166. /*
  2167. * VRAM info
  2168. */
  2169. static void r100_vram_get_type(struct radeon_device *rdev)
  2170. {
  2171. uint32_t tmp;
  2172. rdev->mc.vram_is_ddr = false;
  2173. if (rdev->flags & RADEON_IS_IGP)
  2174. rdev->mc.vram_is_ddr = true;
  2175. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  2176. rdev->mc.vram_is_ddr = true;
  2177. if ((rdev->family == CHIP_RV100) ||
  2178. (rdev->family == CHIP_RS100) ||
  2179. (rdev->family == CHIP_RS200)) {
  2180. tmp = RREG32(RADEON_MEM_CNTL);
  2181. if (tmp & RV100_HALF_MODE) {
  2182. rdev->mc.vram_width = 32;
  2183. } else {
  2184. rdev->mc.vram_width = 64;
  2185. }
  2186. if (rdev->flags & RADEON_SINGLE_CRTC) {
  2187. rdev->mc.vram_width /= 4;
  2188. rdev->mc.vram_is_ddr = true;
  2189. }
  2190. } else if (rdev->family <= CHIP_RV280) {
  2191. tmp = RREG32(RADEON_MEM_CNTL);
  2192. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  2193. rdev->mc.vram_width = 128;
  2194. } else {
  2195. rdev->mc.vram_width = 64;
  2196. }
  2197. } else {
  2198. /* newer IGPs */
  2199. rdev->mc.vram_width = 128;
  2200. }
  2201. }
  2202. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  2203. {
  2204. u32 aper_size;
  2205. u8 byte;
  2206. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2207. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  2208. * that is has the 2nd generation multifunction PCI interface
  2209. */
  2210. if (rdev->family == CHIP_RV280 ||
  2211. rdev->family >= CHIP_RV350) {
  2212. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  2213. ~RADEON_HDP_APER_CNTL);
  2214. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  2215. return aper_size * 2;
  2216. }
  2217. /* Older cards have all sorts of funny issues to deal with. First
  2218. * check if it's a multifunction card by reading the PCI config
  2219. * header type... Limit those to one aperture size
  2220. */
  2221. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  2222. if (byte & 0x80) {
  2223. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  2224. DRM_INFO("Limiting VRAM to one aperture\n");
  2225. return aper_size;
  2226. }
  2227. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  2228. * have set it up. We don't write this as it's broken on some ASICs but
  2229. * we expect the BIOS to have done the right thing (might be too optimistic...)
  2230. */
  2231. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  2232. return aper_size * 2;
  2233. return aper_size;
  2234. }
  2235. void r100_vram_init_sizes(struct radeon_device *rdev)
  2236. {
  2237. u64 config_aper_size;
  2238. /* work out accessible VRAM */
  2239. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2240. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2241. rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
  2242. /* FIXME we don't use the second aperture yet when we could use it */
  2243. if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
  2244. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2245. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2246. if (rdev->flags & RADEON_IS_IGP) {
  2247. uint32_t tom;
  2248. /* read NB_TOM to get the amount of ram stolen for the GPU */
  2249. tom = RREG32(RADEON_NB_TOM);
  2250. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  2251. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2252. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2253. } else {
  2254. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  2255. /* Some production boards of m6 will report 0
  2256. * if it's 8 MB
  2257. */
  2258. if (rdev->mc.real_vram_size == 0) {
  2259. rdev->mc.real_vram_size = 8192 * 1024;
  2260. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2261. }
  2262. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  2263. * Novell bug 204882 + along with lots of ubuntu ones
  2264. */
  2265. if (rdev->mc.aper_size > config_aper_size)
  2266. config_aper_size = rdev->mc.aper_size;
  2267. if (config_aper_size > rdev->mc.real_vram_size)
  2268. rdev->mc.mc_vram_size = config_aper_size;
  2269. else
  2270. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2271. }
  2272. }
  2273. void r100_vga_set_state(struct radeon_device *rdev, bool state)
  2274. {
  2275. uint32_t temp;
  2276. temp = RREG32(RADEON_CONFIG_CNTL);
  2277. if (state == false) {
  2278. temp &= ~RADEON_CFG_VGA_RAM_EN;
  2279. temp |= RADEON_CFG_VGA_IO_DIS;
  2280. } else {
  2281. temp &= ~RADEON_CFG_VGA_IO_DIS;
  2282. }
  2283. WREG32(RADEON_CONFIG_CNTL, temp);
  2284. }
  2285. void r100_mc_init(struct radeon_device *rdev)
  2286. {
  2287. u64 base;
  2288. r100_vram_get_type(rdev);
  2289. r100_vram_init_sizes(rdev);
  2290. base = rdev->mc.aper_base;
  2291. if (rdev->flags & RADEON_IS_IGP)
  2292. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  2293. radeon_vram_location(rdev, &rdev->mc, base);
  2294. rdev->mc.gtt_base_align = 0;
  2295. if (!(rdev->flags & RADEON_IS_AGP))
  2296. radeon_gtt_location(rdev, &rdev->mc);
  2297. radeon_update_bandwidth_info(rdev);
  2298. }
  2299. /*
  2300. * Indirect registers accessor
  2301. */
  2302. void r100_pll_errata_after_index(struct radeon_device *rdev)
  2303. {
  2304. if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) {
  2305. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  2306. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  2307. }
  2308. }
  2309. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  2310. {
  2311. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  2312. * or the chip could hang on a subsequent access
  2313. */
  2314. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  2315. udelay(5000);
  2316. }
  2317. /* This function is required to workaround a hardware bug in some (all?)
  2318. * revisions of the R300. This workaround should be called after every
  2319. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  2320. * may not be correct.
  2321. */
  2322. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  2323. uint32_t save, tmp;
  2324. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  2325. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  2326. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  2327. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  2328. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  2329. }
  2330. }
  2331. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  2332. {
  2333. uint32_t data;
  2334. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  2335. r100_pll_errata_after_index(rdev);
  2336. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  2337. r100_pll_errata_after_data(rdev);
  2338. return data;
  2339. }
  2340. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  2341. {
  2342. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  2343. r100_pll_errata_after_index(rdev);
  2344. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  2345. r100_pll_errata_after_data(rdev);
  2346. }
  2347. void r100_set_safe_registers(struct radeon_device *rdev)
  2348. {
  2349. if (ASIC_IS_RN50(rdev)) {
  2350. rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
  2351. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
  2352. } else if (rdev->family < CHIP_R200) {
  2353. rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
  2354. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
  2355. } else {
  2356. r200_set_safe_registers(rdev);
  2357. }
  2358. }
  2359. /*
  2360. * Debugfs info
  2361. */
  2362. #if defined(CONFIG_DEBUG_FS)
  2363. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  2364. {
  2365. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2366. struct drm_device *dev = node->minor->dev;
  2367. struct radeon_device *rdev = dev->dev_private;
  2368. uint32_t reg, value;
  2369. unsigned i;
  2370. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  2371. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  2372. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2373. for (i = 0; i < 64; i++) {
  2374. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  2375. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  2376. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  2377. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  2378. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  2379. }
  2380. return 0;
  2381. }
  2382. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  2383. {
  2384. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2385. struct drm_device *dev = node->minor->dev;
  2386. struct radeon_device *rdev = dev->dev_private;
  2387. uint32_t rdp, wdp;
  2388. unsigned count, i, j;
  2389. radeon_ring_free_size(rdev);
  2390. rdp = RREG32(RADEON_CP_RB_RPTR);
  2391. wdp = RREG32(RADEON_CP_RB_WPTR);
  2392. count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
  2393. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2394. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  2395. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  2396. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  2397. seq_printf(m, "%u dwords in ring\n", count);
  2398. for (j = 0; j <= count; j++) {
  2399. i = (rdp + j) & rdev->cp.ptr_mask;
  2400. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  2401. }
  2402. return 0;
  2403. }
  2404. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  2405. {
  2406. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2407. struct drm_device *dev = node->minor->dev;
  2408. struct radeon_device *rdev = dev->dev_private;
  2409. uint32_t csq_stat, csq2_stat, tmp;
  2410. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  2411. unsigned i;
  2412. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2413. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  2414. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  2415. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  2416. r_rptr = (csq_stat >> 0) & 0x3ff;
  2417. r_wptr = (csq_stat >> 10) & 0x3ff;
  2418. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  2419. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  2420. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  2421. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  2422. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  2423. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  2424. seq_printf(m, "Ring rptr %u\n", r_rptr);
  2425. seq_printf(m, "Ring wptr %u\n", r_wptr);
  2426. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  2427. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  2428. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  2429. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  2430. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  2431. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  2432. seq_printf(m, "Ring fifo:\n");
  2433. for (i = 0; i < 256; i++) {
  2434. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2435. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2436. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  2437. }
  2438. seq_printf(m, "Indirect1 fifo:\n");
  2439. for (i = 256; i <= 512; i++) {
  2440. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2441. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2442. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  2443. }
  2444. seq_printf(m, "Indirect2 fifo:\n");
  2445. for (i = 640; i < ib1_wptr; i++) {
  2446. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2447. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2448. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  2449. }
  2450. return 0;
  2451. }
  2452. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  2453. {
  2454. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2455. struct drm_device *dev = node->minor->dev;
  2456. struct radeon_device *rdev = dev->dev_private;
  2457. uint32_t tmp;
  2458. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  2459. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  2460. tmp = RREG32(RADEON_MC_FB_LOCATION);
  2461. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  2462. tmp = RREG32(RADEON_BUS_CNTL);
  2463. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  2464. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  2465. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  2466. tmp = RREG32(RADEON_AGP_BASE);
  2467. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  2468. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  2469. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  2470. tmp = RREG32(0x01D0);
  2471. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  2472. tmp = RREG32(RADEON_AIC_LO_ADDR);
  2473. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  2474. tmp = RREG32(RADEON_AIC_HI_ADDR);
  2475. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  2476. tmp = RREG32(0x01E4);
  2477. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  2478. return 0;
  2479. }
  2480. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  2481. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  2482. };
  2483. static struct drm_info_list r100_debugfs_cp_list[] = {
  2484. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  2485. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  2486. };
  2487. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  2488. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  2489. };
  2490. #endif
  2491. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  2492. {
  2493. #if defined(CONFIG_DEBUG_FS)
  2494. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  2495. #else
  2496. return 0;
  2497. #endif
  2498. }
  2499. int r100_debugfs_cp_init(struct radeon_device *rdev)
  2500. {
  2501. #if defined(CONFIG_DEBUG_FS)
  2502. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  2503. #else
  2504. return 0;
  2505. #endif
  2506. }
  2507. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  2508. {
  2509. #if defined(CONFIG_DEBUG_FS)
  2510. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  2511. #else
  2512. return 0;
  2513. #endif
  2514. }
  2515. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  2516. uint32_t tiling_flags, uint32_t pitch,
  2517. uint32_t offset, uint32_t obj_size)
  2518. {
  2519. int surf_index = reg * 16;
  2520. int flags = 0;
  2521. if (rdev->family <= CHIP_RS200) {
  2522. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2523. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2524. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  2525. if (tiling_flags & RADEON_TILING_MACRO)
  2526. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  2527. } else if (rdev->family <= CHIP_RV280) {
  2528. if (tiling_flags & (RADEON_TILING_MACRO))
  2529. flags |= R200_SURF_TILE_COLOR_MACRO;
  2530. if (tiling_flags & RADEON_TILING_MICRO)
  2531. flags |= R200_SURF_TILE_COLOR_MICRO;
  2532. } else {
  2533. if (tiling_flags & RADEON_TILING_MACRO)
  2534. flags |= R300_SURF_TILE_MACRO;
  2535. if (tiling_flags & RADEON_TILING_MICRO)
  2536. flags |= R300_SURF_TILE_MICRO;
  2537. }
  2538. if (tiling_flags & RADEON_TILING_SWAP_16BIT)
  2539. flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
  2540. if (tiling_flags & RADEON_TILING_SWAP_32BIT)
  2541. flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
  2542. /* when we aren't tiling the pitch seems to needs to be furtherdivided down. - tested on power5 + rn50 server */
  2543. if (tiling_flags & (RADEON_TILING_SWAP_16BIT | RADEON_TILING_SWAP_32BIT)) {
  2544. if (!(tiling_flags & (RADEON_TILING_MACRO | RADEON_TILING_MICRO)))
  2545. if (ASIC_IS_RN50(rdev))
  2546. pitch /= 16;
  2547. }
  2548. /* r100/r200 divide by 16 */
  2549. if (rdev->family < CHIP_R300)
  2550. flags |= pitch / 16;
  2551. else
  2552. flags |= pitch / 8;
  2553. DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  2554. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  2555. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  2556. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  2557. return 0;
  2558. }
  2559. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  2560. {
  2561. int surf_index = reg * 16;
  2562. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  2563. }
  2564. void r100_bandwidth_update(struct radeon_device *rdev)
  2565. {
  2566. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  2567. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  2568. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  2569. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  2570. fixed20_12 memtcas_ff[8] = {
  2571. dfixed_init(1),
  2572. dfixed_init(2),
  2573. dfixed_init(3),
  2574. dfixed_init(0),
  2575. dfixed_init_half(1),
  2576. dfixed_init_half(2),
  2577. dfixed_init(0),
  2578. };
  2579. fixed20_12 memtcas_rs480_ff[8] = {
  2580. dfixed_init(0),
  2581. dfixed_init(1),
  2582. dfixed_init(2),
  2583. dfixed_init(3),
  2584. dfixed_init(0),
  2585. dfixed_init_half(1),
  2586. dfixed_init_half(2),
  2587. dfixed_init_half(3),
  2588. };
  2589. fixed20_12 memtcas2_ff[8] = {
  2590. dfixed_init(0),
  2591. dfixed_init(1),
  2592. dfixed_init(2),
  2593. dfixed_init(3),
  2594. dfixed_init(4),
  2595. dfixed_init(5),
  2596. dfixed_init(6),
  2597. dfixed_init(7),
  2598. };
  2599. fixed20_12 memtrbs[8] = {
  2600. dfixed_init(1),
  2601. dfixed_init_half(1),
  2602. dfixed_init(2),
  2603. dfixed_init_half(2),
  2604. dfixed_init(3),
  2605. dfixed_init_half(3),
  2606. dfixed_init(4),
  2607. dfixed_init_half(4)
  2608. };
  2609. fixed20_12 memtrbs_r4xx[8] = {
  2610. dfixed_init(4),
  2611. dfixed_init(5),
  2612. dfixed_init(6),
  2613. dfixed_init(7),
  2614. dfixed_init(8),
  2615. dfixed_init(9),
  2616. dfixed_init(10),
  2617. dfixed_init(11)
  2618. };
  2619. fixed20_12 min_mem_eff;
  2620. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  2621. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  2622. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  2623. disp_drain_rate2, read_return_rate;
  2624. fixed20_12 time_disp1_drop_priority;
  2625. int c;
  2626. int cur_size = 16; /* in octawords */
  2627. int critical_point = 0, critical_point2;
  2628. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  2629. int stop_req, max_stop_req;
  2630. struct drm_display_mode *mode1 = NULL;
  2631. struct drm_display_mode *mode2 = NULL;
  2632. uint32_t pixel_bytes1 = 0;
  2633. uint32_t pixel_bytes2 = 0;
  2634. radeon_update_display_priority(rdev);
  2635. if (rdev->mode_info.crtcs[0]->base.enabled) {
  2636. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  2637. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
  2638. }
  2639. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2640. if (rdev->mode_info.crtcs[1]->base.enabled) {
  2641. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  2642. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
  2643. }
  2644. }
  2645. min_mem_eff.full = dfixed_const_8(0);
  2646. /* get modes */
  2647. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  2648. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  2649. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2650. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2651. /* check crtc enables */
  2652. if (mode2)
  2653. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2654. if (mode1)
  2655. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2656. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  2657. }
  2658. /*
  2659. * determine is there is enough bw for current mode
  2660. */
  2661. sclk_ff = rdev->pm.sclk;
  2662. mclk_ff = rdev->pm.mclk;
  2663. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  2664. temp_ff.full = dfixed_const(temp);
  2665. mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
  2666. pix_clk.full = 0;
  2667. pix_clk2.full = 0;
  2668. peak_disp_bw.full = 0;
  2669. if (mode1) {
  2670. temp_ff.full = dfixed_const(1000);
  2671. pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
  2672. pix_clk.full = dfixed_div(pix_clk, temp_ff);
  2673. temp_ff.full = dfixed_const(pixel_bytes1);
  2674. peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
  2675. }
  2676. if (mode2) {
  2677. temp_ff.full = dfixed_const(1000);
  2678. pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
  2679. pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
  2680. temp_ff.full = dfixed_const(pixel_bytes2);
  2681. peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
  2682. }
  2683. mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
  2684. if (peak_disp_bw.full >= mem_bw.full) {
  2685. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  2686. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  2687. }
  2688. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  2689. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  2690. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  2691. mem_trcd = ((temp >> 2) & 0x3) + 1;
  2692. mem_trp = ((temp & 0x3)) + 1;
  2693. mem_tras = ((temp & 0x70) >> 4) + 1;
  2694. } else if (rdev->family == CHIP_R300 ||
  2695. rdev->family == CHIP_R350) { /* r300, r350 */
  2696. mem_trcd = (temp & 0x7) + 1;
  2697. mem_trp = ((temp >> 8) & 0x7) + 1;
  2698. mem_tras = ((temp >> 11) & 0xf) + 4;
  2699. } else if (rdev->family == CHIP_RV350 ||
  2700. rdev->family <= CHIP_RV380) {
  2701. /* rv3x0 */
  2702. mem_trcd = (temp & 0x7) + 3;
  2703. mem_trp = ((temp >> 8) & 0x7) + 3;
  2704. mem_tras = ((temp >> 11) & 0xf) + 6;
  2705. } else if (rdev->family == CHIP_R420 ||
  2706. rdev->family == CHIP_R423 ||
  2707. rdev->family == CHIP_RV410) {
  2708. /* r4xx */
  2709. mem_trcd = (temp & 0xf) + 3;
  2710. if (mem_trcd > 15)
  2711. mem_trcd = 15;
  2712. mem_trp = ((temp >> 8) & 0xf) + 3;
  2713. if (mem_trp > 15)
  2714. mem_trp = 15;
  2715. mem_tras = ((temp >> 12) & 0x1f) + 6;
  2716. if (mem_tras > 31)
  2717. mem_tras = 31;
  2718. } else { /* RV200, R200 */
  2719. mem_trcd = (temp & 0x7) + 1;
  2720. mem_trp = ((temp >> 8) & 0x7) + 1;
  2721. mem_tras = ((temp >> 12) & 0xf) + 4;
  2722. }
  2723. /* convert to FF */
  2724. trcd_ff.full = dfixed_const(mem_trcd);
  2725. trp_ff.full = dfixed_const(mem_trp);
  2726. tras_ff.full = dfixed_const(mem_tras);
  2727. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  2728. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  2729. data = (temp & (7 << 20)) >> 20;
  2730. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  2731. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  2732. tcas_ff = memtcas_rs480_ff[data];
  2733. else
  2734. tcas_ff = memtcas_ff[data];
  2735. } else
  2736. tcas_ff = memtcas2_ff[data];
  2737. if (rdev->family == CHIP_RS400 ||
  2738. rdev->family == CHIP_RS480) {
  2739. /* extra cas latency stored in bits 23-25 0-4 clocks */
  2740. data = (temp >> 23) & 0x7;
  2741. if (data < 5)
  2742. tcas_ff.full += dfixed_const(data);
  2743. }
  2744. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  2745. /* on the R300, Tcas is included in Trbs.
  2746. */
  2747. temp = RREG32(RADEON_MEM_CNTL);
  2748. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  2749. if (data == 1) {
  2750. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  2751. temp = RREG32(R300_MC_IND_INDEX);
  2752. temp &= ~R300_MC_IND_ADDR_MASK;
  2753. temp |= R300_MC_READ_CNTL_CD_mcind;
  2754. WREG32(R300_MC_IND_INDEX, temp);
  2755. temp = RREG32(R300_MC_IND_DATA);
  2756. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  2757. } else {
  2758. temp = RREG32(R300_MC_READ_CNTL_AB);
  2759. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2760. }
  2761. } else {
  2762. temp = RREG32(R300_MC_READ_CNTL_AB);
  2763. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2764. }
  2765. if (rdev->family == CHIP_RV410 ||
  2766. rdev->family == CHIP_R420 ||
  2767. rdev->family == CHIP_R423)
  2768. trbs_ff = memtrbs_r4xx[data];
  2769. else
  2770. trbs_ff = memtrbs[data];
  2771. tcas_ff.full += trbs_ff.full;
  2772. }
  2773. sclk_eff_ff.full = sclk_ff.full;
  2774. if (rdev->flags & RADEON_IS_AGP) {
  2775. fixed20_12 agpmode_ff;
  2776. agpmode_ff.full = dfixed_const(radeon_agpmode);
  2777. temp_ff.full = dfixed_const_666(16);
  2778. sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
  2779. }
  2780. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  2781. if (ASIC_IS_R300(rdev)) {
  2782. sclk_delay_ff.full = dfixed_const(250);
  2783. } else {
  2784. if ((rdev->family == CHIP_RV100) ||
  2785. rdev->flags & RADEON_IS_IGP) {
  2786. if (rdev->mc.vram_is_ddr)
  2787. sclk_delay_ff.full = dfixed_const(41);
  2788. else
  2789. sclk_delay_ff.full = dfixed_const(33);
  2790. } else {
  2791. if (rdev->mc.vram_width == 128)
  2792. sclk_delay_ff.full = dfixed_const(57);
  2793. else
  2794. sclk_delay_ff.full = dfixed_const(41);
  2795. }
  2796. }
  2797. mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
  2798. if (rdev->mc.vram_is_ddr) {
  2799. if (rdev->mc.vram_width == 32) {
  2800. k1.full = dfixed_const(40);
  2801. c = 3;
  2802. } else {
  2803. k1.full = dfixed_const(20);
  2804. c = 1;
  2805. }
  2806. } else {
  2807. k1.full = dfixed_const(40);
  2808. c = 3;
  2809. }
  2810. temp_ff.full = dfixed_const(2);
  2811. mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
  2812. temp_ff.full = dfixed_const(c);
  2813. mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
  2814. temp_ff.full = dfixed_const(4);
  2815. mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
  2816. mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
  2817. mc_latency_mclk.full += k1.full;
  2818. mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
  2819. mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
  2820. /*
  2821. HW cursor time assuming worst case of full size colour cursor.
  2822. */
  2823. temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  2824. temp_ff.full += trcd_ff.full;
  2825. if (temp_ff.full < tras_ff.full)
  2826. temp_ff.full = tras_ff.full;
  2827. cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
  2828. temp_ff.full = dfixed_const(cur_size);
  2829. cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
  2830. /*
  2831. Find the total latency for the display data.
  2832. */
  2833. disp_latency_overhead.full = dfixed_const(8);
  2834. disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
  2835. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  2836. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  2837. if (mc_latency_mclk.full > mc_latency_sclk.full)
  2838. disp_latency.full = mc_latency_mclk.full;
  2839. else
  2840. disp_latency.full = mc_latency_sclk.full;
  2841. /* setup Max GRPH_STOP_REQ default value */
  2842. if (ASIC_IS_RV100(rdev))
  2843. max_stop_req = 0x5c;
  2844. else
  2845. max_stop_req = 0x7c;
  2846. if (mode1) {
  2847. /* CRTC1
  2848. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  2849. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  2850. */
  2851. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  2852. if (stop_req > max_stop_req)
  2853. stop_req = max_stop_req;
  2854. /*
  2855. Find the drain rate of the display buffer.
  2856. */
  2857. temp_ff.full = dfixed_const((16/pixel_bytes1));
  2858. disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
  2859. /*
  2860. Find the critical point of the display buffer.
  2861. */
  2862. crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
  2863. crit_point_ff.full += dfixed_const_half(0);
  2864. critical_point = dfixed_trunc(crit_point_ff);
  2865. if (rdev->disp_priority == 2) {
  2866. critical_point = 0;
  2867. }
  2868. /*
  2869. The critical point should never be above max_stop_req-4. Setting
  2870. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  2871. */
  2872. if (max_stop_req - critical_point < 4)
  2873. critical_point = 0;
  2874. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  2875. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  2876. critical_point = 0x10;
  2877. }
  2878. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  2879. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2880. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2881. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  2882. if ((rdev->family == CHIP_R350) &&
  2883. (stop_req > 0x15)) {
  2884. stop_req -= 0x10;
  2885. }
  2886. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2887. temp |= RADEON_GRPH_BUFFER_SIZE;
  2888. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2889. RADEON_GRPH_CRITICAL_AT_SOF |
  2890. RADEON_GRPH_STOP_CNTL);
  2891. /*
  2892. Write the result into the register.
  2893. */
  2894. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2895. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2896. #if 0
  2897. if ((rdev->family == CHIP_RS400) ||
  2898. (rdev->family == CHIP_RS480)) {
  2899. /* attempt to program RS400 disp regs correctly ??? */
  2900. temp = RREG32(RS400_DISP1_REG_CNTL);
  2901. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  2902. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  2903. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  2904. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2905. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2906. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  2907. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  2908. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  2909. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  2910. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  2911. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  2912. }
  2913. #endif
  2914. DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n",
  2915. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  2916. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  2917. }
  2918. if (mode2) {
  2919. u32 grph2_cntl;
  2920. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  2921. if (stop_req > max_stop_req)
  2922. stop_req = max_stop_req;
  2923. /*
  2924. Find the drain rate of the display buffer.
  2925. */
  2926. temp_ff.full = dfixed_const((16/pixel_bytes2));
  2927. disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
  2928. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  2929. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2930. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2931. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  2932. if ((rdev->family == CHIP_R350) &&
  2933. (stop_req > 0x15)) {
  2934. stop_req -= 0x10;
  2935. }
  2936. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2937. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  2938. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2939. RADEON_GRPH_CRITICAL_AT_SOF |
  2940. RADEON_GRPH_STOP_CNTL);
  2941. if ((rdev->family == CHIP_RS100) ||
  2942. (rdev->family == CHIP_RS200))
  2943. critical_point2 = 0;
  2944. else {
  2945. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  2946. temp_ff.full = dfixed_const(temp);
  2947. temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
  2948. if (sclk_ff.full < temp_ff.full)
  2949. temp_ff.full = sclk_ff.full;
  2950. read_return_rate.full = temp_ff.full;
  2951. if (mode1) {
  2952. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  2953. time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
  2954. } else {
  2955. time_disp1_drop_priority.full = 0;
  2956. }
  2957. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  2958. crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
  2959. crit_point_ff.full += dfixed_const_half(0);
  2960. critical_point2 = dfixed_trunc(crit_point_ff);
  2961. if (rdev->disp_priority == 2) {
  2962. critical_point2 = 0;
  2963. }
  2964. if (max_stop_req - critical_point2 < 4)
  2965. critical_point2 = 0;
  2966. }
  2967. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  2968. /* some R300 cards have problem with this set to 0 */
  2969. critical_point2 = 0x10;
  2970. }
  2971. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2972. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2973. if ((rdev->family == CHIP_RS400) ||
  2974. (rdev->family == CHIP_RS480)) {
  2975. #if 0
  2976. /* attempt to program RS400 disp2 regs correctly ??? */
  2977. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  2978. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  2979. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  2980. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  2981. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2982. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2983. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  2984. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  2985. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  2986. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  2987. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  2988. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  2989. #endif
  2990. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  2991. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  2992. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  2993. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  2994. }
  2995. DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n",
  2996. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  2997. }
  2998. }
  2999. static void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
  3000. {
  3001. DRM_ERROR("pitch %d\n", t->pitch);
  3002. DRM_ERROR("use_pitch %d\n", t->use_pitch);
  3003. DRM_ERROR("width %d\n", t->width);
  3004. DRM_ERROR("width_11 %d\n", t->width_11);
  3005. DRM_ERROR("height %d\n", t->height);
  3006. DRM_ERROR("height_11 %d\n", t->height_11);
  3007. DRM_ERROR("num levels %d\n", t->num_levels);
  3008. DRM_ERROR("depth %d\n", t->txdepth);
  3009. DRM_ERROR("bpp %d\n", t->cpp);
  3010. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  3011. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  3012. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  3013. DRM_ERROR("compress format %d\n", t->compress_format);
  3014. }
  3015. static int r100_track_compress_size(int compress_format, int w, int h)
  3016. {
  3017. int block_width, block_height, block_bytes;
  3018. int wblocks, hblocks;
  3019. int min_wblocks;
  3020. int sz;
  3021. block_width = 4;
  3022. block_height = 4;
  3023. switch (compress_format) {
  3024. case R100_TRACK_COMP_DXT1:
  3025. block_bytes = 8;
  3026. min_wblocks = 4;
  3027. break;
  3028. default:
  3029. case R100_TRACK_COMP_DXT35:
  3030. block_bytes = 16;
  3031. min_wblocks = 2;
  3032. break;
  3033. }
  3034. hblocks = (h + block_height - 1) / block_height;
  3035. wblocks = (w + block_width - 1) / block_width;
  3036. if (wblocks < min_wblocks)
  3037. wblocks = min_wblocks;
  3038. sz = wblocks * hblocks * block_bytes;
  3039. return sz;
  3040. }
  3041. static int r100_cs_track_cube(struct radeon_device *rdev,
  3042. struct r100_cs_track *track, unsigned idx)
  3043. {
  3044. unsigned face, w, h;
  3045. struct radeon_bo *cube_robj;
  3046. unsigned long size;
  3047. unsigned compress_format = track->textures[idx].compress_format;
  3048. for (face = 0; face < 5; face++) {
  3049. cube_robj = track->textures[idx].cube_info[face].robj;
  3050. w = track->textures[idx].cube_info[face].width;
  3051. h = track->textures[idx].cube_info[face].height;
  3052. if (compress_format) {
  3053. size = r100_track_compress_size(compress_format, w, h);
  3054. } else
  3055. size = w * h;
  3056. size *= track->textures[idx].cpp;
  3057. size += track->textures[idx].cube_info[face].offset;
  3058. if (size > radeon_bo_size(cube_robj)) {
  3059. DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
  3060. size, radeon_bo_size(cube_robj));
  3061. r100_cs_track_texture_print(&track->textures[idx]);
  3062. return -1;
  3063. }
  3064. }
  3065. return 0;
  3066. }
  3067. static int r100_cs_track_texture_check(struct radeon_device *rdev,
  3068. struct r100_cs_track *track)
  3069. {
  3070. struct radeon_bo *robj;
  3071. unsigned long size;
  3072. unsigned u, i, w, h, d;
  3073. int ret;
  3074. for (u = 0; u < track->num_texture; u++) {
  3075. if (!track->textures[u].enabled)
  3076. continue;
  3077. if (track->textures[u].lookup_disable)
  3078. continue;
  3079. robj = track->textures[u].robj;
  3080. if (robj == NULL) {
  3081. DRM_ERROR("No texture bound to unit %u\n", u);
  3082. return -EINVAL;
  3083. }
  3084. size = 0;
  3085. for (i = 0; i <= track->textures[u].num_levels; i++) {
  3086. if (track->textures[u].use_pitch) {
  3087. if (rdev->family < CHIP_R300)
  3088. w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
  3089. else
  3090. w = track->textures[u].pitch / (1 << i);
  3091. } else {
  3092. w = track->textures[u].width;
  3093. if (rdev->family >= CHIP_RV515)
  3094. w |= track->textures[u].width_11;
  3095. w = w / (1 << i);
  3096. if (track->textures[u].roundup_w)
  3097. w = roundup_pow_of_two(w);
  3098. }
  3099. h = track->textures[u].height;
  3100. if (rdev->family >= CHIP_RV515)
  3101. h |= track->textures[u].height_11;
  3102. h = h / (1 << i);
  3103. if (track->textures[u].roundup_h)
  3104. h = roundup_pow_of_two(h);
  3105. if (track->textures[u].tex_coord_type == 1) {
  3106. d = (1 << track->textures[u].txdepth) / (1 << i);
  3107. if (!d)
  3108. d = 1;
  3109. } else {
  3110. d = 1;
  3111. }
  3112. if (track->textures[u].compress_format) {
  3113. size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
  3114. /* compressed textures are block based */
  3115. } else
  3116. size += w * h * d;
  3117. }
  3118. size *= track->textures[u].cpp;
  3119. switch (track->textures[u].tex_coord_type) {
  3120. case 0:
  3121. case 1:
  3122. break;
  3123. case 2:
  3124. if (track->separate_cube) {
  3125. ret = r100_cs_track_cube(rdev, track, u);
  3126. if (ret)
  3127. return ret;
  3128. } else
  3129. size *= 6;
  3130. break;
  3131. default:
  3132. DRM_ERROR("Invalid texture coordinate type %u for unit "
  3133. "%u\n", track->textures[u].tex_coord_type, u);
  3134. return -EINVAL;
  3135. }
  3136. if (size > radeon_bo_size(robj)) {
  3137. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  3138. "%lu\n", u, size, radeon_bo_size(robj));
  3139. r100_cs_track_texture_print(&track->textures[u]);
  3140. return -EINVAL;
  3141. }
  3142. }
  3143. return 0;
  3144. }
  3145. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
  3146. {
  3147. unsigned i;
  3148. unsigned long size;
  3149. unsigned prim_walk;
  3150. unsigned nverts;
  3151. unsigned num_cb = track->cb_dirty ? track->num_cb : 0;
  3152. if (num_cb && !track->zb_cb_clear && !track->color_channel_mask &&
  3153. !track->blend_read_enable)
  3154. num_cb = 0;
  3155. for (i = 0; i < num_cb; i++) {
  3156. if (track->cb[i].robj == NULL) {
  3157. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  3158. return -EINVAL;
  3159. }
  3160. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  3161. size += track->cb[i].offset;
  3162. if (size > radeon_bo_size(track->cb[i].robj)) {
  3163. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  3164. "(need %lu have %lu) !\n", i, size,
  3165. radeon_bo_size(track->cb[i].robj));
  3166. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  3167. i, track->cb[i].pitch, track->cb[i].cpp,
  3168. track->cb[i].offset, track->maxy);
  3169. return -EINVAL;
  3170. }
  3171. }
  3172. track->cb_dirty = false;
  3173. if (track->zb_dirty && track->z_enabled) {
  3174. if (track->zb.robj == NULL) {
  3175. DRM_ERROR("[drm] No buffer for z buffer !\n");
  3176. return -EINVAL;
  3177. }
  3178. size = track->zb.pitch * track->zb.cpp * track->maxy;
  3179. size += track->zb.offset;
  3180. if (size > radeon_bo_size(track->zb.robj)) {
  3181. DRM_ERROR("[drm] Buffer too small for z buffer "
  3182. "(need %lu have %lu) !\n", size,
  3183. radeon_bo_size(track->zb.robj));
  3184. DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
  3185. track->zb.pitch, track->zb.cpp,
  3186. track->zb.offset, track->maxy);
  3187. return -EINVAL;
  3188. }
  3189. }
  3190. track->zb_dirty = false;
  3191. if (track->aa_dirty && track->aaresolve) {
  3192. if (track->aa.robj == NULL) {
  3193. DRM_ERROR("[drm] No buffer for AA resolve buffer %d !\n", i);
  3194. return -EINVAL;
  3195. }
  3196. /* I believe the format comes from colorbuffer0. */
  3197. size = track->aa.pitch * track->cb[0].cpp * track->maxy;
  3198. size += track->aa.offset;
  3199. if (size > radeon_bo_size(track->aa.robj)) {
  3200. DRM_ERROR("[drm] Buffer too small for AA resolve buffer %d "
  3201. "(need %lu have %lu) !\n", i, size,
  3202. radeon_bo_size(track->aa.robj));
  3203. DRM_ERROR("[drm] AA resolve buffer %d (%u %u %u %u)\n",
  3204. i, track->aa.pitch, track->cb[0].cpp,
  3205. track->aa.offset, track->maxy);
  3206. return -EINVAL;
  3207. }
  3208. }
  3209. track->aa_dirty = false;
  3210. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  3211. if (track->vap_vf_cntl & (1 << 14)) {
  3212. nverts = track->vap_alt_nverts;
  3213. } else {
  3214. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  3215. }
  3216. switch (prim_walk) {
  3217. case 1:
  3218. for (i = 0; i < track->num_arrays; i++) {
  3219. size = track->arrays[i].esize * track->max_indx * 4;
  3220. if (track->arrays[i].robj == NULL) {
  3221. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  3222. "bound\n", prim_walk, i);
  3223. return -EINVAL;
  3224. }
  3225. if (size > radeon_bo_size(track->arrays[i].robj)) {
  3226. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  3227. "need %lu dwords have %lu dwords\n",
  3228. prim_walk, i, size >> 2,
  3229. radeon_bo_size(track->arrays[i].robj)
  3230. >> 2);
  3231. DRM_ERROR("Max indices %u\n", track->max_indx);
  3232. return -EINVAL;
  3233. }
  3234. }
  3235. break;
  3236. case 2:
  3237. for (i = 0; i < track->num_arrays; i++) {
  3238. size = track->arrays[i].esize * (nverts - 1) * 4;
  3239. if (track->arrays[i].robj == NULL) {
  3240. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  3241. "bound\n", prim_walk, i);
  3242. return -EINVAL;
  3243. }
  3244. if (size > radeon_bo_size(track->arrays[i].robj)) {
  3245. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  3246. "need %lu dwords have %lu dwords\n",
  3247. prim_walk, i, size >> 2,
  3248. radeon_bo_size(track->arrays[i].robj)
  3249. >> 2);
  3250. return -EINVAL;
  3251. }
  3252. }
  3253. break;
  3254. case 3:
  3255. size = track->vtx_size * nverts;
  3256. if (size != track->immd_dwords) {
  3257. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  3258. track->immd_dwords, size);
  3259. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  3260. nverts, track->vtx_size);
  3261. return -EINVAL;
  3262. }
  3263. break;
  3264. default:
  3265. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  3266. prim_walk);
  3267. return -EINVAL;
  3268. }
  3269. if (track->tex_dirty) {
  3270. track->tex_dirty = false;
  3271. return r100_cs_track_texture_check(rdev, track);
  3272. }
  3273. return 0;
  3274. }
  3275. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
  3276. {
  3277. unsigned i, face;
  3278. track->cb_dirty = true;
  3279. track->zb_dirty = true;
  3280. track->tex_dirty = true;
  3281. track->aa_dirty = true;
  3282. if (rdev->family < CHIP_R300) {
  3283. track->num_cb = 1;
  3284. if (rdev->family <= CHIP_RS200)
  3285. track->num_texture = 3;
  3286. else
  3287. track->num_texture = 6;
  3288. track->maxy = 2048;
  3289. track->separate_cube = 1;
  3290. } else {
  3291. track->num_cb = 4;
  3292. track->num_texture = 16;
  3293. track->maxy = 4096;
  3294. track->separate_cube = 0;
  3295. track->aaresolve = false;
  3296. track->aa.robj = NULL;
  3297. }
  3298. for (i = 0; i < track->num_cb; i++) {
  3299. track->cb[i].robj = NULL;
  3300. track->cb[i].pitch = 8192;
  3301. track->cb[i].cpp = 16;
  3302. track->cb[i].offset = 0;
  3303. }
  3304. track->z_enabled = true;
  3305. track->zb.robj = NULL;
  3306. track->zb.pitch = 8192;
  3307. track->zb.cpp = 4;
  3308. track->zb.offset = 0;
  3309. track->vtx_size = 0x7F;
  3310. track->immd_dwords = 0xFFFFFFFFUL;
  3311. track->num_arrays = 11;
  3312. track->max_indx = 0x00FFFFFFUL;
  3313. for (i = 0; i < track->num_arrays; i++) {
  3314. track->arrays[i].robj = NULL;
  3315. track->arrays[i].esize = 0x7F;
  3316. }
  3317. for (i = 0; i < track->num_texture; i++) {
  3318. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  3319. track->textures[i].pitch = 16536;
  3320. track->textures[i].width = 16536;
  3321. track->textures[i].height = 16536;
  3322. track->textures[i].width_11 = 1 << 11;
  3323. track->textures[i].height_11 = 1 << 11;
  3324. track->textures[i].num_levels = 12;
  3325. if (rdev->family <= CHIP_RS200) {
  3326. track->textures[i].tex_coord_type = 0;
  3327. track->textures[i].txdepth = 0;
  3328. } else {
  3329. track->textures[i].txdepth = 16;
  3330. track->textures[i].tex_coord_type = 1;
  3331. }
  3332. track->textures[i].cpp = 64;
  3333. track->textures[i].robj = NULL;
  3334. /* CS IB emission code makes sure texture unit are disabled */
  3335. track->textures[i].enabled = false;
  3336. track->textures[i].lookup_disable = false;
  3337. track->textures[i].roundup_w = true;
  3338. track->textures[i].roundup_h = true;
  3339. if (track->separate_cube)
  3340. for (face = 0; face < 5; face++) {
  3341. track->textures[i].cube_info[face].robj = NULL;
  3342. track->textures[i].cube_info[face].width = 16536;
  3343. track->textures[i].cube_info[face].height = 16536;
  3344. track->textures[i].cube_info[face].offset = 0;
  3345. }
  3346. }
  3347. }
  3348. int r100_ring_test(struct radeon_device *rdev)
  3349. {
  3350. uint32_t scratch;
  3351. uint32_t tmp = 0;
  3352. unsigned i;
  3353. int r;
  3354. r = radeon_scratch_get(rdev, &scratch);
  3355. if (r) {
  3356. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  3357. return r;
  3358. }
  3359. WREG32(scratch, 0xCAFEDEAD);
  3360. r = radeon_ring_lock(rdev, 2);
  3361. if (r) {
  3362. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  3363. radeon_scratch_free(rdev, scratch);
  3364. return r;
  3365. }
  3366. radeon_ring_write(rdev, PACKET0(scratch, 0));
  3367. radeon_ring_write(rdev, 0xDEADBEEF);
  3368. radeon_ring_unlock_commit(rdev);
  3369. for (i = 0; i < rdev->usec_timeout; i++) {
  3370. tmp = RREG32(scratch);
  3371. if (tmp == 0xDEADBEEF) {
  3372. break;
  3373. }
  3374. DRM_UDELAY(1);
  3375. }
  3376. if (i < rdev->usec_timeout) {
  3377. DRM_INFO("ring test succeeded in %d usecs\n", i);
  3378. } else {
  3379. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  3380. scratch, tmp);
  3381. r = -EINVAL;
  3382. }
  3383. radeon_scratch_free(rdev, scratch);
  3384. return r;
  3385. }
  3386. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3387. {
  3388. radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1));
  3389. radeon_ring_write(rdev, ib->gpu_addr);
  3390. radeon_ring_write(rdev, ib->length_dw);
  3391. }
  3392. int r100_ib_test(struct radeon_device *rdev)
  3393. {
  3394. struct radeon_ib *ib;
  3395. uint32_t scratch;
  3396. uint32_t tmp = 0;
  3397. unsigned i;
  3398. int r;
  3399. r = radeon_scratch_get(rdev, &scratch);
  3400. if (r) {
  3401. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3402. return r;
  3403. }
  3404. WREG32(scratch, 0xCAFEDEAD);
  3405. r = radeon_ib_get(rdev, &ib);
  3406. if (r) {
  3407. return r;
  3408. }
  3409. ib->ptr[0] = PACKET0(scratch, 0);
  3410. ib->ptr[1] = 0xDEADBEEF;
  3411. ib->ptr[2] = PACKET2(0);
  3412. ib->ptr[3] = PACKET2(0);
  3413. ib->ptr[4] = PACKET2(0);
  3414. ib->ptr[5] = PACKET2(0);
  3415. ib->ptr[6] = PACKET2(0);
  3416. ib->ptr[7] = PACKET2(0);
  3417. ib->length_dw = 8;
  3418. r = radeon_ib_schedule(rdev, ib);
  3419. if (r) {
  3420. radeon_scratch_free(rdev, scratch);
  3421. radeon_ib_free(rdev, &ib);
  3422. return r;
  3423. }
  3424. r = radeon_fence_wait(ib->fence, false);
  3425. if (r) {
  3426. return r;
  3427. }
  3428. for (i = 0; i < rdev->usec_timeout; i++) {
  3429. tmp = RREG32(scratch);
  3430. if (tmp == 0xDEADBEEF) {
  3431. break;
  3432. }
  3433. DRM_UDELAY(1);
  3434. }
  3435. if (i < rdev->usec_timeout) {
  3436. DRM_INFO("ib test succeeded in %u usecs\n", i);
  3437. } else {
  3438. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  3439. scratch, tmp);
  3440. r = -EINVAL;
  3441. }
  3442. radeon_scratch_free(rdev, scratch);
  3443. radeon_ib_free(rdev, &ib);
  3444. return r;
  3445. }
  3446. void r100_ib_fini(struct radeon_device *rdev)
  3447. {
  3448. radeon_ib_pool_fini(rdev);
  3449. }
  3450. int r100_ib_init(struct radeon_device *rdev)
  3451. {
  3452. int r;
  3453. r = radeon_ib_pool_init(rdev);
  3454. if (r) {
  3455. dev_err(rdev->dev, "failed initializing IB pool (%d).\n", r);
  3456. r100_ib_fini(rdev);
  3457. return r;
  3458. }
  3459. r = r100_ib_test(rdev);
  3460. if (r) {
  3461. dev_err(rdev->dev, "failed testing IB (%d).\n", r);
  3462. r100_ib_fini(rdev);
  3463. return r;
  3464. }
  3465. return 0;
  3466. }
  3467. void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
  3468. {
  3469. /* Shutdown CP we shouldn't need to do that but better be safe than
  3470. * sorry
  3471. */
  3472. rdev->cp.ready = false;
  3473. WREG32(R_000740_CP_CSQ_CNTL, 0);
  3474. /* Save few CRTC registers */
  3475. save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
  3476. save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
  3477. save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
  3478. save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
  3479. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3480. save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
  3481. save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
  3482. }
  3483. /* Disable VGA aperture access */
  3484. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
  3485. /* Disable cursor, overlay, crtc */
  3486. WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
  3487. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
  3488. S_000054_CRTC_DISPLAY_DIS(1));
  3489. WREG32(R_000050_CRTC_GEN_CNTL,
  3490. (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
  3491. S_000050_CRTC_DISP_REQ_EN_B(1));
  3492. WREG32(R_000420_OV0_SCALE_CNTL,
  3493. C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
  3494. WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
  3495. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3496. WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
  3497. S_000360_CUR2_LOCK(1));
  3498. WREG32(R_0003F8_CRTC2_GEN_CNTL,
  3499. (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
  3500. S_0003F8_CRTC2_DISPLAY_DIS(1) |
  3501. S_0003F8_CRTC2_DISP_REQ_EN_B(1));
  3502. WREG32(R_000360_CUR2_OFFSET,
  3503. C_000360_CUR2_LOCK & save->CUR2_OFFSET);
  3504. }
  3505. }
  3506. void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
  3507. {
  3508. /* Update base address for crtc */
  3509. WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3510. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3511. WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3512. }
  3513. /* Restore CRTC registers */
  3514. WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
  3515. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
  3516. WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
  3517. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3518. WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
  3519. }
  3520. }
  3521. void r100_vga_render_disable(struct radeon_device *rdev)
  3522. {
  3523. u32 tmp;
  3524. tmp = RREG8(R_0003C2_GENMO_WT);
  3525. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
  3526. }
  3527. static void r100_debugfs(struct radeon_device *rdev)
  3528. {
  3529. int r;
  3530. r = r100_debugfs_mc_info_init(rdev);
  3531. if (r)
  3532. dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  3533. }
  3534. static void r100_mc_program(struct radeon_device *rdev)
  3535. {
  3536. struct r100_mc_save save;
  3537. /* Stops all mc clients */
  3538. r100_mc_stop(rdev, &save);
  3539. if (rdev->flags & RADEON_IS_AGP) {
  3540. WREG32(R_00014C_MC_AGP_LOCATION,
  3541. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  3542. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  3543. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  3544. if (rdev->family > CHIP_RV200)
  3545. WREG32(R_00015C_AGP_BASE_2,
  3546. upper_32_bits(rdev->mc.agp_base) & 0xff);
  3547. } else {
  3548. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  3549. WREG32(R_000170_AGP_BASE, 0);
  3550. if (rdev->family > CHIP_RV200)
  3551. WREG32(R_00015C_AGP_BASE_2, 0);
  3552. }
  3553. /* Wait for mc idle */
  3554. if (r100_mc_wait_for_idle(rdev))
  3555. dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
  3556. /* Program MC, should be a 32bits limited address space */
  3557. WREG32(R_000148_MC_FB_LOCATION,
  3558. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  3559. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  3560. r100_mc_resume(rdev, &save);
  3561. }
  3562. void r100_clock_startup(struct radeon_device *rdev)
  3563. {
  3564. u32 tmp;
  3565. if (radeon_dynclks != -1 && radeon_dynclks)
  3566. radeon_legacy_set_clock_gating(rdev, 1);
  3567. /* We need to force on some of the block */
  3568. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  3569. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  3570. if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
  3571. tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
  3572. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  3573. }
  3574. static int r100_startup(struct radeon_device *rdev)
  3575. {
  3576. int r;
  3577. /* set common regs */
  3578. r100_set_common_regs(rdev);
  3579. /* program mc */
  3580. r100_mc_program(rdev);
  3581. /* Resume clock */
  3582. r100_clock_startup(rdev);
  3583. /* Initialize GART (initialize after TTM so we can allocate
  3584. * memory through TTM but finalize after TTM) */
  3585. r100_enable_bm(rdev);
  3586. if (rdev->flags & RADEON_IS_PCI) {
  3587. r = r100_pci_gart_enable(rdev);
  3588. if (r)
  3589. return r;
  3590. }
  3591. /* allocate wb buffer */
  3592. r = radeon_wb_init(rdev);
  3593. if (r)
  3594. return r;
  3595. /* Enable IRQ */
  3596. r100_irq_set(rdev);
  3597. rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  3598. /* 1M ring buffer */
  3599. r = r100_cp_init(rdev, 1024 * 1024);
  3600. if (r) {
  3601. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  3602. return r;
  3603. }
  3604. r = r100_ib_init(rdev);
  3605. if (r) {
  3606. dev_err(rdev->dev, "failed initializing IB (%d).\n", r);
  3607. return r;
  3608. }
  3609. return 0;
  3610. }
  3611. int r100_resume(struct radeon_device *rdev)
  3612. {
  3613. /* Make sur GART are not working */
  3614. if (rdev->flags & RADEON_IS_PCI)
  3615. r100_pci_gart_disable(rdev);
  3616. /* Resume clock before doing reset */
  3617. r100_clock_startup(rdev);
  3618. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3619. if (radeon_asic_reset(rdev)) {
  3620. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3621. RREG32(R_000E40_RBBM_STATUS),
  3622. RREG32(R_0007C0_CP_STAT));
  3623. }
  3624. /* post */
  3625. radeon_combios_asic_init(rdev->ddev);
  3626. /* Resume clock after posting */
  3627. r100_clock_startup(rdev);
  3628. /* Initialize surface registers */
  3629. radeon_surface_init(rdev);
  3630. return r100_startup(rdev);
  3631. }
  3632. int r100_suspend(struct radeon_device *rdev)
  3633. {
  3634. r100_cp_disable(rdev);
  3635. radeon_wb_disable(rdev);
  3636. r100_irq_disable(rdev);
  3637. if (rdev->flags & RADEON_IS_PCI)
  3638. r100_pci_gart_disable(rdev);
  3639. return 0;
  3640. }
  3641. void r100_fini(struct radeon_device *rdev)
  3642. {
  3643. r100_cp_fini(rdev);
  3644. radeon_wb_fini(rdev);
  3645. r100_ib_fini(rdev);
  3646. radeon_gem_fini(rdev);
  3647. if (rdev->flags & RADEON_IS_PCI)
  3648. r100_pci_gart_fini(rdev);
  3649. radeon_agp_fini(rdev);
  3650. radeon_irq_kms_fini(rdev);
  3651. radeon_fence_driver_fini(rdev);
  3652. radeon_bo_fini(rdev);
  3653. radeon_atombios_fini(rdev);
  3654. kfree(rdev->bios);
  3655. rdev->bios = NULL;
  3656. }
  3657. /*
  3658. * Due to how kexec works, it can leave the hw fully initialised when it
  3659. * boots the new kernel. However doing our init sequence with the CP and
  3660. * WB stuff setup causes GPU hangs on the RN50 at least. So at startup
  3661. * do some quick sanity checks and restore sane values to avoid this
  3662. * problem.
  3663. */
  3664. void r100_restore_sanity(struct radeon_device *rdev)
  3665. {
  3666. u32 tmp;
  3667. tmp = RREG32(RADEON_CP_CSQ_CNTL);
  3668. if (tmp) {
  3669. WREG32(RADEON_CP_CSQ_CNTL, 0);
  3670. }
  3671. tmp = RREG32(RADEON_CP_RB_CNTL);
  3672. if (tmp) {
  3673. WREG32(RADEON_CP_RB_CNTL, 0);
  3674. }
  3675. tmp = RREG32(RADEON_SCRATCH_UMSK);
  3676. if (tmp) {
  3677. WREG32(RADEON_SCRATCH_UMSK, 0);
  3678. }
  3679. }
  3680. int r100_init(struct radeon_device *rdev)
  3681. {
  3682. int r;
  3683. /* Register debugfs file specific to this group of asics */
  3684. r100_debugfs(rdev);
  3685. /* Disable VGA */
  3686. r100_vga_render_disable(rdev);
  3687. /* Initialize scratch registers */
  3688. radeon_scratch_init(rdev);
  3689. /* Initialize surface registers */
  3690. radeon_surface_init(rdev);
  3691. /* sanity check some register to avoid hangs like after kexec */
  3692. r100_restore_sanity(rdev);
  3693. /* TODO: disable VGA need to use VGA request */
  3694. /* BIOS*/
  3695. if (!radeon_get_bios(rdev)) {
  3696. if (ASIC_IS_AVIVO(rdev))
  3697. return -EINVAL;
  3698. }
  3699. if (rdev->is_atom_bios) {
  3700. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  3701. return -EINVAL;
  3702. } else {
  3703. r = radeon_combios_init(rdev);
  3704. if (r)
  3705. return r;
  3706. }
  3707. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3708. if (radeon_asic_reset(rdev)) {
  3709. dev_warn(rdev->dev,
  3710. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3711. RREG32(R_000E40_RBBM_STATUS),
  3712. RREG32(R_0007C0_CP_STAT));
  3713. }
  3714. /* check if cards are posted or not */
  3715. if (radeon_boot_test_post_card(rdev) == false)
  3716. return -EINVAL;
  3717. /* Set asic errata */
  3718. r100_errata(rdev);
  3719. /* Initialize clocks */
  3720. radeon_get_clock_info(rdev->ddev);
  3721. /* initialize AGP */
  3722. if (rdev->flags & RADEON_IS_AGP) {
  3723. r = radeon_agp_init(rdev);
  3724. if (r) {
  3725. radeon_agp_disable(rdev);
  3726. }
  3727. }
  3728. /* initialize VRAM */
  3729. r100_mc_init(rdev);
  3730. /* Fence driver */
  3731. r = radeon_fence_driver_init(rdev);
  3732. if (r)
  3733. return r;
  3734. r = radeon_irq_kms_init(rdev);
  3735. if (r)
  3736. return r;
  3737. /* Memory manager */
  3738. r = radeon_bo_init(rdev);
  3739. if (r)
  3740. return r;
  3741. if (rdev->flags & RADEON_IS_PCI) {
  3742. r = r100_pci_gart_init(rdev);
  3743. if (r)
  3744. return r;
  3745. }
  3746. r100_set_safe_registers(rdev);
  3747. rdev->accel_working = true;
  3748. r = r100_startup(rdev);
  3749. if (r) {
  3750. /* Somethings want wront with the accel init stop accel */
  3751. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  3752. r100_cp_fini(rdev);
  3753. radeon_wb_fini(rdev);
  3754. r100_ib_fini(rdev);
  3755. radeon_irq_kms_fini(rdev);
  3756. if (rdev->flags & RADEON_IS_PCI)
  3757. r100_pci_gart_fini(rdev);
  3758. rdev->accel_working = false;
  3759. }
  3760. return 0;
  3761. }
  3762. uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
  3763. {
  3764. if (reg < rdev->rmmio_size)
  3765. return readl(((void __iomem *)rdev->rmmio) + reg);
  3766. else {
  3767. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  3768. return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  3769. }
  3770. }
  3771. void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  3772. {
  3773. if (reg < rdev->rmmio_size)
  3774. writel(v, ((void __iomem *)rdev->rmmio) + reg);
  3775. else {
  3776. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  3777. writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  3778. }
  3779. }
  3780. u32 r100_io_rreg(struct radeon_device *rdev, u32 reg)
  3781. {
  3782. if (reg < rdev->rio_mem_size)
  3783. return ioread32(rdev->rio_mem + reg);
  3784. else {
  3785. iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
  3786. return ioread32(rdev->rio_mem + RADEON_MM_DATA);
  3787. }
  3788. }
  3789. void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  3790. {
  3791. if (reg < rdev->rio_mem_size)
  3792. iowrite32(v, rdev->rio_mem + reg);
  3793. else {
  3794. iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
  3795. iowrite32(v, rdev->rio_mem + RADEON_MM_DATA);
  3796. }
  3797. }