sid.h 54 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #ifndef SI_H
  25. #define SI_H
  26. #define TAHITI_RB_BITMAP_WIDTH_PER_SH 2
  27. #define TAHITI_GB_ADDR_CONFIG_GOLDEN 0x12011003
  28. #define VERDE_GB_ADDR_CONFIG_GOLDEN 0x12010002
  29. #define HAINAN_GB_ADDR_CONFIG_GOLDEN 0x02010001
  30. /* discrete uvd clocks */
  31. #define CG_UPLL_FUNC_CNTL 0x634
  32. # define UPLL_RESET_MASK 0x00000001
  33. # define UPLL_SLEEP_MASK 0x00000002
  34. # define UPLL_BYPASS_EN_MASK 0x00000004
  35. # define UPLL_CTLREQ_MASK 0x00000008
  36. # define UPLL_VCO_MODE_MASK 0x00000600
  37. # define UPLL_REF_DIV_MASK 0x003F0000
  38. # define UPLL_CTLACK_MASK 0x40000000
  39. # define UPLL_CTLACK2_MASK 0x80000000
  40. #define CG_UPLL_FUNC_CNTL_2 0x638
  41. # define UPLL_PDIV_A(x) ((x) << 0)
  42. # define UPLL_PDIV_A_MASK 0x0000007F
  43. # define UPLL_PDIV_B(x) ((x) << 8)
  44. # define UPLL_PDIV_B_MASK 0x00007F00
  45. # define VCLK_SRC_SEL(x) ((x) << 20)
  46. # define VCLK_SRC_SEL_MASK 0x01F00000
  47. # define DCLK_SRC_SEL(x) ((x) << 25)
  48. # define DCLK_SRC_SEL_MASK 0x3E000000
  49. #define CG_UPLL_FUNC_CNTL_3 0x63C
  50. # define UPLL_FB_DIV(x) ((x) << 0)
  51. # define UPLL_FB_DIV_MASK 0x01FFFFFF
  52. #define CG_UPLL_FUNC_CNTL_4 0x644
  53. # define UPLL_SPARE_ISPARE9 0x00020000
  54. #define CG_UPLL_FUNC_CNTL_5 0x648
  55. # define RESET_ANTI_MUX_MASK 0x00000200
  56. #define CG_UPLL_SPREAD_SPECTRUM 0x650
  57. # define SSEN_MASK 0x00000001
  58. #define CG_MULT_THERMAL_STATUS 0x714
  59. #define ASIC_MAX_TEMP(x) ((x) << 0)
  60. #define ASIC_MAX_TEMP_MASK 0x000001ff
  61. #define ASIC_MAX_TEMP_SHIFT 0
  62. #define CTF_TEMP(x) ((x) << 9)
  63. #define CTF_TEMP_MASK 0x0003fe00
  64. #define CTF_TEMP_SHIFT 9
  65. #define SI_MAX_SH_GPRS 256
  66. #define SI_MAX_TEMP_GPRS 16
  67. #define SI_MAX_SH_THREADS 256
  68. #define SI_MAX_SH_STACK_ENTRIES 4096
  69. #define SI_MAX_FRC_EOV_CNT 16384
  70. #define SI_MAX_BACKENDS 8
  71. #define SI_MAX_BACKENDS_MASK 0xFF
  72. #define SI_MAX_BACKENDS_PER_SE_MASK 0x0F
  73. #define SI_MAX_SIMDS 12
  74. #define SI_MAX_SIMDS_MASK 0x0FFF
  75. #define SI_MAX_SIMDS_PER_SE_MASK 0x00FF
  76. #define SI_MAX_PIPES 8
  77. #define SI_MAX_PIPES_MASK 0xFF
  78. #define SI_MAX_PIPES_PER_SIMD_MASK 0x3F
  79. #define SI_MAX_LDS_NUM 0xFFFF
  80. #define SI_MAX_TCC 16
  81. #define SI_MAX_TCC_MASK 0xFFFF
  82. #define VGA_HDP_CONTROL 0x328
  83. #define VGA_MEMORY_DISABLE (1 << 4)
  84. #define SPLL_CNTL_MODE 0x618
  85. # define SPLL_REFCLK_SEL(x) ((x) << 8)
  86. # define SPLL_REFCLK_SEL_MASK 0xFF00
  87. #define MPLL_BYPASSCLK_SEL 0x65c
  88. # define MPLL_CLKOUT_SEL(x) ((x) << 8)
  89. # define MPLL_CLKOUT_SEL_MASK 0xFF00
  90. #define CG_CLKPIN_CNTL 0x660
  91. # define XTALIN_DIVIDE (1 << 1)
  92. # define BCLK_AS_XCLK (1 << 2)
  93. #define CG_CLKPIN_CNTL_2 0x664
  94. # define FORCE_BIF_REFCLK_EN (1 << 3)
  95. # define MUX_TCLK_TO_XCLK (1 << 8)
  96. #define THM_CLK_CNTL 0x66c
  97. # define CMON_CLK_SEL(x) ((x) << 0)
  98. # define CMON_CLK_SEL_MASK 0xFF
  99. # define TMON_CLK_SEL(x) ((x) << 8)
  100. # define TMON_CLK_SEL_MASK 0xFF00
  101. #define MISC_CLK_CNTL 0x670
  102. # define DEEP_SLEEP_CLK_SEL(x) ((x) << 0)
  103. # define DEEP_SLEEP_CLK_SEL_MASK 0xFF
  104. # define ZCLK_SEL(x) ((x) << 8)
  105. # define ZCLK_SEL_MASK 0xFF00
  106. #define DMIF_ADDR_CONFIG 0xBD4
  107. #define DMIF_ADDR_CALC 0xC00
  108. #define SRBM_STATUS 0xE50
  109. #define GRBM_RQ_PENDING (1 << 5)
  110. #define VMC_BUSY (1 << 8)
  111. #define MCB_BUSY (1 << 9)
  112. #define MCB_NON_DISPLAY_BUSY (1 << 10)
  113. #define MCC_BUSY (1 << 11)
  114. #define MCD_BUSY (1 << 12)
  115. #define SEM_BUSY (1 << 14)
  116. #define IH_BUSY (1 << 17)
  117. #define SRBM_SOFT_RESET 0x0E60
  118. #define SOFT_RESET_BIF (1 << 1)
  119. #define SOFT_RESET_DC (1 << 5)
  120. #define SOFT_RESET_DMA1 (1 << 6)
  121. #define SOFT_RESET_GRBM (1 << 8)
  122. #define SOFT_RESET_HDP (1 << 9)
  123. #define SOFT_RESET_IH (1 << 10)
  124. #define SOFT_RESET_MC (1 << 11)
  125. #define SOFT_RESET_ROM (1 << 14)
  126. #define SOFT_RESET_SEM (1 << 15)
  127. #define SOFT_RESET_VMC (1 << 17)
  128. #define SOFT_RESET_DMA (1 << 20)
  129. #define SOFT_RESET_TST (1 << 21)
  130. #define SOFT_RESET_REGBB (1 << 22)
  131. #define SOFT_RESET_ORB (1 << 23)
  132. #define CC_SYS_RB_BACKEND_DISABLE 0xe80
  133. #define GC_USER_SYS_RB_BACKEND_DISABLE 0xe84
  134. #define SRBM_STATUS2 0x0EC4
  135. #define DMA_BUSY (1 << 5)
  136. #define DMA1_BUSY (1 << 6)
  137. #define VM_L2_CNTL 0x1400
  138. #define ENABLE_L2_CACHE (1 << 0)
  139. #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
  140. #define L2_CACHE_PTE_ENDIAN_SWAP_MODE(x) ((x) << 2)
  141. #define L2_CACHE_PDE_ENDIAN_SWAP_MODE(x) ((x) << 4)
  142. #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
  143. #define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10)
  144. #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 15)
  145. #define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 19)
  146. #define VM_L2_CNTL2 0x1404
  147. #define INVALIDATE_ALL_L1_TLBS (1 << 0)
  148. #define INVALIDATE_L2_CACHE (1 << 1)
  149. #define INVALIDATE_CACHE_MODE(x) ((x) << 26)
  150. #define INVALIDATE_PTE_AND_PDE_CACHES 0
  151. #define INVALIDATE_ONLY_PTE_CACHES 1
  152. #define INVALIDATE_ONLY_PDE_CACHES 2
  153. #define VM_L2_CNTL3 0x1408
  154. #define BANK_SELECT(x) ((x) << 0)
  155. #define L2_CACHE_UPDATE_MODE(x) ((x) << 6)
  156. #define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15)
  157. #define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20)
  158. #define VM_L2_STATUS 0x140C
  159. #define L2_BUSY (1 << 0)
  160. #define VM_CONTEXT0_CNTL 0x1410
  161. #define ENABLE_CONTEXT (1 << 0)
  162. #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
  163. #define RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 3)
  164. #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
  165. #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 6)
  166. #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 7)
  167. #define PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 9)
  168. #define PDE0_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 10)
  169. #define VALID_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 12)
  170. #define VALID_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 13)
  171. #define READ_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 15)
  172. #define READ_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 16)
  173. #define WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 18)
  174. #define WRITE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 19)
  175. #define VM_CONTEXT1_CNTL 0x1414
  176. #define VM_CONTEXT0_CNTL2 0x1430
  177. #define VM_CONTEXT1_CNTL2 0x1434
  178. #define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR 0x1438
  179. #define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR 0x143c
  180. #define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR 0x1440
  181. #define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR 0x1444
  182. #define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR 0x1448
  183. #define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR 0x144c
  184. #define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR 0x1450
  185. #define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR 0x1454
  186. #define VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x14FC
  187. #define VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x14DC
  188. #define VM_INVALIDATE_REQUEST 0x1478
  189. #define VM_INVALIDATE_RESPONSE 0x147c
  190. #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
  191. #define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x151c
  192. #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153c
  193. #define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR 0x1540
  194. #define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR 0x1544
  195. #define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR 0x1548
  196. #define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR 0x154c
  197. #define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR 0x1550
  198. #define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR 0x1554
  199. #define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR 0x1558
  200. #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155c
  201. #define VM_CONTEXT1_PAGE_TABLE_START_ADDR 0x1560
  202. #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
  203. #define VM_CONTEXT1_PAGE_TABLE_END_ADDR 0x1580
  204. #define MC_SHARED_CHMAP 0x2004
  205. #define NOOFCHAN_SHIFT 12
  206. #define NOOFCHAN_MASK 0x0000f000
  207. #define MC_SHARED_CHREMAP 0x2008
  208. #define MC_VM_FB_LOCATION 0x2024
  209. #define MC_VM_AGP_TOP 0x2028
  210. #define MC_VM_AGP_BOT 0x202C
  211. #define MC_VM_AGP_BASE 0x2030
  212. #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
  213. #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
  214. #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
  215. #define MC_VM_MX_L1_TLB_CNTL 0x2064
  216. #define ENABLE_L1_TLB (1 << 0)
  217. #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
  218. #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
  219. #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
  220. #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
  221. #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
  222. #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
  223. #define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6)
  224. #define MC_SHARED_BLACKOUT_CNTL 0x20ac
  225. #define MC_ARB_RAMCFG 0x2760
  226. #define NOOFBANK_SHIFT 0
  227. #define NOOFBANK_MASK 0x00000003
  228. #define NOOFRANK_SHIFT 2
  229. #define NOOFRANK_MASK 0x00000004
  230. #define NOOFROWS_SHIFT 3
  231. #define NOOFROWS_MASK 0x00000038
  232. #define NOOFCOLS_SHIFT 6
  233. #define NOOFCOLS_MASK 0x000000C0
  234. #define CHANSIZE_SHIFT 8
  235. #define CHANSIZE_MASK 0x00000100
  236. #define CHANSIZE_OVERRIDE (1 << 11)
  237. #define NOOFGROUPS_SHIFT 12
  238. #define NOOFGROUPS_MASK 0x00001000
  239. #define MC_SEQ_TRAIN_WAKEUP_CNTL 0x2808
  240. #define TRAIN_DONE_D0 (1 << 30)
  241. #define TRAIN_DONE_D1 (1 << 31)
  242. #define MC_SEQ_SUP_CNTL 0x28c8
  243. #define RUN_MASK (1 << 0)
  244. #define MC_SEQ_SUP_PGM 0x28cc
  245. #define MC_IO_PAD_CNTL_D0 0x29d0
  246. #define MEM_FALL_OUT_CMD (1 << 8)
  247. #define MC_SEQ_IO_DEBUG_INDEX 0x2a44
  248. #define MC_SEQ_IO_DEBUG_DATA 0x2a48
  249. #define HDP_HOST_PATH_CNTL 0x2C00
  250. #define HDP_NONSURFACE_BASE 0x2C04
  251. #define HDP_NONSURFACE_INFO 0x2C08
  252. #define HDP_NONSURFACE_SIZE 0x2C0C
  253. #define HDP_ADDR_CONFIG 0x2F48
  254. #define HDP_MISC_CNTL 0x2F4C
  255. #define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
  256. #define IH_RB_CNTL 0x3e00
  257. # define IH_RB_ENABLE (1 << 0)
  258. # define IH_IB_SIZE(x) ((x) << 1) /* log2 */
  259. # define IH_RB_FULL_DRAIN_ENABLE (1 << 6)
  260. # define IH_WPTR_WRITEBACK_ENABLE (1 << 8)
  261. # define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */
  262. # define IH_WPTR_OVERFLOW_ENABLE (1 << 16)
  263. # define IH_WPTR_OVERFLOW_CLEAR (1 << 31)
  264. #define IH_RB_BASE 0x3e04
  265. #define IH_RB_RPTR 0x3e08
  266. #define IH_RB_WPTR 0x3e0c
  267. # define RB_OVERFLOW (1 << 0)
  268. # define WPTR_OFFSET_MASK 0x3fffc
  269. #define IH_RB_WPTR_ADDR_HI 0x3e10
  270. #define IH_RB_WPTR_ADDR_LO 0x3e14
  271. #define IH_CNTL 0x3e18
  272. # define ENABLE_INTR (1 << 0)
  273. # define IH_MC_SWAP(x) ((x) << 1)
  274. # define IH_MC_SWAP_NONE 0
  275. # define IH_MC_SWAP_16BIT 1
  276. # define IH_MC_SWAP_32BIT 2
  277. # define IH_MC_SWAP_64BIT 3
  278. # define RPTR_REARM (1 << 4)
  279. # define MC_WRREQ_CREDIT(x) ((x) << 15)
  280. # define MC_WR_CLEAN_CNT(x) ((x) << 20)
  281. # define MC_VMID(x) ((x) << 25)
  282. #define CONFIG_MEMSIZE 0x5428
  283. #define INTERRUPT_CNTL 0x5468
  284. # define IH_DUMMY_RD_OVERRIDE (1 << 0)
  285. # define IH_DUMMY_RD_EN (1 << 1)
  286. # define IH_REQ_NONSNOOP_EN (1 << 3)
  287. # define GEN_IH_INT_EN (1 << 8)
  288. #define INTERRUPT_CNTL2 0x546c
  289. #define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
  290. #define BIF_FB_EN 0x5490
  291. #define FB_READ_EN (1 << 0)
  292. #define FB_WRITE_EN (1 << 1)
  293. #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
  294. #define DC_LB_MEMORY_SPLIT 0x6b0c
  295. #define DC_LB_MEMORY_CONFIG(x) ((x) << 20)
  296. #define PRIORITY_A_CNT 0x6b18
  297. #define PRIORITY_MARK_MASK 0x7fff
  298. #define PRIORITY_OFF (1 << 16)
  299. #define PRIORITY_ALWAYS_ON (1 << 20)
  300. #define PRIORITY_B_CNT 0x6b1c
  301. #define DPG_PIPE_ARBITRATION_CONTROL3 0x6cc8
  302. # define LATENCY_WATERMARK_MASK(x) ((x) << 16)
  303. #define DPG_PIPE_LATENCY_CONTROL 0x6ccc
  304. # define LATENCY_LOW_WATERMARK(x) ((x) << 0)
  305. # define LATENCY_HIGH_WATERMARK(x) ((x) << 16)
  306. /* 0x6bb8, 0x77b8, 0x103b8, 0x10fb8, 0x11bb8, 0x127b8 */
  307. #define VLINE_STATUS 0x6bb8
  308. # define VLINE_OCCURRED (1 << 0)
  309. # define VLINE_ACK (1 << 4)
  310. # define VLINE_STAT (1 << 12)
  311. # define VLINE_INTERRUPT (1 << 16)
  312. # define VLINE_INTERRUPT_TYPE (1 << 17)
  313. /* 0x6bbc, 0x77bc, 0x103bc, 0x10fbc, 0x11bbc, 0x127bc */
  314. #define VBLANK_STATUS 0x6bbc
  315. # define VBLANK_OCCURRED (1 << 0)
  316. # define VBLANK_ACK (1 << 4)
  317. # define VBLANK_STAT (1 << 12)
  318. # define VBLANK_INTERRUPT (1 << 16)
  319. # define VBLANK_INTERRUPT_TYPE (1 << 17)
  320. /* 0x6b40, 0x7740, 0x10340, 0x10f40, 0x11b40, 0x12740 */
  321. #define INT_MASK 0x6b40
  322. # define VBLANK_INT_MASK (1 << 0)
  323. # define VLINE_INT_MASK (1 << 4)
  324. #define DISP_INTERRUPT_STATUS 0x60f4
  325. # define LB_D1_VLINE_INTERRUPT (1 << 2)
  326. # define LB_D1_VBLANK_INTERRUPT (1 << 3)
  327. # define DC_HPD1_INTERRUPT (1 << 17)
  328. # define DC_HPD1_RX_INTERRUPT (1 << 18)
  329. # define DACA_AUTODETECT_INTERRUPT (1 << 22)
  330. # define DACB_AUTODETECT_INTERRUPT (1 << 23)
  331. # define DC_I2C_SW_DONE_INTERRUPT (1 << 24)
  332. # define DC_I2C_HW_DONE_INTERRUPT (1 << 25)
  333. #define DISP_INTERRUPT_STATUS_CONTINUE 0x60f8
  334. # define LB_D2_VLINE_INTERRUPT (1 << 2)
  335. # define LB_D2_VBLANK_INTERRUPT (1 << 3)
  336. # define DC_HPD2_INTERRUPT (1 << 17)
  337. # define DC_HPD2_RX_INTERRUPT (1 << 18)
  338. # define DISP_TIMER_INTERRUPT (1 << 24)
  339. #define DISP_INTERRUPT_STATUS_CONTINUE2 0x60fc
  340. # define LB_D3_VLINE_INTERRUPT (1 << 2)
  341. # define LB_D3_VBLANK_INTERRUPT (1 << 3)
  342. # define DC_HPD3_INTERRUPT (1 << 17)
  343. # define DC_HPD3_RX_INTERRUPT (1 << 18)
  344. #define DISP_INTERRUPT_STATUS_CONTINUE3 0x6100
  345. # define LB_D4_VLINE_INTERRUPT (1 << 2)
  346. # define LB_D4_VBLANK_INTERRUPT (1 << 3)
  347. # define DC_HPD4_INTERRUPT (1 << 17)
  348. # define DC_HPD4_RX_INTERRUPT (1 << 18)
  349. #define DISP_INTERRUPT_STATUS_CONTINUE4 0x614c
  350. # define LB_D5_VLINE_INTERRUPT (1 << 2)
  351. # define LB_D5_VBLANK_INTERRUPT (1 << 3)
  352. # define DC_HPD5_INTERRUPT (1 << 17)
  353. # define DC_HPD5_RX_INTERRUPT (1 << 18)
  354. #define DISP_INTERRUPT_STATUS_CONTINUE5 0x6150
  355. # define LB_D6_VLINE_INTERRUPT (1 << 2)
  356. # define LB_D6_VBLANK_INTERRUPT (1 << 3)
  357. # define DC_HPD6_INTERRUPT (1 << 17)
  358. # define DC_HPD6_RX_INTERRUPT (1 << 18)
  359. /* 0x6858, 0x7458, 0x10058, 0x10c58, 0x11858, 0x12458 */
  360. #define GRPH_INT_STATUS 0x6858
  361. # define GRPH_PFLIP_INT_OCCURRED (1 << 0)
  362. # define GRPH_PFLIP_INT_CLEAR (1 << 8)
  363. /* 0x685c, 0x745c, 0x1005c, 0x10c5c, 0x1185c, 0x1245c */
  364. #define GRPH_INT_CONTROL 0x685c
  365. # define GRPH_PFLIP_INT_MASK (1 << 0)
  366. # define GRPH_PFLIP_INT_TYPE (1 << 8)
  367. #define DACA_AUTODETECT_INT_CONTROL 0x66c8
  368. #define DC_HPD1_INT_STATUS 0x601c
  369. #define DC_HPD2_INT_STATUS 0x6028
  370. #define DC_HPD3_INT_STATUS 0x6034
  371. #define DC_HPD4_INT_STATUS 0x6040
  372. #define DC_HPD5_INT_STATUS 0x604c
  373. #define DC_HPD6_INT_STATUS 0x6058
  374. # define DC_HPDx_INT_STATUS (1 << 0)
  375. # define DC_HPDx_SENSE (1 << 1)
  376. # define DC_HPDx_RX_INT_STATUS (1 << 8)
  377. #define DC_HPD1_INT_CONTROL 0x6020
  378. #define DC_HPD2_INT_CONTROL 0x602c
  379. #define DC_HPD3_INT_CONTROL 0x6038
  380. #define DC_HPD4_INT_CONTROL 0x6044
  381. #define DC_HPD5_INT_CONTROL 0x6050
  382. #define DC_HPD6_INT_CONTROL 0x605c
  383. # define DC_HPDx_INT_ACK (1 << 0)
  384. # define DC_HPDx_INT_POLARITY (1 << 8)
  385. # define DC_HPDx_INT_EN (1 << 16)
  386. # define DC_HPDx_RX_INT_ACK (1 << 20)
  387. # define DC_HPDx_RX_INT_EN (1 << 24)
  388. #define DC_HPD1_CONTROL 0x6024
  389. #define DC_HPD2_CONTROL 0x6030
  390. #define DC_HPD3_CONTROL 0x603c
  391. #define DC_HPD4_CONTROL 0x6048
  392. #define DC_HPD5_CONTROL 0x6054
  393. #define DC_HPD6_CONTROL 0x6060
  394. # define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0)
  395. # define DC_HPDx_RX_INT_TIMER(x) ((x) << 16)
  396. # define DC_HPDx_EN (1 << 28)
  397. /* 0x6e98, 0x7a98, 0x10698, 0x11298, 0x11e98, 0x12a98 */
  398. #define CRTC_STATUS_FRAME_COUNT 0x6e98
  399. #define GRBM_CNTL 0x8000
  400. #define GRBM_READ_TIMEOUT(x) ((x) << 0)
  401. #define GRBM_STATUS2 0x8008
  402. #define RLC_RQ_PENDING (1 << 0)
  403. #define RLC_BUSY (1 << 8)
  404. #define TC_BUSY (1 << 9)
  405. #define GRBM_STATUS 0x8010
  406. #define CMDFIFO_AVAIL_MASK 0x0000000F
  407. #define RING2_RQ_PENDING (1 << 4)
  408. #define SRBM_RQ_PENDING (1 << 5)
  409. #define RING1_RQ_PENDING (1 << 6)
  410. #define CF_RQ_PENDING (1 << 7)
  411. #define PF_RQ_PENDING (1 << 8)
  412. #define GDS_DMA_RQ_PENDING (1 << 9)
  413. #define GRBM_EE_BUSY (1 << 10)
  414. #define DB_CLEAN (1 << 12)
  415. #define CB_CLEAN (1 << 13)
  416. #define TA_BUSY (1 << 14)
  417. #define GDS_BUSY (1 << 15)
  418. #define VGT_BUSY (1 << 17)
  419. #define IA_BUSY_NO_DMA (1 << 18)
  420. #define IA_BUSY (1 << 19)
  421. #define SX_BUSY (1 << 20)
  422. #define SPI_BUSY (1 << 22)
  423. #define BCI_BUSY (1 << 23)
  424. #define SC_BUSY (1 << 24)
  425. #define PA_BUSY (1 << 25)
  426. #define DB_BUSY (1 << 26)
  427. #define CP_COHERENCY_BUSY (1 << 28)
  428. #define CP_BUSY (1 << 29)
  429. #define CB_BUSY (1 << 30)
  430. #define GUI_ACTIVE (1 << 31)
  431. #define GRBM_STATUS_SE0 0x8014
  432. #define GRBM_STATUS_SE1 0x8018
  433. #define SE_DB_CLEAN (1 << 1)
  434. #define SE_CB_CLEAN (1 << 2)
  435. #define SE_BCI_BUSY (1 << 22)
  436. #define SE_VGT_BUSY (1 << 23)
  437. #define SE_PA_BUSY (1 << 24)
  438. #define SE_TA_BUSY (1 << 25)
  439. #define SE_SX_BUSY (1 << 26)
  440. #define SE_SPI_BUSY (1 << 27)
  441. #define SE_SC_BUSY (1 << 29)
  442. #define SE_DB_BUSY (1 << 30)
  443. #define SE_CB_BUSY (1 << 31)
  444. #define GRBM_SOFT_RESET 0x8020
  445. #define SOFT_RESET_CP (1 << 0)
  446. #define SOFT_RESET_CB (1 << 1)
  447. #define SOFT_RESET_RLC (1 << 2)
  448. #define SOFT_RESET_DB (1 << 3)
  449. #define SOFT_RESET_GDS (1 << 4)
  450. #define SOFT_RESET_PA (1 << 5)
  451. #define SOFT_RESET_SC (1 << 6)
  452. #define SOFT_RESET_BCI (1 << 7)
  453. #define SOFT_RESET_SPI (1 << 8)
  454. #define SOFT_RESET_SX (1 << 10)
  455. #define SOFT_RESET_TC (1 << 11)
  456. #define SOFT_RESET_TA (1 << 12)
  457. #define SOFT_RESET_VGT (1 << 14)
  458. #define SOFT_RESET_IA (1 << 15)
  459. #define GRBM_GFX_INDEX 0x802C
  460. #define INSTANCE_INDEX(x) ((x) << 0)
  461. #define SH_INDEX(x) ((x) << 8)
  462. #define SE_INDEX(x) ((x) << 16)
  463. #define SH_BROADCAST_WRITES (1 << 29)
  464. #define INSTANCE_BROADCAST_WRITES (1 << 30)
  465. #define SE_BROADCAST_WRITES (1 << 31)
  466. #define GRBM_INT_CNTL 0x8060
  467. # define RDERR_INT_ENABLE (1 << 0)
  468. # define GUI_IDLE_INT_ENABLE (1 << 19)
  469. #define CP_STRMOUT_CNTL 0x84FC
  470. #define SCRATCH_REG0 0x8500
  471. #define SCRATCH_REG1 0x8504
  472. #define SCRATCH_REG2 0x8508
  473. #define SCRATCH_REG3 0x850C
  474. #define SCRATCH_REG4 0x8510
  475. #define SCRATCH_REG5 0x8514
  476. #define SCRATCH_REG6 0x8518
  477. #define SCRATCH_REG7 0x851C
  478. #define SCRATCH_UMSK 0x8540
  479. #define SCRATCH_ADDR 0x8544
  480. #define CP_SEM_WAIT_TIMER 0x85BC
  481. #define CP_SEM_INCOMPLETE_TIMER_CNTL 0x85C8
  482. #define CP_ME_CNTL 0x86D8
  483. #define CP_CE_HALT (1 << 24)
  484. #define CP_PFP_HALT (1 << 26)
  485. #define CP_ME_HALT (1 << 28)
  486. #define CP_COHER_CNTL2 0x85E8
  487. #define CP_RB2_RPTR 0x86f8
  488. #define CP_RB1_RPTR 0x86fc
  489. #define CP_RB0_RPTR 0x8700
  490. #define CP_RB_WPTR_DELAY 0x8704
  491. #define CP_QUEUE_THRESHOLDS 0x8760
  492. #define ROQ_IB1_START(x) ((x) << 0)
  493. #define ROQ_IB2_START(x) ((x) << 8)
  494. #define CP_MEQ_THRESHOLDS 0x8764
  495. #define MEQ1_START(x) ((x) << 0)
  496. #define MEQ2_START(x) ((x) << 8)
  497. #define CP_PERFMON_CNTL 0x87FC
  498. #define VGT_VTX_VECT_EJECT_REG 0x88B0
  499. #define VGT_CACHE_INVALIDATION 0x88C4
  500. #define CACHE_INVALIDATION(x) ((x) << 0)
  501. #define VC_ONLY 0
  502. #define TC_ONLY 1
  503. #define VC_AND_TC 2
  504. #define AUTO_INVLD_EN(x) ((x) << 6)
  505. #define NO_AUTO 0
  506. #define ES_AUTO 1
  507. #define GS_AUTO 2
  508. #define ES_AND_GS_AUTO 3
  509. #define VGT_ESGS_RING_SIZE 0x88C8
  510. #define VGT_GSVS_RING_SIZE 0x88CC
  511. #define VGT_GS_VERTEX_REUSE 0x88D4
  512. #define VGT_PRIMITIVE_TYPE 0x8958
  513. #define VGT_INDEX_TYPE 0x895C
  514. #define VGT_NUM_INDICES 0x8970
  515. #define VGT_NUM_INSTANCES 0x8974
  516. #define VGT_TF_RING_SIZE 0x8988
  517. #define VGT_HS_OFFCHIP_PARAM 0x89B0
  518. #define VGT_TF_MEMORY_BASE 0x89B8
  519. #define CC_GC_SHADER_ARRAY_CONFIG 0x89bc
  520. #define INACTIVE_CUS_MASK 0xFFFF0000
  521. #define INACTIVE_CUS_SHIFT 16
  522. #define GC_USER_SHADER_ARRAY_CONFIG 0x89c0
  523. #define PA_CL_ENHANCE 0x8A14
  524. #define CLIP_VTX_REORDER_ENA (1 << 0)
  525. #define NUM_CLIP_SEQ(x) ((x) << 1)
  526. #define PA_SU_LINE_STIPPLE_VALUE 0x8A60
  527. #define PA_SC_LINE_STIPPLE_STATE 0x8B10
  528. #define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
  529. #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
  530. #define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
  531. #define PA_SC_FIFO_SIZE 0x8BCC
  532. #define SC_FRONTEND_PRIM_FIFO_SIZE(x) ((x) << 0)
  533. #define SC_BACKEND_PRIM_FIFO_SIZE(x) ((x) << 6)
  534. #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 15)
  535. #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 23)
  536. #define PA_SC_ENHANCE 0x8BF0
  537. #define SQ_CONFIG 0x8C00
  538. #define SQC_CACHES 0x8C08
  539. #define SX_DEBUG_1 0x9060
  540. #define SPI_STATIC_THREAD_MGMT_1 0x90E0
  541. #define SPI_STATIC_THREAD_MGMT_2 0x90E4
  542. #define SPI_STATIC_THREAD_MGMT_3 0x90E8
  543. #define SPI_PS_MAX_WAVE_ID 0x90EC
  544. #define SPI_CONFIG_CNTL 0x9100
  545. #define SPI_CONFIG_CNTL_1 0x913C
  546. #define VTX_DONE_DELAY(x) ((x) << 0)
  547. #define INTERP_ONE_PRIM_PER_ROW (1 << 4)
  548. #define CGTS_TCC_DISABLE 0x9148
  549. #define CGTS_USER_TCC_DISABLE 0x914C
  550. #define TCC_DISABLE_MASK 0xFFFF0000
  551. #define TCC_DISABLE_SHIFT 16
  552. #define TA_CNTL_AUX 0x9508
  553. #define CC_RB_BACKEND_DISABLE 0x98F4
  554. #define BACKEND_DISABLE(x) ((x) << 16)
  555. #define GB_ADDR_CONFIG 0x98F8
  556. #define NUM_PIPES(x) ((x) << 0)
  557. #define NUM_PIPES_MASK 0x00000007
  558. #define NUM_PIPES_SHIFT 0
  559. #define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
  560. #define PIPE_INTERLEAVE_SIZE_MASK 0x00000070
  561. #define PIPE_INTERLEAVE_SIZE_SHIFT 4
  562. #define NUM_SHADER_ENGINES(x) ((x) << 12)
  563. #define NUM_SHADER_ENGINES_MASK 0x00003000
  564. #define NUM_SHADER_ENGINES_SHIFT 12
  565. #define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
  566. #define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000
  567. #define SHADER_ENGINE_TILE_SIZE_SHIFT 16
  568. #define NUM_GPUS(x) ((x) << 20)
  569. #define NUM_GPUS_MASK 0x00700000
  570. #define NUM_GPUS_SHIFT 20
  571. #define MULTI_GPU_TILE_SIZE(x) ((x) << 24)
  572. #define MULTI_GPU_TILE_SIZE_MASK 0x03000000
  573. #define MULTI_GPU_TILE_SIZE_SHIFT 24
  574. #define ROW_SIZE(x) ((x) << 28)
  575. #define ROW_SIZE_MASK 0x30000000
  576. #define ROW_SIZE_SHIFT 28
  577. #define GB_TILE_MODE0 0x9910
  578. # define MICRO_TILE_MODE(x) ((x) << 0)
  579. # define ADDR_SURF_DISPLAY_MICRO_TILING 0
  580. # define ADDR_SURF_THIN_MICRO_TILING 1
  581. # define ADDR_SURF_DEPTH_MICRO_TILING 2
  582. # define ARRAY_MODE(x) ((x) << 2)
  583. # define ARRAY_LINEAR_GENERAL 0
  584. # define ARRAY_LINEAR_ALIGNED 1
  585. # define ARRAY_1D_TILED_THIN1 2
  586. # define ARRAY_2D_TILED_THIN1 4
  587. # define PIPE_CONFIG(x) ((x) << 6)
  588. # define ADDR_SURF_P2 0
  589. # define ADDR_SURF_P4_8x16 4
  590. # define ADDR_SURF_P4_16x16 5
  591. # define ADDR_SURF_P4_16x32 6
  592. # define ADDR_SURF_P4_32x32 7
  593. # define ADDR_SURF_P8_16x16_8x16 8
  594. # define ADDR_SURF_P8_16x32_8x16 9
  595. # define ADDR_SURF_P8_32x32_8x16 10
  596. # define ADDR_SURF_P8_16x32_16x16 11
  597. # define ADDR_SURF_P8_32x32_16x16 12
  598. # define ADDR_SURF_P8_32x32_16x32 13
  599. # define ADDR_SURF_P8_32x64_32x32 14
  600. # define TILE_SPLIT(x) ((x) << 11)
  601. # define ADDR_SURF_TILE_SPLIT_64B 0
  602. # define ADDR_SURF_TILE_SPLIT_128B 1
  603. # define ADDR_SURF_TILE_SPLIT_256B 2
  604. # define ADDR_SURF_TILE_SPLIT_512B 3
  605. # define ADDR_SURF_TILE_SPLIT_1KB 4
  606. # define ADDR_SURF_TILE_SPLIT_2KB 5
  607. # define ADDR_SURF_TILE_SPLIT_4KB 6
  608. # define BANK_WIDTH(x) ((x) << 14)
  609. # define ADDR_SURF_BANK_WIDTH_1 0
  610. # define ADDR_SURF_BANK_WIDTH_2 1
  611. # define ADDR_SURF_BANK_WIDTH_4 2
  612. # define ADDR_SURF_BANK_WIDTH_8 3
  613. # define BANK_HEIGHT(x) ((x) << 16)
  614. # define ADDR_SURF_BANK_HEIGHT_1 0
  615. # define ADDR_SURF_BANK_HEIGHT_2 1
  616. # define ADDR_SURF_BANK_HEIGHT_4 2
  617. # define ADDR_SURF_BANK_HEIGHT_8 3
  618. # define MACRO_TILE_ASPECT(x) ((x) << 18)
  619. # define ADDR_SURF_MACRO_ASPECT_1 0
  620. # define ADDR_SURF_MACRO_ASPECT_2 1
  621. # define ADDR_SURF_MACRO_ASPECT_4 2
  622. # define ADDR_SURF_MACRO_ASPECT_8 3
  623. # define NUM_BANKS(x) ((x) << 20)
  624. # define ADDR_SURF_2_BANK 0
  625. # define ADDR_SURF_4_BANK 1
  626. # define ADDR_SURF_8_BANK 2
  627. # define ADDR_SURF_16_BANK 3
  628. #define CB_PERFCOUNTER0_SELECT0 0x9a20
  629. #define CB_PERFCOUNTER0_SELECT1 0x9a24
  630. #define CB_PERFCOUNTER1_SELECT0 0x9a28
  631. #define CB_PERFCOUNTER1_SELECT1 0x9a2c
  632. #define CB_PERFCOUNTER2_SELECT0 0x9a30
  633. #define CB_PERFCOUNTER2_SELECT1 0x9a34
  634. #define CB_PERFCOUNTER3_SELECT0 0x9a38
  635. #define CB_PERFCOUNTER3_SELECT1 0x9a3c
  636. #define GC_USER_RB_BACKEND_DISABLE 0x9B7C
  637. #define BACKEND_DISABLE_MASK 0x00FF0000
  638. #define BACKEND_DISABLE_SHIFT 16
  639. #define TCP_CHAN_STEER_LO 0xac0c
  640. #define TCP_CHAN_STEER_HI 0xac10
  641. #define CP_RB0_BASE 0xC100
  642. #define CP_RB0_CNTL 0xC104
  643. #define RB_BUFSZ(x) ((x) << 0)
  644. #define RB_BLKSZ(x) ((x) << 8)
  645. #define BUF_SWAP_32BIT (2 << 16)
  646. #define RB_NO_UPDATE (1 << 27)
  647. #define RB_RPTR_WR_ENA (1 << 31)
  648. #define CP_RB0_RPTR_ADDR 0xC10C
  649. #define CP_RB0_RPTR_ADDR_HI 0xC110
  650. #define CP_RB0_WPTR 0xC114
  651. #define CP_PFP_UCODE_ADDR 0xC150
  652. #define CP_PFP_UCODE_DATA 0xC154
  653. #define CP_ME_RAM_RADDR 0xC158
  654. #define CP_ME_RAM_WADDR 0xC15C
  655. #define CP_ME_RAM_DATA 0xC160
  656. #define CP_CE_UCODE_ADDR 0xC168
  657. #define CP_CE_UCODE_DATA 0xC16C
  658. #define CP_RB1_BASE 0xC180
  659. #define CP_RB1_CNTL 0xC184
  660. #define CP_RB1_RPTR_ADDR 0xC188
  661. #define CP_RB1_RPTR_ADDR_HI 0xC18C
  662. #define CP_RB1_WPTR 0xC190
  663. #define CP_RB2_BASE 0xC194
  664. #define CP_RB2_CNTL 0xC198
  665. #define CP_RB2_RPTR_ADDR 0xC19C
  666. #define CP_RB2_RPTR_ADDR_HI 0xC1A0
  667. #define CP_RB2_WPTR 0xC1A4
  668. #define CP_INT_CNTL_RING0 0xC1A8
  669. #define CP_INT_CNTL_RING1 0xC1AC
  670. #define CP_INT_CNTL_RING2 0xC1B0
  671. # define CNTX_BUSY_INT_ENABLE (1 << 19)
  672. # define CNTX_EMPTY_INT_ENABLE (1 << 20)
  673. # define WAIT_MEM_SEM_INT_ENABLE (1 << 21)
  674. # define TIME_STAMP_INT_ENABLE (1 << 26)
  675. # define CP_RINGID2_INT_ENABLE (1 << 29)
  676. # define CP_RINGID1_INT_ENABLE (1 << 30)
  677. # define CP_RINGID0_INT_ENABLE (1 << 31)
  678. #define CP_INT_STATUS_RING0 0xC1B4
  679. #define CP_INT_STATUS_RING1 0xC1B8
  680. #define CP_INT_STATUS_RING2 0xC1BC
  681. # define WAIT_MEM_SEM_INT_STAT (1 << 21)
  682. # define TIME_STAMP_INT_STAT (1 << 26)
  683. # define CP_RINGID2_INT_STAT (1 << 29)
  684. # define CP_RINGID1_INT_STAT (1 << 30)
  685. # define CP_RINGID0_INT_STAT (1 << 31)
  686. #define CP_DEBUG 0xC1FC
  687. #define RLC_CNTL 0xC300
  688. # define RLC_ENABLE (1 << 0)
  689. #define RLC_RL_BASE 0xC304
  690. #define RLC_RL_SIZE 0xC308
  691. #define RLC_LB_CNTL 0xC30C
  692. #define RLC_SAVE_AND_RESTORE_BASE 0xC310
  693. #define RLC_LB_CNTR_MAX 0xC314
  694. #define RLC_LB_CNTR_INIT 0xC318
  695. #define RLC_CLEAR_STATE_RESTORE_BASE 0xC320
  696. #define RLC_UCODE_ADDR 0xC32C
  697. #define RLC_UCODE_DATA 0xC330
  698. #define RLC_GPU_CLOCK_COUNT_LSB 0xC338
  699. #define RLC_GPU_CLOCK_COUNT_MSB 0xC33C
  700. #define RLC_CAPTURE_GPU_CLOCK_COUNT 0xC340
  701. #define RLC_MC_CNTL 0xC344
  702. #define RLC_UCODE_CNTL 0xC348
  703. #define PA_SC_RASTER_CONFIG 0x28350
  704. # define RASTER_CONFIG_RB_MAP_0 0
  705. # define RASTER_CONFIG_RB_MAP_1 1
  706. # define RASTER_CONFIG_RB_MAP_2 2
  707. # define RASTER_CONFIG_RB_MAP_3 3
  708. #define VGT_EVENT_INITIATOR 0x28a90
  709. # define SAMPLE_STREAMOUTSTATS1 (1 << 0)
  710. # define SAMPLE_STREAMOUTSTATS2 (2 << 0)
  711. # define SAMPLE_STREAMOUTSTATS3 (3 << 0)
  712. # define CACHE_FLUSH_TS (4 << 0)
  713. # define CACHE_FLUSH (6 << 0)
  714. # define CS_PARTIAL_FLUSH (7 << 0)
  715. # define VGT_STREAMOUT_RESET (10 << 0)
  716. # define END_OF_PIPE_INCR_DE (11 << 0)
  717. # define END_OF_PIPE_IB_END (12 << 0)
  718. # define RST_PIX_CNT (13 << 0)
  719. # define VS_PARTIAL_FLUSH (15 << 0)
  720. # define PS_PARTIAL_FLUSH (16 << 0)
  721. # define CACHE_FLUSH_AND_INV_TS_EVENT (20 << 0)
  722. # define ZPASS_DONE (21 << 0)
  723. # define CACHE_FLUSH_AND_INV_EVENT (22 << 0)
  724. # define PERFCOUNTER_START (23 << 0)
  725. # define PERFCOUNTER_STOP (24 << 0)
  726. # define PIPELINESTAT_START (25 << 0)
  727. # define PIPELINESTAT_STOP (26 << 0)
  728. # define PERFCOUNTER_SAMPLE (27 << 0)
  729. # define SAMPLE_PIPELINESTAT (30 << 0)
  730. # define SAMPLE_STREAMOUTSTATS (32 << 0)
  731. # define RESET_VTX_CNT (33 << 0)
  732. # define VGT_FLUSH (36 << 0)
  733. # define BOTTOM_OF_PIPE_TS (40 << 0)
  734. # define DB_CACHE_FLUSH_AND_INV (42 << 0)
  735. # define FLUSH_AND_INV_DB_DATA_TS (43 << 0)
  736. # define FLUSH_AND_INV_DB_META (44 << 0)
  737. # define FLUSH_AND_INV_CB_DATA_TS (45 << 0)
  738. # define FLUSH_AND_INV_CB_META (46 << 0)
  739. # define CS_DONE (47 << 0)
  740. # define PS_DONE (48 << 0)
  741. # define FLUSH_AND_INV_CB_PIXEL_DATA (49 << 0)
  742. # define THREAD_TRACE_START (51 << 0)
  743. # define THREAD_TRACE_STOP (52 << 0)
  744. # define THREAD_TRACE_FLUSH (54 << 0)
  745. # define THREAD_TRACE_FINISH (55 << 0)
  746. /* PIF PHY0 registers idx/data 0x8/0xc */
  747. #define PB0_PIF_CNTL 0x10
  748. # define LS2_EXIT_TIME(x) ((x) << 17)
  749. # define LS2_EXIT_TIME_MASK (0x7 << 17)
  750. # define LS2_EXIT_TIME_SHIFT 17
  751. #define PB0_PIF_PAIRING 0x11
  752. # define MULTI_PIF (1 << 25)
  753. #define PB0_PIF_PWRDOWN_0 0x12
  754. # define PLL_POWER_STATE_IN_TXS2_0(x) ((x) << 7)
  755. # define PLL_POWER_STATE_IN_TXS2_0_MASK (0x7 << 7)
  756. # define PLL_POWER_STATE_IN_TXS2_0_SHIFT 7
  757. # define PLL_POWER_STATE_IN_OFF_0(x) ((x) << 10)
  758. # define PLL_POWER_STATE_IN_OFF_0_MASK (0x7 << 10)
  759. # define PLL_POWER_STATE_IN_OFF_0_SHIFT 10
  760. # define PLL_RAMP_UP_TIME_0(x) ((x) << 24)
  761. # define PLL_RAMP_UP_TIME_0_MASK (0x7 << 24)
  762. # define PLL_RAMP_UP_TIME_0_SHIFT 24
  763. #define PB0_PIF_PWRDOWN_1 0x13
  764. # define PLL_POWER_STATE_IN_TXS2_1(x) ((x) << 7)
  765. # define PLL_POWER_STATE_IN_TXS2_1_MASK (0x7 << 7)
  766. # define PLL_POWER_STATE_IN_TXS2_1_SHIFT 7
  767. # define PLL_POWER_STATE_IN_OFF_1(x) ((x) << 10)
  768. # define PLL_POWER_STATE_IN_OFF_1_MASK (0x7 << 10)
  769. # define PLL_POWER_STATE_IN_OFF_1_SHIFT 10
  770. # define PLL_RAMP_UP_TIME_1(x) ((x) << 24)
  771. # define PLL_RAMP_UP_TIME_1_MASK (0x7 << 24)
  772. # define PLL_RAMP_UP_TIME_1_SHIFT 24
  773. #define PB0_PIF_PWRDOWN_2 0x17
  774. # define PLL_POWER_STATE_IN_TXS2_2(x) ((x) << 7)
  775. # define PLL_POWER_STATE_IN_TXS2_2_MASK (0x7 << 7)
  776. # define PLL_POWER_STATE_IN_TXS2_2_SHIFT 7
  777. # define PLL_POWER_STATE_IN_OFF_2(x) ((x) << 10)
  778. # define PLL_POWER_STATE_IN_OFF_2_MASK (0x7 << 10)
  779. # define PLL_POWER_STATE_IN_OFF_2_SHIFT 10
  780. # define PLL_RAMP_UP_TIME_2(x) ((x) << 24)
  781. # define PLL_RAMP_UP_TIME_2_MASK (0x7 << 24)
  782. # define PLL_RAMP_UP_TIME_2_SHIFT 24
  783. #define PB0_PIF_PWRDOWN_3 0x18
  784. # define PLL_POWER_STATE_IN_TXS2_3(x) ((x) << 7)
  785. # define PLL_POWER_STATE_IN_TXS2_3_MASK (0x7 << 7)
  786. # define PLL_POWER_STATE_IN_TXS2_3_SHIFT 7
  787. # define PLL_POWER_STATE_IN_OFF_3(x) ((x) << 10)
  788. # define PLL_POWER_STATE_IN_OFF_3_MASK (0x7 << 10)
  789. # define PLL_POWER_STATE_IN_OFF_3_SHIFT 10
  790. # define PLL_RAMP_UP_TIME_3(x) ((x) << 24)
  791. # define PLL_RAMP_UP_TIME_3_MASK (0x7 << 24)
  792. # define PLL_RAMP_UP_TIME_3_SHIFT 24
  793. /* PIF PHY1 registers idx/data 0x10/0x14 */
  794. #define PB1_PIF_CNTL 0x10
  795. #define PB1_PIF_PAIRING 0x11
  796. #define PB1_PIF_PWRDOWN_0 0x12
  797. #define PB1_PIF_PWRDOWN_1 0x13
  798. #define PB1_PIF_PWRDOWN_2 0x17
  799. #define PB1_PIF_PWRDOWN_3 0x18
  800. /* PCIE registers idx/data 0x30/0x34 */
  801. #define PCIE_CNTL2 0x1c /* PCIE */
  802. # define SLV_MEM_LS_EN (1 << 16)
  803. # define MST_MEM_LS_EN (1 << 18)
  804. # define REPLAY_MEM_LS_EN (1 << 19)
  805. #define PCIE_LC_STATUS1 0x28 /* PCIE */
  806. # define LC_REVERSE_RCVR (1 << 0)
  807. # define LC_REVERSE_XMIT (1 << 1)
  808. # define LC_OPERATING_LINK_WIDTH_MASK (0x7 << 2)
  809. # define LC_OPERATING_LINK_WIDTH_SHIFT 2
  810. # define LC_DETECTED_LINK_WIDTH_MASK (0x7 << 5)
  811. # define LC_DETECTED_LINK_WIDTH_SHIFT 5
  812. #define PCIE_P_CNTL 0x40 /* PCIE */
  813. # define P_IGNORE_EDB_ERR (1 << 6)
  814. /* PCIE PORT registers idx/data 0x38/0x3c */
  815. #define PCIE_LC_CNTL 0xa0
  816. # define LC_L0S_INACTIVITY(x) ((x) << 8)
  817. # define LC_L0S_INACTIVITY_MASK (0xf << 8)
  818. # define LC_L0S_INACTIVITY_SHIFT 8
  819. # define LC_L1_INACTIVITY(x) ((x) << 12)
  820. # define LC_L1_INACTIVITY_MASK (0xf << 12)
  821. # define LC_L1_INACTIVITY_SHIFT 12
  822. # define LC_PMI_TO_L1_DIS (1 << 16)
  823. # define LC_ASPM_TO_L1_DIS (1 << 24)
  824. #define PCIE_LC_LINK_WIDTH_CNTL 0xa2 /* PCIE_P */
  825. # define LC_LINK_WIDTH_SHIFT 0
  826. # define LC_LINK_WIDTH_MASK 0x7
  827. # define LC_LINK_WIDTH_X0 0
  828. # define LC_LINK_WIDTH_X1 1
  829. # define LC_LINK_WIDTH_X2 2
  830. # define LC_LINK_WIDTH_X4 3
  831. # define LC_LINK_WIDTH_X8 4
  832. # define LC_LINK_WIDTH_X16 6
  833. # define LC_LINK_WIDTH_RD_SHIFT 4
  834. # define LC_LINK_WIDTH_RD_MASK 0x70
  835. # define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7)
  836. # define LC_RECONFIG_NOW (1 << 8)
  837. # define LC_RENEGOTIATION_SUPPORT (1 << 9)
  838. # define LC_RENEGOTIATE_EN (1 << 10)
  839. # define LC_SHORT_RECONFIG_EN (1 << 11)
  840. # define LC_UPCONFIGURE_SUPPORT (1 << 12)
  841. # define LC_UPCONFIGURE_DIS (1 << 13)
  842. # define LC_DYN_LANES_PWR_STATE(x) ((x) << 21)
  843. # define LC_DYN_LANES_PWR_STATE_MASK (0x3 << 21)
  844. # define LC_DYN_LANES_PWR_STATE_SHIFT 21
  845. #define PCIE_LC_N_FTS_CNTL 0xa3 /* PCIE_P */
  846. # define LC_XMIT_N_FTS(x) ((x) << 0)
  847. # define LC_XMIT_N_FTS_MASK (0xff << 0)
  848. # define LC_XMIT_N_FTS_SHIFT 0
  849. # define LC_XMIT_N_FTS_OVERRIDE_EN (1 << 8)
  850. # define LC_N_FTS_MASK (0xff << 24)
  851. #define PCIE_LC_SPEED_CNTL 0xa4 /* PCIE_P */
  852. # define LC_GEN2_EN_STRAP (1 << 0)
  853. # define LC_GEN3_EN_STRAP (1 << 1)
  854. # define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 2)
  855. # define LC_TARGET_LINK_SPEED_OVERRIDE_MASK (0x3 << 3)
  856. # define LC_TARGET_LINK_SPEED_OVERRIDE_SHIFT 3
  857. # define LC_FORCE_EN_SW_SPEED_CHANGE (1 << 5)
  858. # define LC_FORCE_DIS_SW_SPEED_CHANGE (1 << 6)
  859. # define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 7)
  860. # define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 8)
  861. # define LC_INITIATE_LINK_SPEED_CHANGE (1 << 9)
  862. # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 10)
  863. # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 10
  864. # define LC_CURRENT_DATA_RATE_MASK (0x3 << 13) /* 0/1/2 = gen1/2/3 */
  865. # define LC_CURRENT_DATA_RATE_SHIFT 13
  866. # define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 16)
  867. # define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 18)
  868. # define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 19)
  869. # define LC_OTHER_SIDE_EVER_SENT_GEN3 (1 << 20)
  870. # define LC_OTHER_SIDE_SUPPORTS_GEN3 (1 << 21)
  871. #define PCIE_LC_CNTL2 0xb1
  872. # define LC_ALLOW_PDWN_IN_L1 (1 << 17)
  873. # define LC_ALLOW_PDWN_IN_L23 (1 << 18)
  874. #define PCIE_LC_CNTL3 0xb5 /* PCIE_P */
  875. # define LC_GO_TO_RECOVERY (1 << 30)
  876. #define PCIE_LC_CNTL4 0xb6 /* PCIE_P */
  877. # define LC_REDO_EQ (1 << 5)
  878. # define LC_SET_QUIESCE (1 << 13)
  879. /*
  880. * UVD
  881. */
  882. #define UVD_UDEC_ADDR_CONFIG 0xEF4C
  883. #define UVD_UDEC_DB_ADDR_CONFIG 0xEF50
  884. #define UVD_UDEC_DBW_ADDR_CONFIG 0xEF54
  885. #define UVD_RBC_RB_RPTR 0xF690
  886. #define UVD_RBC_RB_WPTR 0xF694
  887. /*
  888. * PM4
  889. */
  890. #define PACKET0(reg, n) ((RADEON_PACKET_TYPE0 << 30) | \
  891. (((reg) >> 2) & 0xFFFF) | \
  892. ((n) & 0x3FFF) << 16)
  893. #define CP_PACKET2 0x80000000
  894. #define PACKET2_PAD_SHIFT 0
  895. #define PACKET2_PAD_MASK (0x3fffffff << 0)
  896. #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
  897. #define PACKET3(op, n) ((RADEON_PACKET_TYPE3 << 30) | \
  898. (((op) & 0xFF) << 8) | \
  899. ((n) & 0x3FFF) << 16)
  900. #define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1)
  901. /* Packet 3 types */
  902. #define PACKET3_NOP 0x10
  903. #define PACKET3_SET_BASE 0x11
  904. #define PACKET3_BASE_INDEX(x) ((x) << 0)
  905. #define GDS_PARTITION_BASE 2
  906. #define CE_PARTITION_BASE 3
  907. #define PACKET3_CLEAR_STATE 0x12
  908. #define PACKET3_INDEX_BUFFER_SIZE 0x13
  909. #define PACKET3_DISPATCH_DIRECT 0x15
  910. #define PACKET3_DISPATCH_INDIRECT 0x16
  911. #define PACKET3_ALLOC_GDS 0x1B
  912. #define PACKET3_WRITE_GDS_RAM 0x1C
  913. #define PACKET3_ATOMIC_GDS 0x1D
  914. #define PACKET3_ATOMIC 0x1E
  915. #define PACKET3_OCCLUSION_QUERY 0x1F
  916. #define PACKET3_SET_PREDICATION 0x20
  917. #define PACKET3_REG_RMW 0x21
  918. #define PACKET3_COND_EXEC 0x22
  919. #define PACKET3_PRED_EXEC 0x23
  920. #define PACKET3_DRAW_INDIRECT 0x24
  921. #define PACKET3_DRAW_INDEX_INDIRECT 0x25
  922. #define PACKET3_INDEX_BASE 0x26
  923. #define PACKET3_DRAW_INDEX_2 0x27
  924. #define PACKET3_CONTEXT_CONTROL 0x28
  925. #define PACKET3_INDEX_TYPE 0x2A
  926. #define PACKET3_DRAW_INDIRECT_MULTI 0x2C
  927. #define PACKET3_DRAW_INDEX_AUTO 0x2D
  928. #define PACKET3_DRAW_INDEX_IMMD 0x2E
  929. #define PACKET3_NUM_INSTANCES 0x2F
  930. #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
  931. #define PACKET3_INDIRECT_BUFFER_CONST 0x31
  932. #define PACKET3_INDIRECT_BUFFER 0x32
  933. #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
  934. #define PACKET3_DRAW_INDEX_OFFSET_2 0x35
  935. #define PACKET3_DRAW_INDEX_MULTI_ELEMENT 0x36
  936. #define PACKET3_WRITE_DATA 0x37
  937. #define WRITE_DATA_DST_SEL(x) ((x) << 8)
  938. /* 0 - register
  939. * 1 - memory (sync - via GRBM)
  940. * 2 - tc/l2
  941. * 3 - gds
  942. * 4 - reserved
  943. * 5 - memory (async - direct)
  944. */
  945. #define WR_ONE_ADDR (1 << 16)
  946. #define WR_CONFIRM (1 << 20)
  947. #define WRITE_DATA_ENGINE_SEL(x) ((x) << 30)
  948. /* 0 - me
  949. * 1 - pfp
  950. * 2 - ce
  951. */
  952. #define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38
  953. #define PACKET3_MEM_SEMAPHORE 0x39
  954. #define PACKET3_MPEG_INDEX 0x3A
  955. #define PACKET3_COPY_DW 0x3B
  956. #define PACKET3_WAIT_REG_MEM 0x3C
  957. #define PACKET3_MEM_WRITE 0x3D
  958. #define PACKET3_COPY_DATA 0x40
  959. #define PACKET3_CP_DMA 0x41
  960. /* 1. header
  961. * 2. SRC_ADDR_LO or DATA [31:0]
  962. * 3. CP_SYNC [31] | SRC_SEL [30:29] | ENGINE [27] | DST_SEL [21:20] |
  963. * SRC_ADDR_HI [7:0]
  964. * 4. DST_ADDR_LO [31:0]
  965. * 5. DST_ADDR_HI [7:0]
  966. * 6. COMMAND [30:21] | BYTE_COUNT [20:0]
  967. */
  968. # define PACKET3_CP_DMA_DST_SEL(x) ((x) << 20)
  969. /* 0 - SRC_ADDR
  970. * 1 - GDS
  971. */
  972. # define PACKET3_CP_DMA_ENGINE(x) ((x) << 27)
  973. /* 0 - ME
  974. * 1 - PFP
  975. */
  976. # define PACKET3_CP_DMA_SRC_SEL(x) ((x) << 29)
  977. /* 0 - SRC_ADDR
  978. * 1 - GDS
  979. * 2 - DATA
  980. */
  981. # define PACKET3_CP_DMA_CP_SYNC (1 << 31)
  982. /* COMMAND */
  983. # define PACKET3_CP_DMA_DIS_WC (1 << 21)
  984. # define PACKET3_CP_DMA_CMD_SRC_SWAP(x) ((x) << 23)
  985. /* 0 - none
  986. * 1 - 8 in 16
  987. * 2 - 8 in 32
  988. * 3 - 8 in 64
  989. */
  990. # define PACKET3_CP_DMA_CMD_DST_SWAP(x) ((x) << 24)
  991. /* 0 - none
  992. * 1 - 8 in 16
  993. * 2 - 8 in 32
  994. * 3 - 8 in 64
  995. */
  996. # define PACKET3_CP_DMA_CMD_SAS (1 << 26)
  997. /* 0 - memory
  998. * 1 - register
  999. */
  1000. # define PACKET3_CP_DMA_CMD_DAS (1 << 27)
  1001. /* 0 - memory
  1002. * 1 - register
  1003. */
  1004. # define PACKET3_CP_DMA_CMD_SAIC (1 << 28)
  1005. # define PACKET3_CP_DMA_CMD_DAIC (1 << 29)
  1006. # define PACKET3_CP_DMA_CMD_RAW_WAIT (1 << 30)
  1007. #define PACKET3_PFP_SYNC_ME 0x42
  1008. #define PACKET3_SURFACE_SYNC 0x43
  1009. # define PACKET3_DEST_BASE_0_ENA (1 << 0)
  1010. # define PACKET3_DEST_BASE_1_ENA (1 << 1)
  1011. # define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
  1012. # define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
  1013. # define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
  1014. # define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
  1015. # define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
  1016. # define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
  1017. # define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
  1018. # define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
  1019. # define PACKET3_DB_DEST_BASE_ENA (1 << 14)
  1020. # define PACKET3_DEST_BASE_2_ENA (1 << 19)
  1021. # define PACKET3_DEST_BASE_3_ENA (1 << 21)
  1022. # define PACKET3_TCL1_ACTION_ENA (1 << 22)
  1023. # define PACKET3_TC_ACTION_ENA (1 << 23)
  1024. # define PACKET3_CB_ACTION_ENA (1 << 25)
  1025. # define PACKET3_DB_ACTION_ENA (1 << 26)
  1026. # define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27)
  1027. # define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29)
  1028. #define PACKET3_ME_INITIALIZE 0x44
  1029. #define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16)
  1030. #define PACKET3_COND_WRITE 0x45
  1031. #define PACKET3_EVENT_WRITE 0x46
  1032. #define EVENT_TYPE(x) ((x) << 0)
  1033. #define EVENT_INDEX(x) ((x) << 8)
  1034. /* 0 - any non-TS event
  1035. * 1 - ZPASS_DONE
  1036. * 2 - SAMPLE_PIPELINESTAT
  1037. * 3 - SAMPLE_STREAMOUTSTAT*
  1038. * 4 - *S_PARTIAL_FLUSH
  1039. * 5 - EOP events
  1040. * 6 - EOS events
  1041. * 7 - CACHE_FLUSH, CACHE_FLUSH_AND_INV_EVENT
  1042. */
  1043. #define INV_L2 (1 << 20)
  1044. /* INV TC L2 cache when EVENT_INDEX = 7 */
  1045. #define PACKET3_EVENT_WRITE_EOP 0x47
  1046. #define DATA_SEL(x) ((x) << 29)
  1047. /* 0 - discard
  1048. * 1 - send low 32bit data
  1049. * 2 - send 64bit data
  1050. * 3 - send 64bit counter value
  1051. */
  1052. #define INT_SEL(x) ((x) << 24)
  1053. /* 0 - none
  1054. * 1 - interrupt only (DATA_SEL = 0)
  1055. * 2 - interrupt when data write is confirmed
  1056. */
  1057. #define PACKET3_EVENT_WRITE_EOS 0x48
  1058. #define PACKET3_PREAMBLE_CNTL 0x4A
  1059. # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
  1060. # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
  1061. #define PACKET3_ONE_REG_WRITE 0x57
  1062. #define PACKET3_LOAD_CONFIG_REG 0x5F
  1063. #define PACKET3_LOAD_CONTEXT_REG 0x60
  1064. #define PACKET3_LOAD_SH_REG 0x61
  1065. #define PACKET3_SET_CONFIG_REG 0x68
  1066. #define PACKET3_SET_CONFIG_REG_START 0x00008000
  1067. #define PACKET3_SET_CONFIG_REG_END 0x0000b000
  1068. #define PACKET3_SET_CONTEXT_REG 0x69
  1069. #define PACKET3_SET_CONTEXT_REG_START 0x00028000
  1070. #define PACKET3_SET_CONTEXT_REG_END 0x00029000
  1071. #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
  1072. #define PACKET3_SET_RESOURCE_INDIRECT 0x74
  1073. #define PACKET3_SET_SH_REG 0x76
  1074. #define PACKET3_SET_SH_REG_START 0x0000b000
  1075. #define PACKET3_SET_SH_REG_END 0x0000c000
  1076. #define PACKET3_SET_SH_REG_OFFSET 0x77
  1077. #define PACKET3_ME_WRITE 0x7A
  1078. #define PACKET3_SCRATCH_RAM_WRITE 0x7D
  1079. #define PACKET3_SCRATCH_RAM_READ 0x7E
  1080. #define PACKET3_CE_WRITE 0x7F
  1081. #define PACKET3_LOAD_CONST_RAM 0x80
  1082. #define PACKET3_WRITE_CONST_RAM 0x81
  1083. #define PACKET3_WRITE_CONST_RAM_OFFSET 0x82
  1084. #define PACKET3_DUMP_CONST_RAM 0x83
  1085. #define PACKET3_INCREMENT_CE_COUNTER 0x84
  1086. #define PACKET3_INCREMENT_DE_COUNTER 0x85
  1087. #define PACKET3_WAIT_ON_CE_COUNTER 0x86
  1088. #define PACKET3_WAIT_ON_DE_COUNTER 0x87
  1089. #define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88
  1090. #define PACKET3_SET_CE_DE_COUNTERS 0x89
  1091. #define PACKET3_WAIT_ON_AVAIL_BUFFER 0x8A
  1092. #define PACKET3_SWITCH_BUFFER 0x8B
  1093. /* ASYNC DMA - first instance at 0xd000, second at 0xd800 */
  1094. #define DMA0_REGISTER_OFFSET 0x0 /* not a register */
  1095. #define DMA1_REGISTER_OFFSET 0x800 /* not a register */
  1096. #define DMA_RB_CNTL 0xd000
  1097. # define DMA_RB_ENABLE (1 << 0)
  1098. # define DMA_RB_SIZE(x) ((x) << 1) /* log2 */
  1099. # define DMA_RB_SWAP_ENABLE (1 << 9) /* 8IN32 */
  1100. # define DMA_RPTR_WRITEBACK_ENABLE (1 << 12)
  1101. # define DMA_RPTR_WRITEBACK_SWAP_ENABLE (1 << 13) /* 8IN32 */
  1102. # define DMA_RPTR_WRITEBACK_TIMER(x) ((x) << 16) /* log2 */
  1103. #define DMA_RB_BASE 0xd004
  1104. #define DMA_RB_RPTR 0xd008
  1105. #define DMA_RB_WPTR 0xd00c
  1106. #define DMA_RB_RPTR_ADDR_HI 0xd01c
  1107. #define DMA_RB_RPTR_ADDR_LO 0xd020
  1108. #define DMA_IB_CNTL 0xd024
  1109. # define DMA_IB_ENABLE (1 << 0)
  1110. # define DMA_IB_SWAP_ENABLE (1 << 4)
  1111. #define DMA_IB_RPTR 0xd028
  1112. #define DMA_CNTL 0xd02c
  1113. # define TRAP_ENABLE (1 << 0)
  1114. # define SEM_INCOMPLETE_INT_ENABLE (1 << 1)
  1115. # define SEM_WAIT_INT_ENABLE (1 << 2)
  1116. # define DATA_SWAP_ENABLE (1 << 3)
  1117. # define FENCE_SWAP_ENABLE (1 << 4)
  1118. # define CTXEMPTY_INT_ENABLE (1 << 28)
  1119. #define DMA_STATUS_REG 0xd034
  1120. # define DMA_IDLE (1 << 0)
  1121. #define DMA_TILING_CONFIG 0xd0b8
  1122. #define DMA_PACKET(cmd, b, t, s, n) ((((cmd) & 0xF) << 28) | \
  1123. (((b) & 0x1) << 26) | \
  1124. (((t) & 0x1) << 23) | \
  1125. (((s) & 0x1) << 22) | \
  1126. (((n) & 0xFFFFF) << 0))
  1127. #define DMA_IB_PACKET(cmd, vmid, n) ((((cmd) & 0xF) << 28) | \
  1128. (((vmid) & 0xF) << 20) | \
  1129. (((n) & 0xFFFFF) << 0))
  1130. #define DMA_PTE_PDE_PACKET(n) ((2 << 28) | \
  1131. (1 << 26) | \
  1132. (1 << 21) | \
  1133. (((n) & 0xFFFFF) << 0))
  1134. /* async DMA Packet types */
  1135. #define DMA_PACKET_WRITE 0x2
  1136. #define DMA_PACKET_COPY 0x3
  1137. #define DMA_PACKET_INDIRECT_BUFFER 0x4
  1138. #define DMA_PACKET_SEMAPHORE 0x5
  1139. #define DMA_PACKET_FENCE 0x6
  1140. #define DMA_PACKET_TRAP 0x7
  1141. #define DMA_PACKET_SRBM_WRITE 0x9
  1142. #define DMA_PACKET_CONSTANT_FILL 0xd
  1143. #define DMA_PACKET_NOP 0xf
  1144. #endif