tridentfb.c 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498
  1. /*
  2. * Frame buffer driver for Trident Blade and Image series
  3. *
  4. * Copyright 2001, 2002 - Jani Monoses <jani@iv.ro>
  5. *
  6. *
  7. * CREDITS:(in order of appearance)
  8. * skeletonfb.c by Geert Uytterhoeven and other fb code in drivers/video
  9. * Special thanks ;) to Mattia Crivellini <tia@mclink.it>
  10. * much inspired by the XFree86 4.x Trident driver sources
  11. * by Alan Hourihane the FreeVGA project
  12. * Francesco Salvestrini <salvestrini@users.sf.net> XP support,
  13. * code, suggestions
  14. * TODO:
  15. * timing value tweaking so it looks good on every monitor in every mode
  16. * TGUI acceleration
  17. */
  18. #include <linux/module.h>
  19. #include <linux/fb.h>
  20. #include <linux/init.h>
  21. #include <linux/pci.h>
  22. #include <linux/delay.h>
  23. #include <video/trident.h>
  24. #define VERSION "0.7.8-NEWAPI"
  25. struct tridentfb_par {
  26. void __iomem *io_virt; /* iospace virtual memory address */
  27. };
  28. static unsigned char eng_oper; /* engine operation... */
  29. static struct fb_ops tridentfb_ops;
  30. /* FIXME:kmalloc these 3 instead */
  31. static u32 pseudo_pal[16];
  32. static struct fb_var_screeninfo default_var;
  33. static struct fb_fix_screeninfo tridentfb_fix = {
  34. .id = "Trident",
  35. .type = FB_TYPE_PACKED_PIXELS,
  36. .ypanstep = 1,
  37. .visual = FB_VISUAL_PSEUDOCOLOR,
  38. .accel = FB_ACCEL_NONE,
  39. };
  40. static int chip_id;
  41. static int defaultaccel;
  42. static int displaytype;
  43. /* defaults which are normally overriden by user values */
  44. /* video mode */
  45. static char *mode_option __devinitdata = "640x480";
  46. static int bpp = 8;
  47. static int noaccel;
  48. static int center;
  49. static int stretch;
  50. static int fp;
  51. static int crt;
  52. static int memsize;
  53. static int memdiff;
  54. static int nativex;
  55. module_param(mode_option, charp, 0);
  56. MODULE_PARM_DESC(mode_option, "Initial video mode e.g. '648x480-8@60'");
  57. module_param_named(mode, mode_option, charp, 0);
  58. MODULE_PARM_DESC(mode, "Initial video mode e.g. '648x480-8@60' (deprecated)");
  59. module_param(bpp, int, 0);
  60. module_param(center, int, 0);
  61. module_param(stretch, int, 0);
  62. module_param(noaccel, int, 0);
  63. module_param(memsize, int, 0);
  64. module_param(memdiff, int, 0);
  65. module_param(nativex, int, 0);
  66. module_param(fp, int, 0);
  67. module_param(crt, int, 0);
  68. static int chip3D;
  69. static int chipcyber;
  70. static int is3Dchip(int id)
  71. {
  72. return ((id == BLADE3D) || (id == CYBERBLADEE4) ||
  73. (id == CYBERBLADEi7) || (id == CYBERBLADEi7D) ||
  74. (id == CYBER9397) || (id == CYBER9397DVD) ||
  75. (id == CYBER9520) || (id == CYBER9525DVD) ||
  76. (id == IMAGE975) || (id == IMAGE985) ||
  77. (id == CYBERBLADEi1) || (id == CYBERBLADEi1D) ||
  78. (id == CYBERBLADEAi1) || (id == CYBERBLADEAi1D) ||
  79. (id == CYBERBLADEXPm8) || (id == CYBERBLADEXPm16) ||
  80. (id == CYBERBLADEXPAi1));
  81. }
  82. static int iscyber(int id)
  83. {
  84. switch (id) {
  85. case CYBER9388:
  86. case CYBER9382:
  87. case CYBER9385:
  88. case CYBER9397:
  89. case CYBER9397DVD:
  90. case CYBER9520:
  91. case CYBER9525DVD:
  92. case CYBERBLADEE4:
  93. case CYBERBLADEi7D:
  94. case CYBERBLADEi1:
  95. case CYBERBLADEi1D:
  96. case CYBERBLADEAi1:
  97. case CYBERBLADEAi1D:
  98. case CYBERBLADEXPAi1:
  99. return 1;
  100. case CYBER9320:
  101. case TGUI9660:
  102. case IMAGE975:
  103. case IMAGE985:
  104. case BLADE3D:
  105. case CYBERBLADEi7: /* VIA MPV4 integrated version */
  106. default:
  107. /* case CYBERBLDAEXPm8: Strange */
  108. /* case CYBERBLDAEXPm16: Strange */
  109. return 0;
  110. }
  111. }
  112. #define CRT 0x3D0 /* CRTC registers offset for color display */
  113. static inline void t_outb(struct tridentfb_par *p, u8 val, u16 reg)
  114. {
  115. fb_writeb(val, p->io_virt + reg);
  116. }
  117. static inline u8 t_inb(struct tridentfb_par *p, u16 reg)
  118. {
  119. return fb_readb(p->io_virt + reg);
  120. }
  121. static struct accel_switch {
  122. void (*init_accel) (struct tridentfb_par *, int, int);
  123. void (*wait_engine) (struct tridentfb_par *);
  124. void (*fill_rect)
  125. (struct tridentfb_par *par, u32, u32, u32, u32, u32, u32);
  126. void (*copy_rect)
  127. (struct tridentfb_par *par, u32, u32, u32, u32, u32, u32);
  128. } *acc;
  129. static inline void writemmr(struct tridentfb_par *par, u16 r, u32 v)
  130. {
  131. fb_writel(v, par->io_virt + r);
  132. }
  133. static inline u32 readmmr(struct tridentfb_par *par, u16 r)
  134. {
  135. return fb_readl(par->io_virt + r);
  136. }
  137. /*
  138. * Blade specific acceleration.
  139. */
  140. #define point(x, y) ((y) << 16 | (x))
  141. #define STA 0x2120
  142. #define CMD 0x2144
  143. #define ROP 0x2148
  144. #define CLR 0x2160
  145. #define SR1 0x2100
  146. #define SR2 0x2104
  147. #define DR1 0x2108
  148. #define DR2 0x210C
  149. #define ROP_S 0xCC
  150. static void blade_init_accel(struct tridentfb_par *par, int pitch, int bpp)
  151. {
  152. int v1 = (pitch >> 3) << 20;
  153. int tmp = 0, v2;
  154. switch (bpp) {
  155. case 8:
  156. tmp = 0;
  157. break;
  158. case 15:
  159. tmp = 5;
  160. break;
  161. case 16:
  162. tmp = 1;
  163. break;
  164. case 24:
  165. case 32:
  166. tmp = 2;
  167. break;
  168. }
  169. v2 = v1 | (tmp << 29);
  170. writemmr(par, 0x21C0, v2);
  171. writemmr(par, 0x21C4, v2);
  172. writemmr(par, 0x21B8, v2);
  173. writemmr(par, 0x21BC, v2);
  174. writemmr(par, 0x21D0, v1);
  175. writemmr(par, 0x21D4, v1);
  176. writemmr(par, 0x21C8, v1);
  177. writemmr(par, 0x21CC, v1);
  178. writemmr(par, 0x216C, 0);
  179. }
  180. static void blade_wait_engine(struct tridentfb_par *par)
  181. {
  182. while (readmmr(par, STA) & 0xFA800000) ;
  183. }
  184. static void blade_fill_rect(struct tridentfb_par *par,
  185. u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  186. {
  187. writemmr(par, CLR, c);
  188. writemmr(par, ROP, rop ? 0x66 : ROP_S);
  189. writemmr(par, CMD, 0x20000000 | 1 << 19 | 1 << 4 | 2 << 2);
  190. writemmr(par, DR1, point(x, y));
  191. writemmr(par, DR2, point(x + w - 1, y + h - 1));
  192. }
  193. static void blade_copy_rect(struct tridentfb_par *par,
  194. u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  195. {
  196. u32 s1, s2, d1, d2;
  197. int direction = 2;
  198. s1 = point(x1, y1);
  199. s2 = point(x1 + w - 1, y1 + h - 1);
  200. d1 = point(x2, y2);
  201. d2 = point(x2 + w - 1, y2 + h - 1);
  202. if ((y1 > y2) || ((y1 == y2) && (x1 > x2)))
  203. direction = 0;
  204. writemmr(par, ROP, ROP_S);
  205. writemmr(par, CMD, 0xE0000000 | 1 << 19 | 1 << 4 | 1 << 2 | direction);
  206. writemmr(par, SR1, direction ? s2 : s1);
  207. writemmr(par, SR2, direction ? s1 : s2);
  208. writemmr(par, DR1, direction ? d2 : d1);
  209. writemmr(par, DR2, direction ? d1 : d2);
  210. }
  211. static struct accel_switch accel_blade = {
  212. blade_init_accel,
  213. blade_wait_engine,
  214. blade_fill_rect,
  215. blade_copy_rect,
  216. };
  217. /*
  218. * BladeXP specific acceleration functions
  219. */
  220. #define ROP_P 0xF0
  221. #define masked_point(x, y) ((y & 0xffff)<<16|(x & 0xffff))
  222. static void xp_init_accel(struct tridentfb_par *par, int pitch, int bpp)
  223. {
  224. int tmp = 0, v1;
  225. unsigned char x = 0;
  226. switch (bpp) {
  227. case 8:
  228. x = 0;
  229. break;
  230. case 16:
  231. x = 1;
  232. break;
  233. case 24:
  234. x = 3;
  235. break;
  236. case 32:
  237. x = 2;
  238. break;
  239. }
  240. switch (pitch << (bpp >> 3)) {
  241. case 8192:
  242. case 512:
  243. x |= 0x00;
  244. break;
  245. case 1024:
  246. x |= 0x04;
  247. break;
  248. case 2048:
  249. x |= 0x08;
  250. break;
  251. case 4096:
  252. x |= 0x0C;
  253. break;
  254. }
  255. t_outb(par, x, 0x2125);
  256. eng_oper = x | 0x40;
  257. switch (bpp) {
  258. case 8:
  259. tmp = 18;
  260. break;
  261. case 15:
  262. case 16:
  263. tmp = 19;
  264. break;
  265. case 24:
  266. case 32:
  267. tmp = 20;
  268. break;
  269. }
  270. v1 = pitch << tmp;
  271. writemmr(par, 0x2154, v1);
  272. writemmr(par, 0x2150, v1);
  273. t_outb(par, 3, 0x2126);
  274. }
  275. static void xp_wait_engine(struct tridentfb_par *par)
  276. {
  277. int busy;
  278. int count, timeout;
  279. count = 0;
  280. timeout = 0;
  281. for (;;) {
  282. busy = t_inb(par, STA) & 0x80;
  283. if (busy != 0x80)
  284. return;
  285. count++;
  286. if (count == 10000000) {
  287. /* Timeout */
  288. count = 9990000;
  289. timeout++;
  290. if (timeout == 8) {
  291. /* Reset engine */
  292. t_outb(par, 0x00, 0x2120);
  293. return;
  294. }
  295. }
  296. }
  297. }
  298. static void xp_fill_rect(struct tridentfb_par *par,
  299. u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  300. {
  301. writemmr(par, 0x2127, ROP_P);
  302. writemmr(par, 0x2158, c);
  303. writemmr(par, 0x2128, 0x4000);
  304. writemmr(par, 0x2140, masked_point(h, w));
  305. writemmr(par, 0x2138, masked_point(y, x));
  306. t_outb(par, 0x01, 0x2124);
  307. t_outb(par, eng_oper, 0x2125);
  308. }
  309. static void xp_copy_rect(struct tridentfb_par *par,
  310. u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  311. {
  312. int direction;
  313. u32 x1_tmp, x2_tmp, y1_tmp, y2_tmp;
  314. direction = 0x0004;
  315. if ((x1 < x2) && (y1 == y2)) {
  316. direction |= 0x0200;
  317. x1_tmp = x1 + w - 1;
  318. x2_tmp = x2 + w - 1;
  319. } else {
  320. x1_tmp = x1;
  321. x2_tmp = x2;
  322. }
  323. if (y1 < y2) {
  324. direction |= 0x0100;
  325. y1_tmp = y1 + h - 1;
  326. y2_tmp = y2 + h - 1;
  327. } else {
  328. y1_tmp = y1;
  329. y2_tmp = y2;
  330. }
  331. writemmr(par, 0x2128, direction);
  332. t_outb(par, ROP_S, 0x2127);
  333. writemmr(par, 0x213C, masked_point(y1_tmp, x1_tmp));
  334. writemmr(par, 0x2138, masked_point(y2_tmp, x2_tmp));
  335. writemmr(par, 0x2140, masked_point(h, w));
  336. t_outb(par, 0x01, 0x2124);
  337. }
  338. static struct accel_switch accel_xp = {
  339. xp_init_accel,
  340. xp_wait_engine,
  341. xp_fill_rect,
  342. xp_copy_rect,
  343. };
  344. /*
  345. * Image specific acceleration functions
  346. */
  347. static void image_init_accel(struct tridentfb_par *par, int pitch, int bpp)
  348. {
  349. int tmp = 0;
  350. switch (bpp) {
  351. case 8:
  352. tmp = 0;
  353. break;
  354. case 15:
  355. tmp = 5;
  356. break;
  357. case 16:
  358. tmp = 1;
  359. break;
  360. case 24:
  361. case 32:
  362. tmp = 2;
  363. break;
  364. }
  365. writemmr(par, 0x2120, 0xF0000000);
  366. writemmr(par, 0x2120, 0x40000000 | tmp);
  367. writemmr(par, 0x2120, 0x80000000);
  368. writemmr(par, 0x2144, 0x00000000);
  369. writemmr(par, 0x2148, 0x00000000);
  370. writemmr(par, 0x2150, 0x00000000);
  371. writemmr(par, 0x2154, 0x00000000);
  372. writemmr(par, 0x2120, 0x60000000 | (pitch << 16) | pitch);
  373. writemmr(par, 0x216C, 0x00000000);
  374. writemmr(par, 0x2170, 0x00000000);
  375. writemmr(par, 0x217C, 0x00000000);
  376. writemmr(par, 0x2120, 0x10000000);
  377. writemmr(par, 0x2130, (2047 << 16) | 2047);
  378. }
  379. static void image_wait_engine(struct tridentfb_par *par)
  380. {
  381. while (readmmr(par, 0x2164) & 0xF0000000) ;
  382. }
  383. static void image_fill_rect(struct tridentfb_par *par,
  384. u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  385. {
  386. writemmr(par, 0x2120, 0x80000000);
  387. writemmr(par, 0x2120, 0x90000000 | ROP_S);
  388. writemmr(par, 0x2144, c);
  389. writemmr(par, DR1, point(x, y));
  390. writemmr(par, DR2, point(x + w - 1, y + h - 1));
  391. writemmr(par, 0x2124, 0x80000000 | 3 << 22 | 1 << 10 | 1 << 9);
  392. }
  393. static void image_copy_rect(struct tridentfb_par *par,
  394. u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  395. {
  396. u32 s1, s2, d1, d2;
  397. int direction = 2;
  398. s1 = point(x1, y1);
  399. s2 = point(x1 + w - 1, y1 + h - 1);
  400. d1 = point(x2, y2);
  401. d2 = point(x2 + w - 1, y2 + h - 1);
  402. if ((y1 > y2) || ((y1 == y2) && (x1 > x2)))
  403. direction = 0;
  404. writemmr(par, 0x2120, 0x80000000);
  405. writemmr(par, 0x2120, 0x90000000 | ROP_S);
  406. writemmr(par, SR1, direction ? s2 : s1);
  407. writemmr(par, SR2, direction ? s1 : s2);
  408. writemmr(par, DR1, direction ? d2 : d1);
  409. writemmr(par, DR2, direction ? d1 : d2);
  410. writemmr(par, 0x2124,
  411. 0x80000000 | 1 << 22 | 1 << 10 | 1 << 7 | direction);
  412. }
  413. static struct accel_switch accel_image = {
  414. image_init_accel,
  415. image_wait_engine,
  416. image_fill_rect,
  417. image_copy_rect,
  418. };
  419. /*
  420. * Accel functions called by the upper layers
  421. */
  422. #ifdef CONFIG_FB_TRIDENT_ACCEL
  423. static void tridentfb_fillrect(struct fb_info *info,
  424. const struct fb_fillrect *fr)
  425. {
  426. struct tridentfb_par *par = info->par;
  427. int bpp = info->var.bits_per_pixel;
  428. int col = 0;
  429. switch (bpp) {
  430. default:
  431. case 8:
  432. col |= fr->color;
  433. col |= col << 8;
  434. col |= col << 16;
  435. break;
  436. case 16:
  437. col = ((u32 *)(info->pseudo_palette))[fr->color];
  438. break;
  439. case 32:
  440. col = ((u32 *)(info->pseudo_palette))[fr->color];
  441. break;
  442. }
  443. acc->fill_rect(par, fr->dx, fr->dy, fr->width,
  444. fr->height, col, fr->rop);
  445. acc->wait_engine(par);
  446. }
  447. static void tridentfb_copyarea(struct fb_info *info,
  448. const struct fb_copyarea *ca)
  449. {
  450. struct tridentfb_par *par = info->par;
  451. acc->copy_rect(par, ca->sx, ca->sy, ca->dx, ca->dy,
  452. ca->width, ca->height);
  453. acc->wait_engine(par);
  454. }
  455. #else /* !CONFIG_FB_TRIDENT_ACCEL */
  456. #define tridentfb_fillrect cfb_fillrect
  457. #define tridentfb_copyarea cfb_copyarea
  458. #endif /* CONFIG_FB_TRIDENT_ACCEL */
  459. /*
  460. * Hardware access functions
  461. */
  462. static inline unsigned char read3X4(struct tridentfb_par *par, int reg)
  463. {
  464. writeb(reg, par->io_virt + CRT + 4);
  465. return readb(par->io_virt + CRT + 5);
  466. }
  467. static inline void write3X4(struct tridentfb_par *par, int reg,
  468. unsigned char val)
  469. {
  470. writeb(reg, par->io_virt + CRT + 4);
  471. writeb(val, par->io_virt + CRT + 5);
  472. }
  473. static inline unsigned char read3C4(struct tridentfb_par *par, int reg)
  474. {
  475. t_outb(par, reg, 0x3C4);
  476. return t_inb(par, 0x3C5);
  477. }
  478. static inline void write3C4(struct tridentfb_par *par, int reg,
  479. unsigned char val)
  480. {
  481. t_outb(par, reg, 0x3C4);
  482. t_outb(par, val, 0x3C5);
  483. }
  484. static inline unsigned char read3CE(struct tridentfb_par *par, int reg)
  485. {
  486. t_outb(par, reg, 0x3CE);
  487. return t_inb(par, 0x3CF);
  488. }
  489. static inline void writeAttr(struct tridentfb_par *par, int reg,
  490. unsigned char val)
  491. {
  492. fb_readb(par->io_virt + CRT + 0x0A); /* flip-flop to index */
  493. t_outb(par, reg, 0x3C0);
  494. t_outb(par, val, 0x3C0);
  495. }
  496. static inline void write3CE(struct tridentfb_par *par, int reg,
  497. unsigned char val)
  498. {
  499. t_outb(par, reg, 0x3CE);
  500. t_outb(par, val, 0x3CF);
  501. }
  502. static void enable_mmio(void)
  503. {
  504. /* Goto New Mode */
  505. outb(0x0B, 0x3C4);
  506. inb(0x3C5);
  507. /* Unprotect registers */
  508. outb(NewMode1, 0x3C4);
  509. outb(0x80, 0x3C5);
  510. /* Enable MMIO */
  511. outb(PCIReg, 0x3D4);
  512. outb(inb(0x3D5) | 0x01, 0x3D5);
  513. }
  514. static void disable_mmio(struct tridentfb_par *par)
  515. {
  516. /* Goto New Mode */
  517. t_outb(par, 0x0B, 0x3C4);
  518. t_inb(par, 0x3C5);
  519. /* Unprotect registers */
  520. t_outb(par, NewMode1, 0x3C4);
  521. t_outb(par, 0x80, 0x3C5);
  522. /* Disable MMIO */
  523. t_outb(par, PCIReg, 0x3D4);
  524. t_outb(par, t_inb(par, 0x3D5) & ~0x01, 0x3D5);
  525. }
  526. static void crtc_unlock(struct tridentfb_par *par)
  527. {
  528. write3X4(par, CRTVSyncEnd, read3X4(par, CRTVSyncEnd) & 0x7F);
  529. }
  530. /* Return flat panel's maximum x resolution */
  531. static int __devinit get_nativex(struct tridentfb_par *par)
  532. {
  533. int x, y, tmp;
  534. if (nativex)
  535. return nativex;
  536. tmp = (read3CE(par, VertStretch) >> 4) & 3;
  537. switch (tmp) {
  538. case 0:
  539. x = 1280; y = 1024;
  540. break;
  541. case 2:
  542. x = 1024; y = 768;
  543. break;
  544. case 3:
  545. x = 800; y = 600;
  546. break;
  547. case 4:
  548. x = 1400; y = 1050;
  549. break;
  550. case 1:
  551. default:
  552. x = 640; y = 480;
  553. break;
  554. }
  555. output("%dx%d flat panel found\n", x, y);
  556. return x;
  557. }
  558. /* Set pitch */
  559. static void set_lwidth(struct tridentfb_par *par, int width)
  560. {
  561. write3X4(par, Offset, width & 0xFF);
  562. write3X4(par, AddColReg,
  563. (read3X4(par, AddColReg) & 0xCF) | ((width & 0x300) >> 4));
  564. }
  565. /* For resolutions smaller than FP resolution stretch */
  566. static void screen_stretch(struct tridentfb_par *par)
  567. {
  568. if (chip_id != CYBERBLADEXPAi1)
  569. write3CE(par, BiosReg, 0);
  570. else
  571. write3CE(par, BiosReg, 8);
  572. write3CE(par, VertStretch, (read3CE(par, VertStretch) & 0x7C) | 1);
  573. write3CE(par, HorStretch, (read3CE(par, HorStretch) & 0x7C) | 1);
  574. }
  575. /* For resolutions smaller than FP resolution center */
  576. static void screen_center(struct tridentfb_par *par)
  577. {
  578. write3CE(par, VertStretch, (read3CE(par, VertStretch) & 0x7C) | 0x80);
  579. write3CE(par, HorStretch, (read3CE(par, HorStretch) & 0x7C) | 0x80);
  580. }
  581. /* Address of first shown pixel in display memory */
  582. static void set_screen_start(struct tridentfb_par *par, int base)
  583. {
  584. u8 tmp;
  585. write3X4(par, StartAddrLow, base & 0xFF);
  586. write3X4(par, StartAddrHigh, (base & 0xFF00) >> 8);
  587. tmp = read3X4(par, CRTCModuleTest) & 0xDF;
  588. write3X4(par, CRTCModuleTest, tmp | ((base & 0x10000) >> 11));
  589. tmp = read3X4(par, CRTHiOrd) & 0xF8;
  590. write3X4(par, CRTHiOrd, tmp | ((base & 0xE0000) >> 17));
  591. }
  592. /* Set dotclock frequency */
  593. static void set_vclk(struct tridentfb_par *par, unsigned long freq)
  594. {
  595. int m, n, k;
  596. unsigned long f, fi, d, di;
  597. unsigned char lo = 0, hi = 0;
  598. d = 20000;
  599. for (k = 2; k >= 0; k--)
  600. for (m = 0; m < 63; m++)
  601. for (n = 0; n < 128; n++) {
  602. fi = ((14318l * (n + 8)) / (m + 2)) >> k;
  603. if ((di = abs(fi - freq)) < d) {
  604. d = di;
  605. f = fi;
  606. lo = n;
  607. hi = (k << 6) | m;
  608. }
  609. if (fi > freq)
  610. break;
  611. }
  612. if (chip3D) {
  613. write3C4(par, ClockHigh, hi);
  614. write3C4(par, ClockLow, lo);
  615. } else {
  616. outb(lo, 0x43C8);
  617. outb(hi, 0x43C9);
  618. }
  619. debug("VCLK = %X %X\n", hi, lo);
  620. }
  621. /* Set number of lines for flat panels*/
  622. static void set_number_of_lines(struct tridentfb_par *par, int lines)
  623. {
  624. int tmp = read3CE(par, CyberEnhance) & 0x8F;
  625. if (lines > 1024)
  626. tmp |= 0x50;
  627. else if (lines > 768)
  628. tmp |= 0x30;
  629. else if (lines > 600)
  630. tmp |= 0x20;
  631. else if (lines > 480)
  632. tmp |= 0x10;
  633. write3CE(par, CyberEnhance, tmp);
  634. }
  635. /*
  636. * If we see that FP is active we assume we have one.
  637. * Otherwise we have a CRT display.User can override.
  638. */
  639. static unsigned int __devinit get_displaytype(struct tridentfb_par *par)
  640. {
  641. if (fp)
  642. return DISPLAY_FP;
  643. if (crt || !chipcyber)
  644. return DISPLAY_CRT;
  645. return (read3CE(par, FPConfig) & 0x10) ? DISPLAY_FP : DISPLAY_CRT;
  646. }
  647. /* Try detecting the video memory size */
  648. static unsigned int __devinit get_memsize(struct tridentfb_par *par)
  649. {
  650. unsigned char tmp, tmp2;
  651. unsigned int k;
  652. /* If memory size provided by user */
  653. if (memsize)
  654. k = memsize * Kb;
  655. else
  656. switch (chip_id) {
  657. case CYBER9525DVD:
  658. k = 2560 * Kb;
  659. break;
  660. default:
  661. tmp = read3X4(par, SPR) & 0x0F;
  662. switch (tmp) {
  663. case 0x01:
  664. k = 512 * Kb;
  665. break;
  666. case 0x02:
  667. k = 6 * Mb; /* XP */
  668. break;
  669. case 0x03:
  670. k = 1 * Mb;
  671. break;
  672. case 0x04:
  673. k = 8 * Mb;
  674. break;
  675. case 0x06:
  676. k = 10 * Mb; /* XP */
  677. break;
  678. case 0x07:
  679. k = 2 * Mb;
  680. break;
  681. case 0x08:
  682. k = 12 * Mb; /* XP */
  683. break;
  684. case 0x0A:
  685. k = 14 * Mb; /* XP */
  686. break;
  687. case 0x0C:
  688. k = 16 * Mb; /* XP */
  689. break;
  690. case 0x0E: /* XP */
  691. tmp2 = read3C4(par, 0xC1);
  692. switch (tmp2) {
  693. case 0x00:
  694. k = 20 * Mb;
  695. break;
  696. case 0x01:
  697. k = 24 * Mb;
  698. break;
  699. case 0x10:
  700. k = 28 * Mb;
  701. break;
  702. case 0x11:
  703. k = 32 * Mb;
  704. break;
  705. default:
  706. k = 1 * Mb;
  707. break;
  708. }
  709. break;
  710. case 0x0F:
  711. k = 4 * Mb;
  712. break;
  713. default:
  714. k = 1 * Mb;
  715. break;
  716. }
  717. }
  718. k -= memdiff * Kb;
  719. output("framebuffer size = %d Kb\n", k / Kb);
  720. return k;
  721. }
  722. /* See if we can handle the video mode described in var */
  723. static int tridentfb_check_var(struct fb_var_screeninfo *var,
  724. struct fb_info *info)
  725. {
  726. int bpp = var->bits_per_pixel;
  727. debug("enter\n");
  728. /* check color depth */
  729. if (bpp == 24)
  730. bpp = var->bits_per_pixel = 32;
  731. /* check whether resolution fits on panel and in memory */
  732. if (flatpanel && nativex && var->xres > nativex)
  733. return -EINVAL;
  734. if (var->xres * var->yres_virtual * bpp / 8 > info->fix.smem_len)
  735. return -EINVAL;
  736. switch (bpp) {
  737. case 8:
  738. var->red.offset = 0;
  739. var->green.offset = 0;
  740. var->blue.offset = 0;
  741. var->red.length = 6;
  742. var->green.length = 6;
  743. var->blue.length = 6;
  744. break;
  745. case 16:
  746. var->red.offset = 11;
  747. var->green.offset = 5;
  748. var->blue.offset = 0;
  749. var->red.length = 5;
  750. var->green.length = 6;
  751. var->blue.length = 5;
  752. break;
  753. case 32:
  754. var->red.offset = 16;
  755. var->green.offset = 8;
  756. var->blue.offset = 0;
  757. var->red.length = 8;
  758. var->green.length = 8;
  759. var->blue.length = 8;
  760. break;
  761. default:
  762. return -EINVAL;
  763. }
  764. debug("exit\n");
  765. return 0;
  766. }
  767. /* Pan the display */
  768. static int tridentfb_pan_display(struct fb_var_screeninfo *var,
  769. struct fb_info *info)
  770. {
  771. struct tridentfb_par *par = info->par;
  772. unsigned int offset;
  773. debug("enter\n");
  774. offset = (var->xoffset + (var->yoffset * var->xres))
  775. * var->bits_per_pixel / 32;
  776. info->var.xoffset = var->xoffset;
  777. info->var.yoffset = var->yoffset;
  778. set_screen_start(par, offset);
  779. debug("exit\n");
  780. return 0;
  781. }
  782. static void shadowmode_on(struct tridentfb_par *par)
  783. {
  784. write3CE(par, CyberControl, read3CE(par, CyberControl) | 0x81);
  785. }
  786. static void shadowmode_off(struct tridentfb_par *par)
  787. {
  788. write3CE(par, CyberControl, read3CE(par, CyberControl) & 0x7E);
  789. }
  790. /* Set the hardware to the requested video mode */
  791. static int tridentfb_set_par(struct fb_info *info)
  792. {
  793. struct tridentfb_par *par = (struct tridentfb_par *)(info->par);
  794. u32 htotal, hdispend, hsyncstart, hsyncend, hblankstart, hblankend;
  795. u32 vtotal, vdispend, vsyncstart, vsyncend, vblankstart, vblankend;
  796. struct fb_var_screeninfo *var = &info->var;
  797. int bpp = var->bits_per_pixel;
  798. unsigned char tmp;
  799. unsigned long vclk;
  800. debug("enter\n");
  801. hdispend = var->xres / 8 - 1;
  802. hsyncstart = (var->xres + var->right_margin) / 8;
  803. hsyncend = var->hsync_len / 8;
  804. htotal =
  805. (var->xres + var->left_margin + var->right_margin +
  806. var->hsync_len) / 8 - 10;
  807. hblankstart = hdispend + 1;
  808. hblankend = htotal + 5;
  809. vdispend = var->yres - 1;
  810. vsyncstart = var->yres + var->lower_margin;
  811. vsyncend = var->vsync_len;
  812. vtotal = var->upper_margin + vsyncstart + vsyncend - 2;
  813. vblankstart = var->yres;
  814. vblankend = vtotal + 2;
  815. crtc_unlock(par);
  816. write3CE(par, CyberControl, 8);
  817. if (flatpanel && var->xres < nativex) {
  818. /*
  819. * on flat panels with native size larger
  820. * than requested resolution decide whether
  821. * we stretch or center
  822. */
  823. t_outb(par, 0xEB, 0x3C2);
  824. shadowmode_on(par);
  825. if (center)
  826. screen_center(par);
  827. else if (stretch)
  828. screen_stretch(par);
  829. } else {
  830. t_outb(par, 0x2B, 0x3C2);
  831. write3CE(par, CyberControl, 8);
  832. }
  833. /* vertical timing values */
  834. write3X4(par, CRTVTotal, vtotal & 0xFF);
  835. write3X4(par, CRTVDispEnd, vdispend & 0xFF);
  836. write3X4(par, CRTVSyncStart, vsyncstart & 0xFF);
  837. write3X4(par, CRTVSyncEnd, (vsyncend & 0x0F));
  838. write3X4(par, CRTVBlankStart, vblankstart & 0xFF);
  839. write3X4(par, CRTVBlankEnd, 0 /* p->vblankend & 0xFF */);
  840. /* horizontal timing values */
  841. write3X4(par, CRTHTotal, htotal & 0xFF);
  842. write3X4(par, CRTHDispEnd, hdispend & 0xFF);
  843. write3X4(par, CRTHSyncStart, hsyncstart & 0xFF);
  844. write3X4(par, CRTHSyncEnd,
  845. (hsyncend & 0x1F) | ((hblankend & 0x20) << 2));
  846. write3X4(par, CRTHBlankStart, hblankstart & 0xFF);
  847. write3X4(par, CRTHBlankEnd, 0 /* (p->hblankend & 0x1F) */);
  848. /* higher bits of vertical timing values */
  849. tmp = 0x10;
  850. if (vtotal & 0x100) tmp |= 0x01;
  851. if (vdispend & 0x100) tmp |= 0x02;
  852. if (vsyncstart & 0x100) tmp |= 0x04;
  853. if (vblankstart & 0x100) tmp |= 0x08;
  854. if (vtotal & 0x200) tmp |= 0x20;
  855. if (vdispend & 0x200) tmp |= 0x40;
  856. if (vsyncstart & 0x200) tmp |= 0x80;
  857. write3X4(par, CRTOverflow, tmp);
  858. tmp = read3X4(par, CRTHiOrd) | 0x08; /* line compare bit 10 */
  859. if (vtotal & 0x400) tmp |= 0x80;
  860. if (vblankstart & 0x400) tmp |= 0x40;
  861. if (vsyncstart & 0x400) tmp |= 0x20;
  862. if (vdispend & 0x400) tmp |= 0x10;
  863. write3X4(par, CRTHiOrd, tmp);
  864. tmp = 0;
  865. if (htotal & 0x800) tmp |= 0x800 >> 11;
  866. if (hblankstart & 0x800) tmp |= 0x800 >> 7;
  867. write3X4(par, HorizOverflow, tmp);
  868. tmp = 0x40;
  869. if (vblankstart & 0x200) tmp |= 0x20;
  870. //FIXME if (info->var.vmode & FB_VMODE_DOUBLE) tmp |= 0x80; /* double scan for 200 line modes */
  871. write3X4(par, CRTMaxScanLine, tmp);
  872. write3X4(par, CRTLineCompare, 0xFF);
  873. write3X4(par, CRTPRowScan, 0);
  874. write3X4(par, CRTModeControl, 0xC3);
  875. write3X4(par, LinearAddReg, 0x20); /* enable linear addressing */
  876. tmp = (info->var.vmode & FB_VMODE_INTERLACED) ? 0x84 : 0x80;
  877. /* enable access extended memory */
  878. write3X4(par, CRTCModuleTest, tmp);
  879. /* enable GE for text acceleration */
  880. write3X4(par, GraphEngReg, 0x80);
  881. #ifdef CONFIG_FB_TRIDENT_ACCEL
  882. acc->init_accel(par, info->var.xres, bpp);
  883. #endif
  884. switch (bpp) {
  885. case 8:
  886. tmp = 0x00;
  887. break;
  888. case 16:
  889. tmp = 0x05;
  890. break;
  891. case 24:
  892. tmp = 0x29;
  893. break;
  894. case 32:
  895. tmp = 0x09;
  896. break;
  897. }
  898. write3X4(par, PixelBusReg, tmp);
  899. tmp = 0x10;
  900. if (chipcyber)
  901. tmp |= 0x20;
  902. write3X4(par, DRAMControl, tmp); /* both IO, linear enable */
  903. write3X4(par, InterfaceSel, read3X4(par, InterfaceSel) | 0x40);
  904. write3X4(par, Performance, 0x92);
  905. /* MMIO & PCI read and write burst enable */
  906. write3X4(par, PCIReg, 0x07);
  907. /* convert from picoseconds to kHz */
  908. vclk = PICOS2KHZ(info->var.pixclock);
  909. if (bpp == 32)
  910. vclk *= 2;
  911. set_vclk(par, vclk);
  912. write3C4(par, 0, 3);
  913. write3C4(par, 1, 1); /* set char clock 8 dots wide */
  914. /* enable 4 maps because needed in chain4 mode */
  915. write3C4(par, 2, 0x0F);
  916. write3C4(par, 3, 0);
  917. write3C4(par, 4, 0x0E); /* memory mode enable bitmaps ?? */
  918. /* divide clock by 2 if 32bpp chain4 mode display and CPU path */
  919. write3CE(par, MiscExtFunc, (bpp == 32) ? 0x1A : 0x12);
  920. write3CE(par, 0x5, 0x40); /* no CGA compat, allow 256 col */
  921. write3CE(par, 0x6, 0x05); /* graphics mode */
  922. write3CE(par, 0x7, 0x0F); /* planes? */
  923. if (chip_id == CYBERBLADEXPAi1) {
  924. /* This fixes snow-effect in 32 bpp */
  925. write3X4(par, CRTHSyncStart, 0x84);
  926. }
  927. /* graphics mode and support 256 color modes */
  928. writeAttr(par, 0x10, 0x41);
  929. writeAttr(par, 0x12, 0x0F); /* planes */
  930. writeAttr(par, 0x13, 0); /* horizontal pel panning */
  931. /* colors */
  932. for (tmp = 0; tmp < 0x10; tmp++)
  933. writeAttr(par, tmp, tmp);
  934. fb_readb(par->io_virt + CRT + 0x0A); /* flip-flop to index */
  935. t_outb(par, 0x20, 0x3C0); /* enable attr */
  936. switch (bpp) {
  937. case 8:
  938. tmp = 0;
  939. break;
  940. case 15:
  941. tmp = 0x10;
  942. break;
  943. case 16:
  944. tmp = 0x30;
  945. break;
  946. case 24:
  947. case 32:
  948. tmp = 0xD0;
  949. break;
  950. }
  951. t_inb(par, 0x3C8);
  952. t_inb(par, 0x3C6);
  953. t_inb(par, 0x3C6);
  954. t_inb(par, 0x3C6);
  955. t_inb(par, 0x3C6);
  956. t_outb(par, tmp, 0x3C6);
  957. t_inb(par, 0x3C8);
  958. if (flatpanel)
  959. set_number_of_lines(par, info->var.yres);
  960. set_lwidth(par, info->var.xres * bpp / (4 * 16));
  961. info->fix.visual = (bpp == 8) ? FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  962. info->fix.line_length = info->var.xres * (bpp >> 3);
  963. info->cmap.len = (bpp == 8) ? 256 : 16;
  964. debug("exit\n");
  965. return 0;
  966. }
  967. /* Set one color register */
  968. static int tridentfb_setcolreg(unsigned regno, unsigned red, unsigned green,
  969. unsigned blue, unsigned transp,
  970. struct fb_info *info)
  971. {
  972. int bpp = info->var.bits_per_pixel;
  973. struct tridentfb_par *par = info->par;
  974. if (regno >= info->cmap.len)
  975. return 1;
  976. if (bpp == 8) {
  977. t_outb(par, 0xFF, 0x3C6);
  978. t_outb(par, regno, 0x3C8);
  979. t_outb(par, red >> 10, 0x3C9);
  980. t_outb(par, green >> 10, 0x3C9);
  981. t_outb(par, blue >> 10, 0x3C9);
  982. } else if (regno < 16) {
  983. if (bpp == 16) { /* RGB 565 */
  984. u32 col;
  985. col = (red & 0xF800) | ((green & 0xFC00) >> 5) |
  986. ((blue & 0xF800) >> 11);
  987. col |= col << 16;
  988. ((u32 *)(info->pseudo_palette))[regno] = col;
  989. } else if (bpp == 32) /* ARGB 8888 */
  990. ((u32*)info->pseudo_palette)[regno] =
  991. ((transp & 0xFF00) << 16) |
  992. ((red & 0xFF00) << 8) |
  993. ((green & 0xFF00)) |
  994. ((blue & 0xFF00) >> 8);
  995. }
  996. /* debug("exit\n"); */
  997. return 0;
  998. }
  999. /* Try blanking the screen.For flat panels it does nothing */
  1000. static int tridentfb_blank(int blank_mode, struct fb_info *info)
  1001. {
  1002. unsigned char PMCont, DPMSCont;
  1003. struct tridentfb_par *par = info->par;
  1004. debug("enter\n");
  1005. if (flatpanel)
  1006. return 0;
  1007. t_outb(par, 0x04, 0x83C8); /* Read DPMS Control */
  1008. PMCont = t_inb(par, 0x83C6) & 0xFC;
  1009. DPMSCont = read3CE(par, PowerStatus) & 0xFC;
  1010. switch (blank_mode) {
  1011. case FB_BLANK_UNBLANK:
  1012. /* Screen: On, HSync: On, VSync: On */
  1013. case FB_BLANK_NORMAL:
  1014. /* Screen: Off, HSync: On, VSync: On */
  1015. PMCont |= 0x03;
  1016. DPMSCont |= 0x00;
  1017. break;
  1018. case FB_BLANK_HSYNC_SUSPEND:
  1019. /* Screen: Off, HSync: Off, VSync: On */
  1020. PMCont |= 0x02;
  1021. DPMSCont |= 0x01;
  1022. break;
  1023. case FB_BLANK_VSYNC_SUSPEND:
  1024. /* Screen: Off, HSync: On, VSync: Off */
  1025. PMCont |= 0x02;
  1026. DPMSCont |= 0x02;
  1027. break;
  1028. case FB_BLANK_POWERDOWN:
  1029. /* Screen: Off, HSync: Off, VSync: Off */
  1030. PMCont |= 0x00;
  1031. DPMSCont |= 0x03;
  1032. break;
  1033. }
  1034. write3CE(par, PowerStatus, DPMSCont);
  1035. t_outb(par, 4, 0x83C8);
  1036. t_outb(par, PMCont, 0x83C6);
  1037. debug("exit\n");
  1038. /* let fbcon do a softblank for us */
  1039. return (blank_mode == FB_BLANK_NORMAL) ? 1 : 0;
  1040. }
  1041. static struct fb_ops tridentfb_ops = {
  1042. .owner = THIS_MODULE,
  1043. .fb_setcolreg = tridentfb_setcolreg,
  1044. .fb_pan_display = tridentfb_pan_display,
  1045. .fb_blank = tridentfb_blank,
  1046. .fb_check_var = tridentfb_check_var,
  1047. .fb_set_par = tridentfb_set_par,
  1048. .fb_fillrect = tridentfb_fillrect,
  1049. .fb_copyarea = tridentfb_copyarea,
  1050. .fb_imageblit = cfb_imageblit,
  1051. };
  1052. static int __devinit trident_pci_probe(struct pci_dev *dev,
  1053. const struct pci_device_id *id)
  1054. {
  1055. int err;
  1056. unsigned char revision;
  1057. struct fb_info *info;
  1058. struct tridentfb_par *default_par;
  1059. err = pci_enable_device(dev);
  1060. if (err)
  1061. return err;
  1062. info = framebuffer_alloc(sizeof(struct tridentfb_par), &dev->dev);
  1063. if (!info)
  1064. return -ENOMEM;
  1065. default_par = info->par;
  1066. chip_id = id->device;
  1067. if (chip_id == CYBERBLADEi1)
  1068. output("*** Please do use cyblafb, Cyberblade/i1 support "
  1069. "will soon be removed from tridentfb!\n");
  1070. /* If PCI id is 0x9660 then further detect chip type */
  1071. if (chip_id == TGUI9660) {
  1072. outb(RevisionID, 0x3C4);
  1073. revision = inb(0x3C5);
  1074. switch (revision) {
  1075. case 0x22:
  1076. case 0x23:
  1077. chip_id = CYBER9397;
  1078. break;
  1079. case 0x2A:
  1080. chip_id = CYBER9397DVD;
  1081. break;
  1082. case 0x30:
  1083. case 0x33:
  1084. case 0x34:
  1085. case 0x35:
  1086. case 0x38:
  1087. case 0x3A:
  1088. case 0xB3:
  1089. chip_id = CYBER9385;
  1090. break;
  1091. case 0x40 ... 0x43:
  1092. chip_id = CYBER9382;
  1093. break;
  1094. case 0x4A:
  1095. chip_id = CYBER9388;
  1096. break;
  1097. default:
  1098. break;
  1099. }
  1100. }
  1101. chip3D = is3Dchip(chip_id);
  1102. chipcyber = iscyber(chip_id);
  1103. if (is_xp(chip_id)) {
  1104. acc = &accel_xp;
  1105. } else if (is_blade(chip_id)) {
  1106. acc = &accel_blade;
  1107. } else {
  1108. acc = &accel_image;
  1109. }
  1110. /* acceleration is on by default for 3D chips */
  1111. defaultaccel = chip3D && !noaccel;
  1112. /* setup MMIO region */
  1113. tridentfb_fix.mmio_start = pci_resource_start(dev, 1);
  1114. tridentfb_fix.mmio_len = chip3D ? 0x20000 : 0x10000;
  1115. if (!request_mem_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len, "tridentfb")) {
  1116. debug("request_region failed!\n");
  1117. return -1;
  1118. }
  1119. default_par->io_virt = ioremap_nocache(tridentfb_fix.mmio_start,
  1120. tridentfb_fix.mmio_len);
  1121. if (!default_par->io_virt) {
  1122. debug("ioremap failed\n");
  1123. err = -1;
  1124. goto out_unmap1;
  1125. }
  1126. enable_mmio();
  1127. /* setup framebuffer memory */
  1128. tridentfb_fix.smem_start = pci_resource_start(dev, 0);
  1129. tridentfb_fix.smem_len = get_memsize(default_par);
  1130. if (!request_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len, "tridentfb")) {
  1131. debug("request_mem_region failed!\n");
  1132. disable_mmio(info->par);
  1133. err = -1;
  1134. goto out_unmap1;
  1135. }
  1136. info->screen_base = ioremap_nocache(tridentfb_fix.smem_start,
  1137. tridentfb_fix.smem_len);
  1138. if (!info->screen_base) {
  1139. debug("ioremap failed\n");
  1140. err = -1;
  1141. goto out_unmap2;
  1142. }
  1143. output("%s board found\n", pci_name(dev));
  1144. displaytype = get_displaytype(default_par);
  1145. if (flatpanel)
  1146. nativex = get_nativex(default_par);
  1147. info->fix = tridentfb_fix;
  1148. info->fbops = &tridentfb_ops;
  1149. info->flags = FBINFO_DEFAULT | FBINFO_HWACCEL_YPAN;
  1150. #ifdef CONFIG_FB_TRIDENT_ACCEL
  1151. info->flags |= FBINFO_HWACCEL_COPYAREA | FBINFO_HWACCEL_FILLRECT;
  1152. #endif
  1153. info->pseudo_palette = pseudo_pal;
  1154. if (!fb_find_mode(&default_var, info,
  1155. mode_option, NULL, 0, NULL, bpp)) {
  1156. err = -EINVAL;
  1157. goto out_unmap2;
  1158. }
  1159. err = fb_alloc_cmap(&info->cmap, 256, 0);
  1160. if (err < 0)
  1161. goto out_unmap2;
  1162. if (defaultaccel && acc)
  1163. default_var.accel_flags |= FB_ACCELF_TEXT;
  1164. else
  1165. default_var.accel_flags &= ~FB_ACCELF_TEXT;
  1166. default_var.activate |= FB_ACTIVATE_NOW;
  1167. info->var = default_var;
  1168. info->device = &dev->dev;
  1169. if (register_framebuffer(info) < 0) {
  1170. printk(KERN_ERR "tridentfb: could not register Trident framebuffer\n");
  1171. fb_dealloc_cmap(&info->cmap);
  1172. err = -EINVAL;
  1173. goto out_unmap2;
  1174. }
  1175. output("fb%d: %s frame buffer device %dx%d-%dbpp\n",
  1176. info->node, info->fix.id, default_var.xres,
  1177. default_var.yres, default_var.bits_per_pixel);
  1178. pci_set_drvdata(dev, info);
  1179. return 0;
  1180. out_unmap2:
  1181. if (info->screen_base)
  1182. iounmap(info->screen_base);
  1183. release_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len);
  1184. disable_mmio(info->par);
  1185. out_unmap1:
  1186. if (default_par->io_virt)
  1187. iounmap(default_par->io_virt);
  1188. release_mem_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len);
  1189. framebuffer_release(info);
  1190. return err;
  1191. }
  1192. static void __devexit trident_pci_remove(struct pci_dev *dev)
  1193. {
  1194. struct fb_info *info = pci_get_drvdata(dev);
  1195. struct tridentfb_par *par = info->par;
  1196. unregister_framebuffer(info);
  1197. iounmap(par->io_virt);
  1198. iounmap(info->screen_base);
  1199. release_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len);
  1200. release_mem_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len);
  1201. pci_set_drvdata(dev, NULL);
  1202. framebuffer_release(info);
  1203. }
  1204. /* List of boards that we are trying to support */
  1205. static struct pci_device_id trident_devices[] = {
  1206. {PCI_VENDOR_ID_TRIDENT, BLADE3D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1207. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1208. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi7D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1209. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1210. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi1D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1211. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEAi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1212. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEAi1D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1213. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEE4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1214. {PCI_VENDOR_ID_TRIDENT, TGUI9660, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1215. {PCI_VENDOR_ID_TRIDENT, IMAGE975, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1216. {PCI_VENDOR_ID_TRIDENT, IMAGE985, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1217. {PCI_VENDOR_ID_TRIDENT, CYBER9320, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1218. {PCI_VENDOR_ID_TRIDENT, CYBER9388, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1219. {PCI_VENDOR_ID_TRIDENT, CYBER9520, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1220. {PCI_VENDOR_ID_TRIDENT, CYBER9525DVD, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1221. {PCI_VENDOR_ID_TRIDENT, CYBER9397, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1222. {PCI_VENDOR_ID_TRIDENT, CYBER9397DVD, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1223. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPAi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1224. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPm8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1225. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPm16, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1226. {0,}
  1227. };
  1228. MODULE_DEVICE_TABLE(pci, trident_devices);
  1229. static struct pci_driver tridentfb_pci_driver = {
  1230. .name = "tridentfb",
  1231. .id_table = trident_devices,
  1232. .probe = trident_pci_probe,
  1233. .remove = __devexit_p(trident_pci_remove)
  1234. };
  1235. /*
  1236. * Parse user specified options (`video=trident:')
  1237. * example:
  1238. * video=trident:800x600,bpp=16,noaccel
  1239. */
  1240. #ifndef MODULE
  1241. static int __init tridentfb_setup(char *options)
  1242. {
  1243. char *opt;
  1244. if (!options || !*options)
  1245. return 0;
  1246. while ((opt = strsep(&options, ",")) != NULL) {
  1247. if (!*opt)
  1248. continue;
  1249. if (!strncmp(opt, "noaccel", 7))
  1250. noaccel = 1;
  1251. else if (!strncmp(opt, "fp", 2))
  1252. displaytype = DISPLAY_FP;
  1253. else if (!strncmp(opt, "crt", 3))
  1254. displaytype = DISPLAY_CRT;
  1255. else if (!strncmp(opt, "bpp=", 4))
  1256. bpp = simple_strtoul(opt + 4, NULL, 0);
  1257. else if (!strncmp(opt, "center", 6))
  1258. center = 1;
  1259. else if (!strncmp(opt, "stretch", 7))
  1260. stretch = 1;
  1261. else if (!strncmp(opt, "memsize=", 8))
  1262. memsize = simple_strtoul(opt + 8, NULL, 0);
  1263. else if (!strncmp(opt, "memdiff=", 8))
  1264. memdiff = simple_strtoul(opt + 8, NULL, 0);
  1265. else if (!strncmp(opt, "nativex=", 8))
  1266. nativex = simple_strtoul(opt + 8, NULL, 0);
  1267. else
  1268. mode_option = opt;
  1269. }
  1270. return 0;
  1271. }
  1272. #endif
  1273. static int __init tridentfb_init(void)
  1274. {
  1275. #ifndef MODULE
  1276. char *option = NULL;
  1277. if (fb_get_options("tridentfb", &option))
  1278. return -ENODEV;
  1279. tridentfb_setup(option);
  1280. #endif
  1281. output("Trident framebuffer %s initializing\n", VERSION);
  1282. return pci_register_driver(&tridentfb_pci_driver);
  1283. }
  1284. static void __exit tridentfb_exit(void)
  1285. {
  1286. pci_unregister_driver(&tridentfb_pci_driver);
  1287. }
  1288. module_init(tridentfb_init);
  1289. module_exit(tridentfb_exit);
  1290. MODULE_AUTHOR("Jani Monoses <jani@iv.ro>");
  1291. MODULE_DESCRIPTION("Framebuffer driver for Trident cards");
  1292. MODULE_LICENSE("GPL");