nouveau_state.c 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244
  1. /*
  2. * Copyright 2005 Stephane Marchesin
  3. * Copyright 2008 Stuart Bennett
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  21. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  22. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. */
  25. #include <linux/swab.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "drm_sarea.h"
  30. #include "drm_crtc_helper.h"
  31. #include <linux/vgaarb.h>
  32. #include <linux/vga_switcheroo.h>
  33. #include "nouveau_drv.h"
  34. #include <nouveau_drm.h>
  35. #include "nouveau_agp.h"
  36. #include "nouveau_fbcon.h"
  37. #include <core/ramht.h>
  38. #include "nouveau_pm.h"
  39. #include "nv50_display.h"
  40. #include <engine/fifo.h>
  41. #include "nouveau_fence.h"
  42. #include "nouveau_software.h"
  43. static void nouveau_stub_takedown(struct drm_device *dev) {}
  44. static int nouveau_stub_init(struct drm_device *dev) { return 0; }
  45. static int nouveau_init_engine_ptrs(struct drm_device *dev)
  46. {
  47. struct drm_nouveau_private *dev_priv = dev->dev_private;
  48. struct nouveau_engine *engine = &dev_priv->engine;
  49. switch (dev_priv->chipset & 0xf0) {
  50. case 0x00:
  51. engine->instmem.init = nv04_instmem_init;
  52. engine->instmem.takedown = nv04_instmem_takedown;
  53. engine->instmem.suspend = nv04_instmem_suspend;
  54. engine->instmem.resume = nv04_instmem_resume;
  55. engine->instmem.get = nv04_instmem_get;
  56. engine->instmem.put = nv04_instmem_put;
  57. engine->instmem.map = nv04_instmem_map;
  58. engine->instmem.unmap = nv04_instmem_unmap;
  59. engine->instmem.flush = nv04_instmem_flush;
  60. engine->mc.init = nv04_mc_init;
  61. engine->mc.takedown = nv04_mc_takedown;
  62. engine->timer.init = nv04_timer_init;
  63. engine->timer.read = nv04_timer_read;
  64. engine->timer.takedown = nv04_timer_takedown;
  65. engine->fb.init = nv04_fb_init;
  66. engine->fb.takedown = nv04_fb_takedown;
  67. engine->display.early_init = nv04_display_early_init;
  68. engine->display.late_takedown = nv04_display_late_takedown;
  69. engine->display.create = nv04_display_create;
  70. engine->display.destroy = nv04_display_destroy;
  71. engine->display.init = nv04_display_init;
  72. engine->display.fini = nv04_display_fini;
  73. engine->pm.clocks_get = nv04_pm_clocks_get;
  74. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  75. engine->pm.clocks_set = nv04_pm_clocks_set;
  76. engine->vram.init = nv04_fb_vram_init;
  77. engine->vram.takedown = nouveau_stub_takedown;
  78. engine->vram.flags_valid = nouveau_mem_flags_valid;
  79. break;
  80. case 0x10:
  81. engine->instmem.init = nv04_instmem_init;
  82. engine->instmem.takedown = nv04_instmem_takedown;
  83. engine->instmem.suspend = nv04_instmem_suspend;
  84. engine->instmem.resume = nv04_instmem_resume;
  85. engine->instmem.get = nv04_instmem_get;
  86. engine->instmem.put = nv04_instmem_put;
  87. engine->instmem.map = nv04_instmem_map;
  88. engine->instmem.unmap = nv04_instmem_unmap;
  89. engine->instmem.flush = nv04_instmem_flush;
  90. engine->mc.init = nv04_mc_init;
  91. engine->mc.takedown = nv04_mc_takedown;
  92. engine->timer.init = nv04_timer_init;
  93. engine->timer.read = nv04_timer_read;
  94. engine->timer.takedown = nv04_timer_takedown;
  95. engine->fb.init = nv10_fb_init;
  96. engine->fb.takedown = nv10_fb_takedown;
  97. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  98. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  99. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  100. engine->display.early_init = nv04_display_early_init;
  101. engine->display.late_takedown = nv04_display_late_takedown;
  102. engine->display.create = nv04_display_create;
  103. engine->display.destroy = nv04_display_destroy;
  104. engine->display.init = nv04_display_init;
  105. engine->display.fini = nv04_display_fini;
  106. engine->pm.clocks_get = nv04_pm_clocks_get;
  107. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  108. engine->pm.clocks_set = nv04_pm_clocks_set;
  109. if (dev_priv->chipset == 0x1a ||
  110. dev_priv->chipset == 0x1f)
  111. engine->vram.init = nv1a_fb_vram_init;
  112. else
  113. engine->vram.init = nv10_fb_vram_init;
  114. engine->vram.takedown = nouveau_stub_takedown;
  115. engine->vram.flags_valid = nouveau_mem_flags_valid;
  116. break;
  117. case 0x20:
  118. engine->instmem.init = nv04_instmem_init;
  119. engine->instmem.takedown = nv04_instmem_takedown;
  120. engine->instmem.suspend = nv04_instmem_suspend;
  121. engine->instmem.resume = nv04_instmem_resume;
  122. engine->instmem.get = nv04_instmem_get;
  123. engine->instmem.put = nv04_instmem_put;
  124. engine->instmem.map = nv04_instmem_map;
  125. engine->instmem.unmap = nv04_instmem_unmap;
  126. engine->instmem.flush = nv04_instmem_flush;
  127. engine->mc.init = nv04_mc_init;
  128. engine->mc.takedown = nv04_mc_takedown;
  129. engine->timer.init = nv04_timer_init;
  130. engine->timer.read = nv04_timer_read;
  131. engine->timer.takedown = nv04_timer_takedown;
  132. engine->fb.init = nv20_fb_init;
  133. engine->fb.takedown = nv20_fb_takedown;
  134. engine->fb.init_tile_region = nv20_fb_init_tile_region;
  135. engine->fb.set_tile_region = nv20_fb_set_tile_region;
  136. engine->fb.free_tile_region = nv20_fb_free_tile_region;
  137. engine->display.early_init = nv04_display_early_init;
  138. engine->display.late_takedown = nv04_display_late_takedown;
  139. engine->display.create = nv04_display_create;
  140. engine->display.destroy = nv04_display_destroy;
  141. engine->display.init = nv04_display_init;
  142. engine->display.fini = nv04_display_fini;
  143. engine->pm.clocks_get = nv04_pm_clocks_get;
  144. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  145. engine->pm.clocks_set = nv04_pm_clocks_set;
  146. engine->vram.init = nv20_fb_vram_init;
  147. engine->vram.takedown = nouveau_stub_takedown;
  148. engine->vram.flags_valid = nouveau_mem_flags_valid;
  149. break;
  150. case 0x30:
  151. engine->instmem.init = nv04_instmem_init;
  152. engine->instmem.takedown = nv04_instmem_takedown;
  153. engine->instmem.suspend = nv04_instmem_suspend;
  154. engine->instmem.resume = nv04_instmem_resume;
  155. engine->instmem.get = nv04_instmem_get;
  156. engine->instmem.put = nv04_instmem_put;
  157. engine->instmem.map = nv04_instmem_map;
  158. engine->instmem.unmap = nv04_instmem_unmap;
  159. engine->instmem.flush = nv04_instmem_flush;
  160. engine->mc.init = nv04_mc_init;
  161. engine->mc.takedown = nv04_mc_takedown;
  162. engine->timer.init = nv04_timer_init;
  163. engine->timer.read = nv04_timer_read;
  164. engine->timer.takedown = nv04_timer_takedown;
  165. engine->fb.init = nv30_fb_init;
  166. engine->fb.takedown = nv30_fb_takedown;
  167. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  168. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  169. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  170. engine->display.early_init = nv04_display_early_init;
  171. engine->display.late_takedown = nv04_display_late_takedown;
  172. engine->display.create = nv04_display_create;
  173. engine->display.destroy = nv04_display_destroy;
  174. engine->display.init = nv04_display_init;
  175. engine->display.fini = nv04_display_fini;
  176. engine->pm.clocks_get = nv04_pm_clocks_get;
  177. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  178. engine->pm.clocks_set = nv04_pm_clocks_set;
  179. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  180. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  181. engine->vram.init = nv20_fb_vram_init;
  182. engine->vram.takedown = nouveau_stub_takedown;
  183. engine->vram.flags_valid = nouveau_mem_flags_valid;
  184. break;
  185. case 0x40:
  186. case 0x60:
  187. engine->instmem.init = nv04_instmem_init;
  188. engine->instmem.takedown = nv04_instmem_takedown;
  189. engine->instmem.suspend = nv04_instmem_suspend;
  190. engine->instmem.resume = nv04_instmem_resume;
  191. engine->instmem.get = nv04_instmem_get;
  192. engine->instmem.put = nv04_instmem_put;
  193. engine->instmem.map = nv04_instmem_map;
  194. engine->instmem.unmap = nv04_instmem_unmap;
  195. engine->instmem.flush = nv04_instmem_flush;
  196. engine->mc.init = nv40_mc_init;
  197. engine->mc.takedown = nv40_mc_takedown;
  198. engine->timer.init = nv04_timer_init;
  199. engine->timer.read = nv04_timer_read;
  200. engine->timer.takedown = nv04_timer_takedown;
  201. engine->fb.init = nv40_fb_init;
  202. engine->fb.takedown = nv40_fb_takedown;
  203. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  204. engine->fb.set_tile_region = nv40_fb_set_tile_region;
  205. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  206. engine->display.early_init = nv04_display_early_init;
  207. engine->display.late_takedown = nv04_display_late_takedown;
  208. engine->display.create = nv04_display_create;
  209. engine->display.destroy = nv04_display_destroy;
  210. engine->display.init = nv04_display_init;
  211. engine->display.fini = nv04_display_fini;
  212. engine->pm.clocks_get = nv40_pm_clocks_get;
  213. engine->pm.clocks_pre = nv40_pm_clocks_pre;
  214. engine->pm.clocks_set = nv40_pm_clocks_set;
  215. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  216. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  217. engine->pm.temp_get = nv40_temp_get;
  218. engine->pm.pwm_get = nv40_pm_pwm_get;
  219. engine->pm.pwm_set = nv40_pm_pwm_set;
  220. engine->vram.init = nv40_fb_vram_init;
  221. engine->vram.takedown = nouveau_stub_takedown;
  222. engine->vram.flags_valid = nouveau_mem_flags_valid;
  223. break;
  224. case 0x50:
  225. case 0x80: /* gotta love NVIDIA's consistency.. */
  226. case 0x90:
  227. case 0xa0:
  228. engine->instmem.init = nv50_instmem_init;
  229. engine->instmem.takedown = nv50_instmem_takedown;
  230. engine->instmem.suspend = nv50_instmem_suspend;
  231. engine->instmem.resume = nv50_instmem_resume;
  232. engine->instmem.get = nv50_instmem_get;
  233. engine->instmem.put = nv50_instmem_put;
  234. engine->instmem.map = nv50_instmem_map;
  235. engine->instmem.unmap = nv50_instmem_unmap;
  236. if (dev_priv->chipset == 0x50)
  237. engine->instmem.flush = nv50_instmem_flush;
  238. else
  239. engine->instmem.flush = nv84_instmem_flush;
  240. engine->mc.init = nv50_mc_init;
  241. engine->mc.takedown = nv50_mc_takedown;
  242. engine->timer.init = nv04_timer_init;
  243. engine->timer.read = nv04_timer_read;
  244. engine->timer.takedown = nv04_timer_takedown;
  245. engine->fb.init = nv50_fb_init;
  246. engine->fb.takedown = nv50_fb_takedown;
  247. engine->display.early_init = nv50_display_early_init;
  248. engine->display.late_takedown = nv50_display_late_takedown;
  249. engine->display.create = nv50_display_create;
  250. engine->display.destroy = nv50_display_destroy;
  251. engine->display.init = nv50_display_init;
  252. engine->display.fini = nv50_display_fini;
  253. switch (dev_priv->chipset) {
  254. case 0x84:
  255. case 0x86:
  256. case 0x92:
  257. case 0x94:
  258. case 0x96:
  259. case 0x98:
  260. case 0xa0:
  261. case 0xaa:
  262. case 0xac:
  263. case 0x50:
  264. engine->pm.clocks_get = nv50_pm_clocks_get;
  265. engine->pm.clocks_pre = nv50_pm_clocks_pre;
  266. engine->pm.clocks_set = nv50_pm_clocks_set;
  267. break;
  268. default:
  269. engine->pm.clocks_get = nva3_pm_clocks_get;
  270. engine->pm.clocks_pre = nva3_pm_clocks_pre;
  271. engine->pm.clocks_set = nva3_pm_clocks_set;
  272. break;
  273. }
  274. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  275. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  276. if (dev_priv->chipset >= 0x84)
  277. engine->pm.temp_get = nv84_temp_get;
  278. else
  279. engine->pm.temp_get = nv40_temp_get;
  280. engine->pm.pwm_get = nv50_pm_pwm_get;
  281. engine->pm.pwm_set = nv50_pm_pwm_set;
  282. engine->vram.init = nv50_vram_init;
  283. engine->vram.takedown = nv50_vram_fini;
  284. engine->vram.get = nv50_vram_new;
  285. engine->vram.put = nv50_vram_del;
  286. engine->vram.flags_valid = nv50_vram_flags_valid;
  287. break;
  288. case 0xc0:
  289. engine->instmem.init = nvc0_instmem_init;
  290. engine->instmem.takedown = nvc0_instmem_takedown;
  291. engine->instmem.suspend = nvc0_instmem_suspend;
  292. engine->instmem.resume = nvc0_instmem_resume;
  293. engine->instmem.get = nv50_instmem_get;
  294. engine->instmem.put = nv50_instmem_put;
  295. engine->instmem.map = nv50_instmem_map;
  296. engine->instmem.unmap = nv50_instmem_unmap;
  297. engine->instmem.flush = nv84_instmem_flush;
  298. engine->mc.init = nv50_mc_init;
  299. engine->mc.takedown = nv50_mc_takedown;
  300. engine->timer.init = nv04_timer_init;
  301. engine->timer.read = nv04_timer_read;
  302. engine->timer.takedown = nv04_timer_takedown;
  303. engine->fb.init = nvc0_fb_init;
  304. engine->fb.takedown = nvc0_fb_takedown;
  305. engine->display.early_init = nv50_display_early_init;
  306. engine->display.late_takedown = nv50_display_late_takedown;
  307. engine->display.create = nv50_display_create;
  308. engine->display.destroy = nv50_display_destroy;
  309. engine->display.init = nv50_display_init;
  310. engine->display.fini = nv50_display_fini;
  311. engine->vram.init = nvc0_vram_init;
  312. engine->vram.takedown = nv50_vram_fini;
  313. engine->vram.get = nvc0_vram_new;
  314. engine->vram.put = nv50_vram_del;
  315. engine->vram.flags_valid = nvc0_vram_flags_valid;
  316. engine->pm.temp_get = nv84_temp_get;
  317. engine->pm.clocks_get = nvc0_pm_clocks_get;
  318. engine->pm.clocks_pre = nvc0_pm_clocks_pre;
  319. engine->pm.clocks_set = nvc0_pm_clocks_set;
  320. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  321. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  322. engine->pm.pwm_get = nv50_pm_pwm_get;
  323. engine->pm.pwm_set = nv50_pm_pwm_set;
  324. break;
  325. case 0xd0:
  326. engine->instmem.init = nvc0_instmem_init;
  327. engine->instmem.takedown = nvc0_instmem_takedown;
  328. engine->instmem.suspend = nvc0_instmem_suspend;
  329. engine->instmem.resume = nvc0_instmem_resume;
  330. engine->instmem.get = nv50_instmem_get;
  331. engine->instmem.put = nv50_instmem_put;
  332. engine->instmem.map = nv50_instmem_map;
  333. engine->instmem.unmap = nv50_instmem_unmap;
  334. engine->instmem.flush = nv84_instmem_flush;
  335. engine->mc.init = nv50_mc_init;
  336. engine->mc.takedown = nv50_mc_takedown;
  337. engine->timer.init = nv04_timer_init;
  338. engine->timer.read = nv04_timer_read;
  339. engine->timer.takedown = nv04_timer_takedown;
  340. engine->fb.init = nvc0_fb_init;
  341. engine->fb.takedown = nvc0_fb_takedown;
  342. engine->display.early_init = nouveau_stub_init;
  343. engine->display.late_takedown = nouveau_stub_takedown;
  344. engine->display.create = nvd0_display_create;
  345. engine->display.destroy = nvd0_display_destroy;
  346. engine->display.init = nvd0_display_init;
  347. engine->display.fini = nvd0_display_fini;
  348. engine->vram.init = nvc0_vram_init;
  349. engine->vram.takedown = nv50_vram_fini;
  350. engine->vram.get = nvc0_vram_new;
  351. engine->vram.put = nv50_vram_del;
  352. engine->vram.flags_valid = nvc0_vram_flags_valid;
  353. engine->pm.temp_get = nv84_temp_get;
  354. engine->pm.clocks_get = nvc0_pm_clocks_get;
  355. engine->pm.clocks_pre = nvc0_pm_clocks_pre;
  356. engine->pm.clocks_set = nvc0_pm_clocks_set;
  357. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  358. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  359. break;
  360. case 0xe0:
  361. engine->instmem.init = nvc0_instmem_init;
  362. engine->instmem.takedown = nvc0_instmem_takedown;
  363. engine->instmem.suspend = nvc0_instmem_suspend;
  364. engine->instmem.resume = nvc0_instmem_resume;
  365. engine->instmem.get = nv50_instmem_get;
  366. engine->instmem.put = nv50_instmem_put;
  367. engine->instmem.map = nv50_instmem_map;
  368. engine->instmem.unmap = nv50_instmem_unmap;
  369. engine->instmem.flush = nv84_instmem_flush;
  370. engine->mc.init = nv50_mc_init;
  371. engine->mc.takedown = nv50_mc_takedown;
  372. engine->timer.init = nv04_timer_init;
  373. engine->timer.read = nv04_timer_read;
  374. engine->timer.takedown = nv04_timer_takedown;
  375. engine->fb.init = nvc0_fb_init;
  376. engine->fb.takedown = nvc0_fb_takedown;
  377. engine->display.early_init = nouveau_stub_init;
  378. engine->display.late_takedown = nouveau_stub_takedown;
  379. engine->display.create = nvd0_display_create;
  380. engine->display.destroy = nvd0_display_destroy;
  381. engine->display.init = nvd0_display_init;
  382. engine->display.fini = nvd0_display_fini;
  383. engine->vram.init = nvc0_vram_init;
  384. engine->vram.takedown = nv50_vram_fini;
  385. engine->vram.get = nvc0_vram_new;
  386. engine->vram.put = nv50_vram_del;
  387. engine->vram.flags_valid = nvc0_vram_flags_valid;
  388. break;
  389. default:
  390. NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
  391. return 1;
  392. }
  393. /* headless mode */
  394. if (nouveau_modeset == 2) {
  395. engine->display.early_init = nouveau_stub_init;
  396. engine->display.late_takedown = nouveau_stub_takedown;
  397. engine->display.create = nouveau_stub_init;
  398. engine->display.init = nouveau_stub_init;
  399. engine->display.destroy = nouveau_stub_takedown;
  400. }
  401. return 0;
  402. }
  403. static unsigned int
  404. nouveau_vga_set_decode(void *priv, bool state)
  405. {
  406. struct drm_device *dev = priv;
  407. struct drm_nouveau_private *dev_priv = dev->dev_private;
  408. if (dev_priv->chipset >= 0x40)
  409. nv_wr32(dev, 0x88054, state);
  410. else
  411. nv_wr32(dev, 0x1854, state);
  412. if (state)
  413. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  414. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  415. else
  416. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  417. }
  418. static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
  419. enum vga_switcheroo_state state)
  420. {
  421. struct drm_device *dev = pci_get_drvdata(pdev);
  422. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  423. if (state == VGA_SWITCHEROO_ON) {
  424. printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
  425. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  426. nouveau_pci_resume(pdev);
  427. drm_kms_helper_poll_enable(dev);
  428. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  429. } else {
  430. printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
  431. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  432. drm_kms_helper_poll_disable(dev);
  433. nouveau_switcheroo_optimus_dsm();
  434. nouveau_pci_suspend(pdev, pmm);
  435. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  436. }
  437. }
  438. static void nouveau_switcheroo_reprobe(struct pci_dev *pdev)
  439. {
  440. struct drm_device *dev = pci_get_drvdata(pdev);
  441. nouveau_fbcon_output_poll_changed(dev);
  442. }
  443. static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
  444. {
  445. struct drm_device *dev = pci_get_drvdata(pdev);
  446. bool can_switch;
  447. spin_lock(&dev->count_lock);
  448. can_switch = (dev->open_count == 0);
  449. spin_unlock(&dev->count_lock);
  450. return can_switch;
  451. }
  452. static void
  453. nouveau_card_channel_fini(struct drm_device *dev)
  454. {
  455. struct drm_nouveau_private *dev_priv = dev->dev_private;
  456. if (dev_priv->channel)
  457. nouveau_channel_put_unlocked(&dev_priv->channel);
  458. }
  459. static int
  460. nouveau_card_channel_init(struct drm_device *dev)
  461. {
  462. struct drm_nouveau_private *dev_priv = dev->dev_private;
  463. struct nouveau_channel *chan;
  464. int ret;
  465. ret = nouveau_channel_alloc(dev, &chan, NULL, NvDmaFB, NvDmaTT);
  466. dev_priv->channel = chan;
  467. if (ret)
  468. return ret;
  469. mutex_unlock(&dev_priv->channel->mutex);
  470. nouveau_bo_move_init(chan);
  471. return 0;
  472. }
  473. static const struct vga_switcheroo_client_ops nouveau_switcheroo_ops = {
  474. .set_gpu_state = nouveau_switcheroo_set_state,
  475. .reprobe = nouveau_switcheroo_reprobe,
  476. .can_switch = nouveau_switcheroo_can_switch,
  477. };
  478. int
  479. nouveau_card_init(struct drm_device *dev)
  480. {
  481. struct drm_nouveau_private *dev_priv = dev->dev_private;
  482. struct nouveau_engine *engine;
  483. int ret, e = 0;
  484. vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
  485. vga_switcheroo_register_client(dev->pdev, &nouveau_switcheroo_ops);
  486. /* Initialise internal driver API hooks */
  487. ret = nouveau_init_engine_ptrs(dev);
  488. if (ret)
  489. goto out;
  490. engine = &dev_priv->engine;
  491. spin_lock_init(&dev_priv->channels.lock);
  492. spin_lock_init(&dev_priv->tile.lock);
  493. spin_lock_init(&dev_priv->context_switch_lock);
  494. spin_lock_init(&dev_priv->vm_lock);
  495. /* Make sure the AGP controller is in a consistent state */
  496. nouveau_agp_reset(dev);
  497. /* Make the CRTCs and I2C buses accessible */
  498. ret = engine->display.early_init(dev);
  499. if (ret)
  500. goto out;
  501. /* Parse BIOS tables / Run init tables if card not POSTed */
  502. ret = nouveau_bios_init(dev);
  503. if (ret)
  504. goto out_display_early;
  505. /* workaround an odd issue on nvc1 by disabling the device's
  506. * nosnoop capability. hopefully won't cause issues until a
  507. * better fix is found - assuming there is one...
  508. */
  509. if (dev_priv->chipset == 0xc1) {
  510. nv_mask(dev, 0x00088080, 0x00000800, 0x00000000);
  511. }
  512. /* PMC */
  513. ret = engine->mc.init(dev);
  514. if (ret)
  515. goto out_bios;
  516. /* PTIMER */
  517. ret = engine->timer.init(dev);
  518. if (ret)
  519. goto out_mc;
  520. /* PFB */
  521. ret = engine->fb.init(dev);
  522. if (ret)
  523. goto out_timer;
  524. ret = engine->vram.init(dev);
  525. if (ret)
  526. goto out_fb;
  527. ret = nouveau_gpuobj_init(dev);
  528. if (ret)
  529. goto out_vram;
  530. ret = engine->instmem.init(dev);
  531. if (ret)
  532. goto out_gpuobj;
  533. ret = nouveau_mem_vram_init(dev);
  534. if (ret)
  535. goto out_instmem;
  536. ret = nouveau_mem_gart_init(dev);
  537. if (ret)
  538. goto out_ttmvram;
  539. if (!dev_priv->noaccel) {
  540. switch (dev_priv->card_type) {
  541. case NV_04:
  542. nv04_fifo_create(dev);
  543. break;
  544. case NV_10:
  545. case NV_20:
  546. case NV_30:
  547. if (dev_priv->chipset < 0x17)
  548. nv10_fifo_create(dev);
  549. else
  550. nv17_fifo_create(dev);
  551. break;
  552. case NV_40:
  553. nv40_fifo_create(dev);
  554. break;
  555. case NV_50:
  556. if (dev_priv->chipset == 0x50)
  557. nv50_fifo_create(dev);
  558. else
  559. nv84_fifo_create(dev);
  560. break;
  561. case NV_C0:
  562. case NV_D0:
  563. nvc0_fifo_create(dev);
  564. break;
  565. case NV_E0:
  566. nve0_fifo_create(dev);
  567. break;
  568. default:
  569. break;
  570. }
  571. switch (dev_priv->card_type) {
  572. case NV_04:
  573. nv04_fence_create(dev);
  574. break;
  575. case NV_10:
  576. case NV_20:
  577. case NV_30:
  578. case NV_40:
  579. case NV_50:
  580. if (dev_priv->chipset < 0x84)
  581. nv10_fence_create(dev);
  582. else
  583. nv84_fence_create(dev);
  584. break;
  585. case NV_C0:
  586. case NV_D0:
  587. case NV_E0:
  588. nvc0_fence_create(dev);
  589. break;
  590. default:
  591. break;
  592. }
  593. switch (dev_priv->card_type) {
  594. case NV_04:
  595. case NV_10:
  596. case NV_20:
  597. case NV_30:
  598. case NV_40:
  599. nv04_software_create(dev);
  600. break;
  601. case NV_50:
  602. nv50_software_create(dev);
  603. break;
  604. case NV_C0:
  605. case NV_D0:
  606. case NV_E0:
  607. nvc0_software_create(dev);
  608. break;
  609. default:
  610. break;
  611. }
  612. switch (dev_priv->card_type) {
  613. case NV_04:
  614. nv04_graph_create(dev);
  615. break;
  616. case NV_10:
  617. nv10_graph_create(dev);
  618. break;
  619. case NV_20:
  620. case NV_30:
  621. nv20_graph_create(dev);
  622. break;
  623. case NV_40:
  624. nv40_graph_create(dev);
  625. break;
  626. case NV_50:
  627. nv50_graph_create(dev);
  628. break;
  629. case NV_C0:
  630. case NV_D0:
  631. nvc0_graph_create(dev);
  632. break;
  633. case NV_E0:
  634. nve0_graph_create(dev);
  635. break;
  636. default:
  637. break;
  638. }
  639. switch (dev_priv->chipset) {
  640. case 0x84:
  641. case 0x86:
  642. case 0x92:
  643. case 0x94:
  644. case 0x96:
  645. case 0xa0:
  646. nv84_crypt_create(dev);
  647. break;
  648. case 0x98:
  649. case 0xaa:
  650. case 0xac:
  651. nv98_crypt_create(dev);
  652. break;
  653. }
  654. switch (dev_priv->card_type) {
  655. case NV_50:
  656. switch (dev_priv->chipset) {
  657. case 0xa3:
  658. case 0xa5:
  659. case 0xa8:
  660. nva3_copy_create(dev);
  661. break;
  662. }
  663. break;
  664. case NV_C0:
  665. if (!(nv_rd32(dev, 0x022500) & 0x00000200))
  666. nvc0_copy_create(dev, 1);
  667. case NV_D0:
  668. if (!(nv_rd32(dev, 0x022500) & 0x00000100))
  669. nvc0_copy_create(dev, 0);
  670. break;
  671. default:
  672. break;
  673. }
  674. if (dev_priv->chipset >= 0xa3 || dev_priv->chipset == 0x98) {
  675. nv84_bsp_create(dev);
  676. nv84_vp_create(dev);
  677. nv98_ppp_create(dev);
  678. } else
  679. if (dev_priv->chipset >= 0x84) {
  680. nv50_mpeg_create(dev);
  681. nv84_bsp_create(dev);
  682. nv84_vp_create(dev);
  683. } else
  684. if (dev_priv->chipset >= 0x50) {
  685. nv50_mpeg_create(dev);
  686. } else
  687. if (dev_priv->card_type == NV_40 ||
  688. dev_priv->chipset == 0x31 ||
  689. dev_priv->chipset == 0x34 ||
  690. dev_priv->chipset == 0x36) {
  691. nv31_mpeg_create(dev);
  692. }
  693. for (e = 0; e < NVOBJ_ENGINE_NR; e++) {
  694. if (dev_priv->eng[e]) {
  695. ret = dev_priv->eng[e]->init(dev, e);
  696. if (ret)
  697. goto out_engine;
  698. }
  699. }
  700. }
  701. ret = nouveau_irq_init(dev);
  702. if (ret)
  703. goto out_engine;
  704. ret = nouveau_display_create(dev);
  705. if (ret)
  706. goto out_irq;
  707. nouveau_backlight_init(dev);
  708. nouveau_pm_init(dev);
  709. if (dev_priv->eng[NVOBJ_ENGINE_GR]) {
  710. ret = nouveau_card_channel_init(dev);
  711. if (ret)
  712. goto out_pm;
  713. }
  714. if (dev->mode_config.num_crtc) {
  715. ret = nouveau_display_init(dev);
  716. if (ret)
  717. goto out_chan;
  718. nouveau_fbcon_init(dev);
  719. }
  720. return 0;
  721. out_chan:
  722. nouveau_card_channel_fini(dev);
  723. out_pm:
  724. nouveau_pm_fini(dev);
  725. nouveau_backlight_exit(dev);
  726. nouveau_display_destroy(dev);
  727. out_irq:
  728. nouveau_irq_fini(dev);
  729. out_engine:
  730. if (!dev_priv->noaccel) {
  731. for (e = e - 1; e >= 0; e--) {
  732. if (!dev_priv->eng[e])
  733. continue;
  734. dev_priv->eng[e]->fini(dev, e, false);
  735. dev_priv->eng[e]->destroy(dev,e );
  736. }
  737. }
  738. nouveau_mem_gart_fini(dev);
  739. out_ttmvram:
  740. nouveau_mem_vram_fini(dev);
  741. out_instmem:
  742. engine->instmem.takedown(dev);
  743. out_gpuobj:
  744. nouveau_gpuobj_takedown(dev);
  745. out_vram:
  746. engine->vram.takedown(dev);
  747. out_fb:
  748. engine->fb.takedown(dev);
  749. out_timer:
  750. engine->timer.takedown(dev);
  751. out_mc:
  752. engine->mc.takedown(dev);
  753. out_bios:
  754. nouveau_bios_takedown(dev);
  755. out_display_early:
  756. engine->display.late_takedown(dev);
  757. out:
  758. vga_switcheroo_unregister_client(dev->pdev);
  759. vga_client_register(dev->pdev, NULL, NULL, NULL);
  760. return ret;
  761. }
  762. static void nouveau_card_takedown(struct drm_device *dev)
  763. {
  764. struct drm_nouveau_private *dev_priv = dev->dev_private;
  765. struct nouveau_engine *engine = &dev_priv->engine;
  766. int e;
  767. if (dev->mode_config.num_crtc) {
  768. nouveau_fbcon_fini(dev);
  769. nouveau_display_fini(dev);
  770. }
  771. nouveau_card_channel_fini(dev);
  772. nouveau_pm_fini(dev);
  773. nouveau_backlight_exit(dev);
  774. nouveau_display_destroy(dev);
  775. if (!dev_priv->noaccel) {
  776. for (e = NVOBJ_ENGINE_NR - 1; e >= 0; e--) {
  777. if (dev_priv->eng[e]) {
  778. dev_priv->eng[e]->fini(dev, e, false);
  779. dev_priv->eng[e]->destroy(dev,e );
  780. }
  781. }
  782. }
  783. if (dev_priv->vga_ram) {
  784. nouveau_bo_unpin(dev_priv->vga_ram);
  785. nouveau_bo_ref(NULL, &dev_priv->vga_ram);
  786. }
  787. mutex_lock(&dev->struct_mutex);
  788. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
  789. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
  790. mutex_unlock(&dev->struct_mutex);
  791. nouveau_mem_gart_fini(dev);
  792. nouveau_mem_vram_fini(dev);
  793. engine->instmem.takedown(dev);
  794. nouveau_gpuobj_takedown(dev);
  795. engine->vram.takedown(dev);
  796. engine->fb.takedown(dev);
  797. engine->timer.takedown(dev);
  798. engine->mc.takedown(dev);
  799. nouveau_bios_takedown(dev);
  800. engine->display.late_takedown(dev);
  801. nouveau_irq_fini(dev);
  802. vga_switcheroo_unregister_client(dev->pdev);
  803. vga_client_register(dev->pdev, NULL, NULL, NULL);
  804. }
  805. int
  806. nouveau_open(struct drm_device *dev, struct drm_file *file_priv)
  807. {
  808. struct drm_nouveau_private *dev_priv = dev->dev_private;
  809. struct nouveau_fpriv *fpriv;
  810. int ret;
  811. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  812. if (unlikely(!fpriv))
  813. return -ENOMEM;
  814. spin_lock_init(&fpriv->lock);
  815. INIT_LIST_HEAD(&fpriv->channels);
  816. if (dev_priv->card_type == NV_50) {
  817. ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0020000000ULL,
  818. &fpriv->vm);
  819. if (ret) {
  820. kfree(fpriv);
  821. return ret;
  822. }
  823. } else
  824. if (dev_priv->card_type >= NV_C0) {
  825. ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0008000000ULL,
  826. &fpriv->vm);
  827. if (ret) {
  828. kfree(fpriv);
  829. return ret;
  830. }
  831. }
  832. file_priv->driver_priv = fpriv;
  833. return 0;
  834. }
  835. /* here a client dies, release the stuff that was allocated for its
  836. * file_priv */
  837. void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
  838. {
  839. nouveau_channel_cleanup(dev, file_priv);
  840. }
  841. void
  842. nouveau_postclose(struct drm_device *dev, struct drm_file *file_priv)
  843. {
  844. struct nouveau_fpriv *fpriv = nouveau_fpriv(file_priv);
  845. nouveau_vm_ref(NULL, &fpriv->vm, NULL);
  846. kfree(fpriv);
  847. }
  848. /* first module load, setup the mmio/fb mapping */
  849. /* KMS: we need mmio at load time, not when the first drm client opens. */
  850. int nouveau_firstopen(struct drm_device *dev)
  851. {
  852. return 0;
  853. }
  854. /* if we have an OF card, copy vbios to RAMIN */
  855. static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
  856. {
  857. #if defined(__powerpc__)
  858. int size, i;
  859. const uint32_t *bios;
  860. struct device_node *dn = pci_device_to_OF_node(dev->pdev);
  861. if (!dn) {
  862. NV_INFO(dev, "Unable to get the OF node\n");
  863. return;
  864. }
  865. bios = of_get_property(dn, "NVDA,BMP", &size);
  866. if (bios) {
  867. for (i = 0; i < size; i += 4)
  868. nv_wi32(dev, i, bios[i/4]);
  869. NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
  870. } else {
  871. NV_INFO(dev, "Unable to get the OF bios\n");
  872. }
  873. #endif
  874. }
  875. static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
  876. {
  877. struct pci_dev *pdev = dev->pdev;
  878. struct apertures_struct *aper = alloc_apertures(3);
  879. if (!aper)
  880. return NULL;
  881. aper->ranges[0].base = pci_resource_start(pdev, 1);
  882. aper->ranges[0].size = pci_resource_len(pdev, 1);
  883. aper->count = 1;
  884. if (pci_resource_len(pdev, 2)) {
  885. aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
  886. aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
  887. aper->count++;
  888. }
  889. if (pci_resource_len(pdev, 3)) {
  890. aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
  891. aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
  892. aper->count++;
  893. }
  894. return aper;
  895. }
  896. static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
  897. {
  898. struct drm_nouveau_private *dev_priv = dev->dev_private;
  899. bool primary = false;
  900. dev_priv->apertures = nouveau_get_apertures(dev);
  901. if (!dev_priv->apertures)
  902. return -ENOMEM;
  903. #ifdef CONFIG_X86
  904. primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  905. #endif
  906. remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
  907. return 0;
  908. }
  909. void *
  910. nouveau_newpriv(struct drm_device *dev)
  911. {
  912. struct drm_nouveau_private *dev_priv = dev->dev_private;
  913. return dev_priv->newpriv;
  914. }
  915. int nouveau_load(struct drm_device *dev, unsigned long flags)
  916. {
  917. struct drm_nouveau_private *dev_priv;
  918. uint32_t reg0 = ~0, strap;
  919. int ret;
  920. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  921. if (!dev_priv) {
  922. ret = -ENOMEM;
  923. goto err_out;
  924. }
  925. dev_priv->newpriv = dev->dev_private;
  926. dev->dev_private = dev_priv;
  927. dev_priv->dev = dev;
  928. dev_priv->flags = flags & NOUVEAU_FLAGS;
  929. NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
  930. dev->pci_vendor, dev->pci_device, dev->pdev->class);
  931. /* determine chipset and derive architecture from it */
  932. reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
  933. if ((reg0 & 0x0f000000) > 0) {
  934. dev_priv->chipset = (reg0 & 0xff00000) >> 20;
  935. switch (dev_priv->chipset & 0xf0) {
  936. case 0x10:
  937. case 0x20:
  938. case 0x30:
  939. dev_priv->card_type = dev_priv->chipset & 0xf0;
  940. break;
  941. case 0x40:
  942. case 0x60:
  943. dev_priv->card_type = NV_40;
  944. break;
  945. case 0x50:
  946. case 0x80:
  947. case 0x90:
  948. case 0xa0:
  949. dev_priv->card_type = NV_50;
  950. break;
  951. case 0xc0:
  952. dev_priv->card_type = NV_C0;
  953. break;
  954. case 0xd0:
  955. dev_priv->card_type = NV_D0;
  956. break;
  957. case 0xe0:
  958. dev_priv->card_type = NV_E0;
  959. break;
  960. default:
  961. break;
  962. }
  963. } else
  964. if ((reg0 & 0xff00fff0) == 0x20004000) {
  965. if (reg0 & 0x00f00000)
  966. dev_priv->chipset = 0x05;
  967. else
  968. dev_priv->chipset = 0x04;
  969. dev_priv->card_type = NV_04;
  970. }
  971. if (!dev_priv->card_type) {
  972. NV_ERROR(dev, "unsupported chipset 0x%08x\n", reg0);
  973. ret = -EINVAL;
  974. goto err_priv;
  975. }
  976. NV_INFO(dev, "Detected an NV%02x generation card (0x%08x)\n",
  977. dev_priv->card_type, reg0);
  978. /* determine frequency of timing crystal */
  979. strap = nv_rd32(dev, 0x101000);
  980. if ( dev_priv->chipset < 0x17 ||
  981. (dev_priv->chipset >= 0x20 && dev_priv->chipset <= 0x25))
  982. strap &= 0x00000040;
  983. else
  984. strap &= 0x00400040;
  985. switch (strap) {
  986. case 0x00000000: dev_priv->crystal = 13500; break;
  987. case 0x00000040: dev_priv->crystal = 14318; break;
  988. case 0x00400000: dev_priv->crystal = 27000; break;
  989. case 0x00400040: dev_priv->crystal = 25000; break;
  990. }
  991. NV_DEBUG(dev, "crystal freq: %dKHz\n", dev_priv->crystal);
  992. /* Determine whether we'll attempt acceleration or not, some
  993. * cards are disabled by default here due to them being known
  994. * non-functional, or never been tested due to lack of hw.
  995. */
  996. dev_priv->noaccel = !!nouveau_noaccel;
  997. if (nouveau_noaccel == -1) {
  998. switch (dev_priv->chipset) {
  999. case 0xd9: /* known broken */
  1000. case 0xe4: /* needs binary driver firmware */
  1001. case 0xe7: /* needs binary driver firmware */
  1002. NV_INFO(dev, "acceleration disabled by default, pass "
  1003. "noaccel=0 to force enable\n");
  1004. dev_priv->noaccel = true;
  1005. break;
  1006. default:
  1007. dev_priv->noaccel = false;
  1008. break;
  1009. }
  1010. }
  1011. ret = nouveau_remove_conflicting_drivers(dev);
  1012. if (ret)
  1013. goto err_priv;
  1014. /* Map PRAMIN BAR, or on older cards, the aperture within BAR0 */
  1015. if (dev_priv->card_type >= NV_40) {
  1016. int ramin_bar = 2;
  1017. if (pci_resource_len(dev->pdev, ramin_bar) == 0)
  1018. ramin_bar = 3;
  1019. dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
  1020. dev_priv->ramin =
  1021. ioremap(pci_resource_start(dev->pdev, ramin_bar),
  1022. dev_priv->ramin_size);
  1023. if (!dev_priv->ramin) {
  1024. NV_ERROR(dev, "Failed to map PRAMIN BAR\n");
  1025. ret = -ENOMEM;
  1026. goto err_priv;
  1027. }
  1028. } else {
  1029. dev_priv->ramin_size = 1 * 1024 * 1024;
  1030. dev_priv->ramin = ioremap(pci_resource_start(dev->pdev, 0),
  1031. dev_priv->ramin_size);
  1032. if (!dev_priv->ramin) {
  1033. NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
  1034. ret = -ENOMEM;
  1035. goto err_priv;
  1036. }
  1037. }
  1038. nouveau_OF_copy_vbios_to_ramin(dev);
  1039. /* Special flags */
  1040. if (dev->pci_device == 0x01a0)
  1041. dev_priv->flags |= NV_NFORCE;
  1042. else if (dev->pci_device == 0x01f0)
  1043. dev_priv->flags |= NV_NFORCE2;
  1044. /* For kernel modesetting, init card now and bring up fbcon */
  1045. ret = nouveau_card_init(dev);
  1046. if (ret)
  1047. goto err_ramin;
  1048. return 0;
  1049. err_ramin:
  1050. iounmap(dev_priv->ramin);
  1051. err_priv:
  1052. dev->dev_private = dev_priv->newpriv;
  1053. kfree(dev_priv);
  1054. err_out:
  1055. return ret;
  1056. }
  1057. void nouveau_lastclose(struct drm_device *dev)
  1058. {
  1059. vga_switcheroo_process_delayed_switch();
  1060. }
  1061. int nouveau_unload(struct drm_device *dev)
  1062. {
  1063. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1064. nouveau_card_takedown(dev);
  1065. iounmap(dev_priv->ramin);
  1066. dev->dev_private = dev_priv->newpriv;
  1067. kfree(dev_priv);
  1068. return 0;
  1069. }
  1070. /* Wait until (value(reg) & mask) == val, up until timeout has hit */
  1071. bool
  1072. nouveau_wait_eq(struct drm_device *dev, uint64_t timeout,
  1073. uint32_t reg, uint32_t mask, uint32_t val)
  1074. {
  1075. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1076. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1077. uint64_t start = ptimer->read(dev);
  1078. do {
  1079. if ((nv_rd32(dev, reg) & mask) == val)
  1080. return true;
  1081. } while (ptimer->read(dev) - start < timeout);
  1082. return false;
  1083. }
  1084. /* Wait until (value(reg) & mask) != val, up until timeout has hit */
  1085. bool
  1086. nouveau_wait_ne(struct drm_device *dev, uint64_t timeout,
  1087. uint32_t reg, uint32_t mask, uint32_t val)
  1088. {
  1089. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1090. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1091. uint64_t start = ptimer->read(dev);
  1092. do {
  1093. if ((nv_rd32(dev, reg) & mask) != val)
  1094. return true;
  1095. } while (ptimer->read(dev) - start < timeout);
  1096. return false;
  1097. }
  1098. /* Wait until cond(data) == true, up until timeout has hit */
  1099. bool
  1100. nouveau_wait_cb(struct drm_device *dev, u64 timeout,
  1101. bool (*cond)(void *), void *data)
  1102. {
  1103. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1104. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1105. u64 start = ptimer->read(dev);
  1106. do {
  1107. if (cond(data) == true)
  1108. return true;
  1109. } while (ptimer->read(dev) - start < timeout);
  1110. return false;
  1111. }
  1112. /* Waits for PGRAPH to go completely idle */
  1113. bool nouveau_wait_for_idle(struct drm_device *dev)
  1114. {
  1115. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1116. uint32_t mask = ~0;
  1117. if (dev_priv->card_type == NV_40)
  1118. mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
  1119. if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
  1120. NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
  1121. nv_rd32(dev, NV04_PGRAPH_STATUS));
  1122. return false;
  1123. }
  1124. return true;
  1125. }