sdhci.c 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736
  1. /*
  2. * linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
  3. *
  4. * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or (at
  9. * your option) any later version.
  10. *
  11. * Thanks to the following companies for their support:
  12. *
  13. * - JMicron (hardware and technical support)
  14. */
  15. #include <linux/delay.h>
  16. #include <linux/highmem.h>
  17. #include <linux/pci.h>
  18. #include <linux/dma-mapping.h>
  19. #include <linux/scatterlist.h>
  20. #include <linux/leds.h>
  21. #include <linux/mmc/host.h>
  22. #include "sdhci.h"
  23. #define DRIVER_NAME "sdhci"
  24. #define DBG(f, x...) \
  25. pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
  26. static unsigned int debug_quirks = 0;
  27. /*
  28. * Different quirks to handle when the hardware deviates from a strict
  29. * interpretation of the SDHCI specification.
  30. */
  31. /* Controller doesn't honor resets unless we touch the clock register */
  32. #define SDHCI_QUIRK_CLOCK_BEFORE_RESET (1<<0)
  33. /* Controller has bad caps bits, but really supports DMA */
  34. #define SDHCI_QUIRK_FORCE_DMA (1<<1)
  35. /* Controller doesn't like to be reset when there is no card inserted. */
  36. #define SDHCI_QUIRK_NO_CARD_NO_RESET (1<<2)
  37. /* Controller doesn't like clearing the power reg before a change */
  38. #define SDHCI_QUIRK_SINGLE_POWER_WRITE (1<<3)
  39. /* Controller has flaky internal state so reset it on each ios change */
  40. #define SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS (1<<4)
  41. /* Controller has an unusable DMA engine */
  42. #define SDHCI_QUIRK_BROKEN_DMA (1<<5)
  43. /* Controller can only DMA from 32-bit aligned addresses */
  44. #define SDHCI_QUIRK_32BIT_DMA_ADDR (1<<6)
  45. /* Controller can only DMA chunk sizes that are a multiple of 32 bits */
  46. #define SDHCI_QUIRK_32BIT_DMA_SIZE (1<<7)
  47. /* Controller needs to be reset after each request to stay stable */
  48. #define SDHCI_QUIRK_RESET_AFTER_REQUEST (1<<8)
  49. /* Controller needs voltage and power writes to happen separately */
  50. #define SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER (1<<9)
  51. static const struct pci_device_id pci_ids[] __devinitdata = {
  52. {
  53. .vendor = PCI_VENDOR_ID_RICOH,
  54. .device = PCI_DEVICE_ID_RICOH_R5C822,
  55. .subvendor = PCI_VENDOR_ID_IBM,
  56. .subdevice = PCI_ANY_ID,
  57. .driver_data = SDHCI_QUIRK_CLOCK_BEFORE_RESET |
  58. SDHCI_QUIRK_FORCE_DMA,
  59. },
  60. {
  61. .vendor = PCI_VENDOR_ID_RICOH,
  62. .device = PCI_DEVICE_ID_RICOH_R5C822,
  63. .subvendor = PCI_VENDOR_ID_SAMSUNG,
  64. .subdevice = PCI_ANY_ID,
  65. .driver_data = SDHCI_QUIRK_FORCE_DMA |
  66. SDHCI_QUIRK_NO_CARD_NO_RESET,
  67. },
  68. {
  69. .vendor = PCI_VENDOR_ID_RICOH,
  70. .device = PCI_DEVICE_ID_RICOH_R5C822,
  71. .subvendor = PCI_ANY_ID,
  72. .subdevice = PCI_ANY_ID,
  73. .driver_data = SDHCI_QUIRK_FORCE_DMA,
  74. },
  75. {
  76. .vendor = PCI_VENDOR_ID_TI,
  77. .device = PCI_DEVICE_ID_TI_XX21_XX11_SD,
  78. .subvendor = PCI_ANY_ID,
  79. .subdevice = PCI_ANY_ID,
  80. .driver_data = SDHCI_QUIRK_FORCE_DMA,
  81. },
  82. {
  83. .vendor = PCI_VENDOR_ID_ENE,
  84. .device = PCI_DEVICE_ID_ENE_CB712_SD,
  85. .subvendor = PCI_ANY_ID,
  86. .subdevice = PCI_ANY_ID,
  87. .driver_data = SDHCI_QUIRK_SINGLE_POWER_WRITE |
  88. SDHCI_QUIRK_BROKEN_DMA,
  89. },
  90. {
  91. .vendor = PCI_VENDOR_ID_ENE,
  92. .device = PCI_DEVICE_ID_ENE_CB712_SD_2,
  93. .subvendor = PCI_ANY_ID,
  94. .subdevice = PCI_ANY_ID,
  95. .driver_data = SDHCI_QUIRK_SINGLE_POWER_WRITE |
  96. SDHCI_QUIRK_BROKEN_DMA,
  97. },
  98. {
  99. .vendor = PCI_VENDOR_ID_ENE,
  100. .device = PCI_DEVICE_ID_ENE_CB714_SD,
  101. .subvendor = PCI_ANY_ID,
  102. .subdevice = PCI_ANY_ID,
  103. .driver_data = SDHCI_QUIRK_SINGLE_POWER_WRITE |
  104. SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS,
  105. },
  106. {
  107. .vendor = PCI_VENDOR_ID_ENE,
  108. .device = PCI_DEVICE_ID_ENE_CB714_SD_2,
  109. .subvendor = PCI_ANY_ID,
  110. .subdevice = PCI_ANY_ID,
  111. .driver_data = SDHCI_QUIRK_SINGLE_POWER_WRITE |
  112. SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS,
  113. },
  114. {
  115. .vendor = PCI_VENDOR_ID_MARVELL,
  116. .device = PCI_DEVICE_ID_MARVELL_CAFE_SD,
  117. .subvendor = PCI_ANY_ID,
  118. .subdevice = PCI_ANY_ID,
  119. .driver_data = SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER,
  120. },
  121. {
  122. .vendor = PCI_VENDOR_ID_JMICRON,
  123. .device = PCI_DEVICE_ID_JMICRON_JMB38X_SD,
  124. .subvendor = PCI_ANY_ID,
  125. .subdevice = PCI_ANY_ID,
  126. .driver_data = SDHCI_QUIRK_32BIT_DMA_ADDR |
  127. SDHCI_QUIRK_32BIT_DMA_SIZE |
  128. SDHCI_QUIRK_RESET_AFTER_REQUEST,
  129. },
  130. { /* Generic SD host controller */
  131. PCI_DEVICE_CLASS((PCI_CLASS_SYSTEM_SDHCI << 8), 0xFFFF00)
  132. },
  133. { /* end: all zeroes */ },
  134. };
  135. MODULE_DEVICE_TABLE(pci, pci_ids);
  136. static void sdhci_prepare_data(struct sdhci_host *, struct mmc_data *);
  137. static void sdhci_finish_data(struct sdhci_host *);
  138. static void sdhci_send_command(struct sdhci_host *, struct mmc_command *);
  139. static void sdhci_finish_command(struct sdhci_host *);
  140. static void sdhci_dumpregs(struct sdhci_host *host)
  141. {
  142. printk(KERN_DEBUG DRIVER_NAME ": ============== REGISTER DUMP ==============\n");
  143. printk(KERN_DEBUG DRIVER_NAME ": Sys addr: 0x%08x | Version: 0x%08x\n",
  144. readl(host->ioaddr + SDHCI_DMA_ADDRESS),
  145. readw(host->ioaddr + SDHCI_HOST_VERSION));
  146. printk(KERN_DEBUG DRIVER_NAME ": Blk size: 0x%08x | Blk cnt: 0x%08x\n",
  147. readw(host->ioaddr + SDHCI_BLOCK_SIZE),
  148. readw(host->ioaddr + SDHCI_BLOCK_COUNT));
  149. printk(KERN_DEBUG DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
  150. readl(host->ioaddr + SDHCI_ARGUMENT),
  151. readw(host->ioaddr + SDHCI_TRANSFER_MODE));
  152. printk(KERN_DEBUG DRIVER_NAME ": Present: 0x%08x | Host ctl: 0x%08x\n",
  153. readl(host->ioaddr + SDHCI_PRESENT_STATE),
  154. readb(host->ioaddr + SDHCI_HOST_CONTROL));
  155. printk(KERN_DEBUG DRIVER_NAME ": Power: 0x%08x | Blk gap: 0x%08x\n",
  156. readb(host->ioaddr + SDHCI_POWER_CONTROL),
  157. readb(host->ioaddr + SDHCI_BLOCK_GAP_CONTROL));
  158. printk(KERN_DEBUG DRIVER_NAME ": Wake-up: 0x%08x | Clock: 0x%08x\n",
  159. readb(host->ioaddr + SDHCI_WAKE_UP_CONTROL),
  160. readw(host->ioaddr + SDHCI_CLOCK_CONTROL));
  161. printk(KERN_DEBUG DRIVER_NAME ": Timeout: 0x%08x | Int stat: 0x%08x\n",
  162. readb(host->ioaddr + SDHCI_TIMEOUT_CONTROL),
  163. readl(host->ioaddr + SDHCI_INT_STATUS));
  164. printk(KERN_DEBUG DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
  165. readl(host->ioaddr + SDHCI_INT_ENABLE),
  166. readl(host->ioaddr + SDHCI_SIGNAL_ENABLE));
  167. printk(KERN_DEBUG DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
  168. readw(host->ioaddr + SDHCI_ACMD12_ERR),
  169. readw(host->ioaddr + SDHCI_SLOT_INT_STATUS));
  170. printk(KERN_DEBUG DRIVER_NAME ": Caps: 0x%08x | Max curr: 0x%08x\n",
  171. readl(host->ioaddr + SDHCI_CAPABILITIES),
  172. readl(host->ioaddr + SDHCI_MAX_CURRENT));
  173. printk(KERN_DEBUG DRIVER_NAME ": ===========================================\n");
  174. }
  175. /*****************************************************************************\
  176. * *
  177. * Low level functions *
  178. * *
  179. \*****************************************************************************/
  180. static void sdhci_reset(struct sdhci_host *host, u8 mask)
  181. {
  182. unsigned long timeout;
  183. if (host->chip->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
  184. if (!(readl(host->ioaddr + SDHCI_PRESENT_STATE) &
  185. SDHCI_CARD_PRESENT))
  186. return;
  187. }
  188. writeb(mask, host->ioaddr + SDHCI_SOFTWARE_RESET);
  189. if (mask & SDHCI_RESET_ALL)
  190. host->clock = 0;
  191. /* Wait max 100 ms */
  192. timeout = 100;
  193. /* hw clears the bit when it's done */
  194. while (readb(host->ioaddr + SDHCI_SOFTWARE_RESET) & mask) {
  195. if (timeout == 0) {
  196. printk(KERN_ERR "%s: Reset 0x%x never completed.\n",
  197. mmc_hostname(host->mmc), (int)mask);
  198. sdhci_dumpregs(host);
  199. return;
  200. }
  201. timeout--;
  202. mdelay(1);
  203. }
  204. }
  205. static void sdhci_init(struct sdhci_host *host)
  206. {
  207. u32 intmask;
  208. sdhci_reset(host, SDHCI_RESET_ALL);
  209. intmask = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
  210. SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_INDEX |
  211. SDHCI_INT_END_BIT | SDHCI_INT_CRC | SDHCI_INT_TIMEOUT |
  212. SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT |
  213. SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL |
  214. SDHCI_INT_DMA_END | SDHCI_INT_DATA_END | SDHCI_INT_RESPONSE;
  215. writel(intmask, host->ioaddr + SDHCI_INT_ENABLE);
  216. writel(intmask, host->ioaddr + SDHCI_SIGNAL_ENABLE);
  217. }
  218. static void sdhci_activate_led(struct sdhci_host *host)
  219. {
  220. u8 ctrl;
  221. ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
  222. ctrl |= SDHCI_CTRL_LED;
  223. writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
  224. }
  225. static void sdhci_deactivate_led(struct sdhci_host *host)
  226. {
  227. u8 ctrl;
  228. ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
  229. ctrl &= ~SDHCI_CTRL_LED;
  230. writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
  231. }
  232. #ifdef CONFIG_LEDS_CLASS
  233. static void sdhci_led_control(struct led_classdev *led,
  234. enum led_brightness brightness)
  235. {
  236. struct sdhci_host *host = container_of(led, struct sdhci_host, led);
  237. unsigned long flags;
  238. spin_lock_irqsave(&host->lock, flags);
  239. if (brightness == LED_OFF)
  240. sdhci_deactivate_led(host);
  241. else
  242. sdhci_activate_led(host);
  243. spin_unlock_irqrestore(&host->lock, flags);
  244. }
  245. #endif
  246. /*****************************************************************************\
  247. * *
  248. * Core functions *
  249. * *
  250. \*****************************************************************************/
  251. static inline char* sdhci_sg_to_buffer(struct sdhci_host* host)
  252. {
  253. return sg_virt(host->cur_sg);
  254. }
  255. static inline int sdhci_next_sg(struct sdhci_host* host)
  256. {
  257. /*
  258. * Skip to next SG entry.
  259. */
  260. host->cur_sg++;
  261. host->num_sg--;
  262. /*
  263. * Any entries left?
  264. */
  265. if (host->num_sg > 0) {
  266. host->offset = 0;
  267. host->remain = host->cur_sg->length;
  268. }
  269. return host->num_sg;
  270. }
  271. static void sdhci_read_block_pio(struct sdhci_host *host)
  272. {
  273. int blksize, chunk_remain;
  274. u32 data;
  275. char *buffer;
  276. int size;
  277. DBG("PIO reading\n");
  278. blksize = host->data->blksz;
  279. chunk_remain = 0;
  280. data = 0;
  281. buffer = sdhci_sg_to_buffer(host) + host->offset;
  282. while (blksize) {
  283. if (chunk_remain == 0) {
  284. data = readl(host->ioaddr + SDHCI_BUFFER);
  285. chunk_remain = min(blksize, 4);
  286. }
  287. size = min(host->remain, chunk_remain);
  288. chunk_remain -= size;
  289. blksize -= size;
  290. host->offset += size;
  291. host->remain -= size;
  292. while (size) {
  293. *buffer = data & 0xFF;
  294. buffer++;
  295. data >>= 8;
  296. size--;
  297. }
  298. if (host->remain == 0) {
  299. if (sdhci_next_sg(host) == 0) {
  300. BUG_ON(blksize != 0);
  301. return;
  302. }
  303. buffer = sdhci_sg_to_buffer(host);
  304. }
  305. }
  306. }
  307. static void sdhci_write_block_pio(struct sdhci_host *host)
  308. {
  309. int blksize, chunk_remain;
  310. u32 data;
  311. char *buffer;
  312. int bytes, size;
  313. DBG("PIO writing\n");
  314. blksize = host->data->blksz;
  315. chunk_remain = 4;
  316. data = 0;
  317. bytes = 0;
  318. buffer = sdhci_sg_to_buffer(host) + host->offset;
  319. while (blksize) {
  320. size = min(host->remain, chunk_remain);
  321. chunk_remain -= size;
  322. blksize -= size;
  323. host->offset += size;
  324. host->remain -= size;
  325. while (size) {
  326. data >>= 8;
  327. data |= (u32)*buffer << 24;
  328. buffer++;
  329. size--;
  330. }
  331. if (chunk_remain == 0) {
  332. writel(data, host->ioaddr + SDHCI_BUFFER);
  333. chunk_remain = min(blksize, 4);
  334. }
  335. if (host->remain == 0) {
  336. if (sdhci_next_sg(host) == 0) {
  337. BUG_ON(blksize != 0);
  338. return;
  339. }
  340. buffer = sdhci_sg_to_buffer(host);
  341. }
  342. }
  343. }
  344. static void sdhci_transfer_pio(struct sdhci_host *host)
  345. {
  346. u32 mask;
  347. BUG_ON(!host->data);
  348. if (host->num_sg == 0)
  349. return;
  350. if (host->data->flags & MMC_DATA_READ)
  351. mask = SDHCI_DATA_AVAILABLE;
  352. else
  353. mask = SDHCI_SPACE_AVAILABLE;
  354. while (readl(host->ioaddr + SDHCI_PRESENT_STATE) & mask) {
  355. if (host->data->flags & MMC_DATA_READ)
  356. sdhci_read_block_pio(host);
  357. else
  358. sdhci_write_block_pio(host);
  359. if (host->num_sg == 0)
  360. break;
  361. }
  362. DBG("PIO transfer complete.\n");
  363. }
  364. static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_data *data)
  365. {
  366. u8 count;
  367. unsigned target_timeout, current_timeout;
  368. WARN_ON(host->data);
  369. if (data == NULL)
  370. return;
  371. /* Sanity checks */
  372. BUG_ON(data->blksz * data->blocks > 524288);
  373. BUG_ON(data->blksz > host->mmc->max_blk_size);
  374. BUG_ON(data->blocks > 65535);
  375. host->data = data;
  376. host->data_early = 0;
  377. /* timeout in us */
  378. target_timeout = data->timeout_ns / 1000 +
  379. data->timeout_clks / host->clock;
  380. /*
  381. * Figure out needed cycles.
  382. * We do this in steps in order to fit inside a 32 bit int.
  383. * The first step is the minimum timeout, which will have a
  384. * minimum resolution of 6 bits:
  385. * (1) 2^13*1000 > 2^22,
  386. * (2) host->timeout_clk < 2^16
  387. * =>
  388. * (1) / (2) > 2^6
  389. */
  390. count = 0;
  391. current_timeout = (1 << 13) * 1000 / host->timeout_clk;
  392. while (current_timeout < target_timeout) {
  393. count++;
  394. current_timeout <<= 1;
  395. if (count >= 0xF)
  396. break;
  397. }
  398. if (count >= 0xF) {
  399. printk(KERN_WARNING "%s: Too large timeout requested!\n",
  400. mmc_hostname(host->mmc));
  401. count = 0xE;
  402. }
  403. writeb(count, host->ioaddr + SDHCI_TIMEOUT_CONTROL);
  404. if (host->flags & SDHCI_USE_DMA)
  405. host->flags |= SDHCI_REQ_USE_DMA;
  406. if (unlikely((host->flags & SDHCI_REQ_USE_DMA) &&
  407. (host->chip->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE) &&
  408. ((data->blksz * data->blocks) & 0x3))) {
  409. DBG("Reverting to PIO because of transfer size (%d)\n",
  410. data->blksz * data->blocks);
  411. host->flags &= ~SDHCI_REQ_USE_DMA;
  412. }
  413. /*
  414. * The assumption here being that alignment is the same after
  415. * translation to device address space.
  416. */
  417. if (unlikely((host->flags & SDHCI_REQ_USE_DMA) &&
  418. (host->chip->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) &&
  419. (data->sg->offset & 0x3))) {
  420. DBG("Reverting to PIO because of bad alignment\n");
  421. host->flags &= ~SDHCI_REQ_USE_DMA;
  422. }
  423. if (host->flags & SDHCI_REQ_USE_DMA) {
  424. int count;
  425. count = pci_map_sg(host->chip->pdev, data->sg, data->sg_len,
  426. (data->flags & MMC_DATA_READ)?PCI_DMA_FROMDEVICE:PCI_DMA_TODEVICE);
  427. BUG_ON(count != 1);
  428. writel(sg_dma_address(data->sg), host->ioaddr + SDHCI_DMA_ADDRESS);
  429. } else {
  430. host->cur_sg = data->sg;
  431. host->num_sg = data->sg_len;
  432. host->offset = 0;
  433. host->remain = host->cur_sg->length;
  434. }
  435. /* We do not handle DMA boundaries, so set it to max (512 KiB) */
  436. writew(SDHCI_MAKE_BLKSZ(7, data->blksz),
  437. host->ioaddr + SDHCI_BLOCK_SIZE);
  438. writew(data->blocks, host->ioaddr + SDHCI_BLOCK_COUNT);
  439. }
  440. static void sdhci_set_transfer_mode(struct sdhci_host *host,
  441. struct mmc_data *data)
  442. {
  443. u16 mode;
  444. if (data == NULL)
  445. return;
  446. WARN_ON(!host->data);
  447. mode = SDHCI_TRNS_BLK_CNT_EN;
  448. if (data->blocks > 1)
  449. mode |= SDHCI_TRNS_MULTI;
  450. if (data->flags & MMC_DATA_READ)
  451. mode |= SDHCI_TRNS_READ;
  452. if (host->flags & SDHCI_REQ_USE_DMA)
  453. mode |= SDHCI_TRNS_DMA;
  454. writew(mode, host->ioaddr + SDHCI_TRANSFER_MODE);
  455. }
  456. static void sdhci_finish_data(struct sdhci_host *host)
  457. {
  458. struct mmc_data *data;
  459. u16 blocks;
  460. BUG_ON(!host->data);
  461. data = host->data;
  462. host->data = NULL;
  463. if (host->flags & SDHCI_REQ_USE_DMA) {
  464. pci_unmap_sg(host->chip->pdev, data->sg, data->sg_len,
  465. (data->flags & MMC_DATA_READ)?PCI_DMA_FROMDEVICE:PCI_DMA_TODEVICE);
  466. }
  467. /*
  468. * Controller doesn't count down when in single block mode.
  469. */
  470. if (data->blocks == 1)
  471. blocks = (data->error == 0) ? 0 : 1;
  472. else
  473. blocks = readw(host->ioaddr + SDHCI_BLOCK_COUNT);
  474. data->bytes_xfered = data->blksz * (data->blocks - blocks);
  475. if (!data->error && blocks) {
  476. printk(KERN_ERR "%s: Controller signalled completion even "
  477. "though there were blocks left.\n",
  478. mmc_hostname(host->mmc));
  479. data->error = -EIO;
  480. }
  481. if (data->stop) {
  482. /*
  483. * The controller needs a reset of internal state machines
  484. * upon error conditions.
  485. */
  486. if (data->error) {
  487. sdhci_reset(host, SDHCI_RESET_CMD);
  488. sdhci_reset(host, SDHCI_RESET_DATA);
  489. }
  490. sdhci_send_command(host, data->stop);
  491. } else
  492. tasklet_schedule(&host->finish_tasklet);
  493. }
  494. static void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
  495. {
  496. int flags;
  497. u32 mask;
  498. unsigned long timeout;
  499. WARN_ON(host->cmd);
  500. /* Wait max 10 ms */
  501. timeout = 10;
  502. mask = SDHCI_CMD_INHIBIT;
  503. if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
  504. mask |= SDHCI_DATA_INHIBIT;
  505. /* We shouldn't wait for data inihibit for stop commands, even
  506. though they might use busy signaling */
  507. if (host->mrq->data && (cmd == host->mrq->data->stop))
  508. mask &= ~SDHCI_DATA_INHIBIT;
  509. while (readl(host->ioaddr + SDHCI_PRESENT_STATE) & mask) {
  510. if (timeout == 0) {
  511. printk(KERN_ERR "%s: Controller never released "
  512. "inhibit bit(s).\n", mmc_hostname(host->mmc));
  513. sdhci_dumpregs(host);
  514. cmd->error = -EIO;
  515. tasklet_schedule(&host->finish_tasklet);
  516. return;
  517. }
  518. timeout--;
  519. mdelay(1);
  520. }
  521. mod_timer(&host->timer, jiffies + 10 * HZ);
  522. host->cmd = cmd;
  523. sdhci_prepare_data(host, cmd->data);
  524. writel(cmd->arg, host->ioaddr + SDHCI_ARGUMENT);
  525. sdhci_set_transfer_mode(host, cmd->data);
  526. if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
  527. printk(KERN_ERR "%s: Unsupported response type!\n",
  528. mmc_hostname(host->mmc));
  529. cmd->error = -EINVAL;
  530. tasklet_schedule(&host->finish_tasklet);
  531. return;
  532. }
  533. if (!(cmd->flags & MMC_RSP_PRESENT))
  534. flags = SDHCI_CMD_RESP_NONE;
  535. else if (cmd->flags & MMC_RSP_136)
  536. flags = SDHCI_CMD_RESP_LONG;
  537. else if (cmd->flags & MMC_RSP_BUSY)
  538. flags = SDHCI_CMD_RESP_SHORT_BUSY;
  539. else
  540. flags = SDHCI_CMD_RESP_SHORT;
  541. if (cmd->flags & MMC_RSP_CRC)
  542. flags |= SDHCI_CMD_CRC;
  543. if (cmd->flags & MMC_RSP_OPCODE)
  544. flags |= SDHCI_CMD_INDEX;
  545. if (cmd->data)
  546. flags |= SDHCI_CMD_DATA;
  547. writew(SDHCI_MAKE_CMD(cmd->opcode, flags),
  548. host->ioaddr + SDHCI_COMMAND);
  549. }
  550. static void sdhci_finish_command(struct sdhci_host *host)
  551. {
  552. int i;
  553. BUG_ON(host->cmd == NULL);
  554. if (host->cmd->flags & MMC_RSP_PRESENT) {
  555. if (host->cmd->flags & MMC_RSP_136) {
  556. /* CRC is stripped so we need to do some shifting. */
  557. for (i = 0;i < 4;i++) {
  558. host->cmd->resp[i] = readl(host->ioaddr +
  559. SDHCI_RESPONSE + (3-i)*4) << 8;
  560. if (i != 3)
  561. host->cmd->resp[i] |=
  562. readb(host->ioaddr +
  563. SDHCI_RESPONSE + (3-i)*4-1);
  564. }
  565. } else {
  566. host->cmd->resp[0] = readl(host->ioaddr + SDHCI_RESPONSE);
  567. }
  568. }
  569. host->cmd->error = 0;
  570. if (host->data && host->data_early)
  571. sdhci_finish_data(host);
  572. if (!host->cmd->data)
  573. tasklet_schedule(&host->finish_tasklet);
  574. host->cmd = NULL;
  575. }
  576. static void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
  577. {
  578. int div;
  579. u16 clk;
  580. unsigned long timeout;
  581. if (clock == host->clock)
  582. return;
  583. writew(0, host->ioaddr + SDHCI_CLOCK_CONTROL);
  584. if (clock == 0)
  585. goto out;
  586. for (div = 1;div < 256;div *= 2) {
  587. if ((host->max_clk / div) <= clock)
  588. break;
  589. }
  590. div >>= 1;
  591. clk = div << SDHCI_DIVIDER_SHIFT;
  592. clk |= SDHCI_CLOCK_INT_EN;
  593. writew(clk, host->ioaddr + SDHCI_CLOCK_CONTROL);
  594. /* Wait max 10 ms */
  595. timeout = 10;
  596. while (!((clk = readw(host->ioaddr + SDHCI_CLOCK_CONTROL))
  597. & SDHCI_CLOCK_INT_STABLE)) {
  598. if (timeout == 0) {
  599. printk(KERN_ERR "%s: Internal clock never "
  600. "stabilised.\n", mmc_hostname(host->mmc));
  601. sdhci_dumpregs(host);
  602. return;
  603. }
  604. timeout--;
  605. mdelay(1);
  606. }
  607. clk |= SDHCI_CLOCK_CARD_EN;
  608. writew(clk, host->ioaddr + SDHCI_CLOCK_CONTROL);
  609. out:
  610. host->clock = clock;
  611. }
  612. static void sdhci_set_power(struct sdhci_host *host, unsigned short power)
  613. {
  614. u8 pwr;
  615. if (host->power == power)
  616. return;
  617. if (power == (unsigned short)-1) {
  618. writeb(0, host->ioaddr + SDHCI_POWER_CONTROL);
  619. goto out;
  620. }
  621. /*
  622. * Spec says that we should clear the power reg before setting
  623. * a new value. Some controllers don't seem to like this though.
  624. */
  625. if (!(host->chip->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
  626. writeb(0, host->ioaddr + SDHCI_POWER_CONTROL);
  627. pwr = SDHCI_POWER_ON;
  628. switch (1 << power) {
  629. case MMC_VDD_165_195:
  630. pwr |= SDHCI_POWER_180;
  631. break;
  632. case MMC_VDD_29_30:
  633. case MMC_VDD_30_31:
  634. pwr |= SDHCI_POWER_300;
  635. break;
  636. case MMC_VDD_32_33:
  637. case MMC_VDD_33_34:
  638. pwr |= SDHCI_POWER_330;
  639. break;
  640. default:
  641. BUG();
  642. }
  643. /*
  644. * At least the CaFe chip gets confused if we set the voltage
  645. * and set turn on power at the same time, so set the voltage first.
  646. */
  647. if ((host->chip->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER))
  648. writeb(pwr & ~SDHCI_POWER_ON,
  649. host->ioaddr + SDHCI_POWER_CONTROL);
  650. writeb(pwr, host->ioaddr + SDHCI_POWER_CONTROL);
  651. out:
  652. host->power = power;
  653. }
  654. /*****************************************************************************\
  655. * *
  656. * MMC callbacks *
  657. * *
  658. \*****************************************************************************/
  659. static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
  660. {
  661. struct sdhci_host *host;
  662. unsigned long flags;
  663. host = mmc_priv(mmc);
  664. spin_lock_irqsave(&host->lock, flags);
  665. WARN_ON(host->mrq != NULL);
  666. #ifndef CONFIG_LEDS_CLASS
  667. sdhci_activate_led(host);
  668. #endif
  669. host->mrq = mrq;
  670. if (!(readl(host->ioaddr + SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT)) {
  671. host->mrq->cmd->error = -ENOMEDIUM;
  672. tasklet_schedule(&host->finish_tasklet);
  673. } else
  674. sdhci_send_command(host, mrq->cmd);
  675. mmiowb();
  676. spin_unlock_irqrestore(&host->lock, flags);
  677. }
  678. static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  679. {
  680. struct sdhci_host *host;
  681. unsigned long flags;
  682. u8 ctrl;
  683. host = mmc_priv(mmc);
  684. spin_lock_irqsave(&host->lock, flags);
  685. /*
  686. * Reset the chip on each power off.
  687. * Should clear out any weird states.
  688. */
  689. if (ios->power_mode == MMC_POWER_OFF) {
  690. writel(0, host->ioaddr + SDHCI_SIGNAL_ENABLE);
  691. sdhci_init(host);
  692. }
  693. sdhci_set_clock(host, ios->clock);
  694. if (ios->power_mode == MMC_POWER_OFF)
  695. sdhci_set_power(host, -1);
  696. else
  697. sdhci_set_power(host, ios->vdd);
  698. ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
  699. if (ios->bus_width == MMC_BUS_WIDTH_4)
  700. ctrl |= SDHCI_CTRL_4BITBUS;
  701. else
  702. ctrl &= ~SDHCI_CTRL_4BITBUS;
  703. if (ios->timing == MMC_TIMING_SD_HS)
  704. ctrl |= SDHCI_CTRL_HISPD;
  705. else
  706. ctrl &= ~SDHCI_CTRL_HISPD;
  707. writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
  708. /*
  709. * Some (ENE) controllers go apeshit on some ios operation,
  710. * signalling timeout and CRC errors even on CMD0. Resetting
  711. * it on each ios seems to solve the problem.
  712. */
  713. if(host->chip->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
  714. sdhci_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
  715. mmiowb();
  716. spin_unlock_irqrestore(&host->lock, flags);
  717. }
  718. static int sdhci_get_ro(struct mmc_host *mmc)
  719. {
  720. struct sdhci_host *host;
  721. unsigned long flags;
  722. int present;
  723. host = mmc_priv(mmc);
  724. spin_lock_irqsave(&host->lock, flags);
  725. present = readl(host->ioaddr + SDHCI_PRESENT_STATE);
  726. spin_unlock_irqrestore(&host->lock, flags);
  727. return !(present & SDHCI_WRITE_PROTECT);
  728. }
  729. static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
  730. {
  731. struct sdhci_host *host;
  732. unsigned long flags;
  733. u32 ier;
  734. host = mmc_priv(mmc);
  735. spin_lock_irqsave(&host->lock, flags);
  736. ier = readl(host->ioaddr + SDHCI_INT_ENABLE);
  737. ier &= ~SDHCI_INT_CARD_INT;
  738. if (enable)
  739. ier |= SDHCI_INT_CARD_INT;
  740. writel(ier, host->ioaddr + SDHCI_INT_ENABLE);
  741. writel(ier, host->ioaddr + SDHCI_SIGNAL_ENABLE);
  742. mmiowb();
  743. spin_unlock_irqrestore(&host->lock, flags);
  744. }
  745. static const struct mmc_host_ops sdhci_ops = {
  746. .request = sdhci_request,
  747. .set_ios = sdhci_set_ios,
  748. .get_ro = sdhci_get_ro,
  749. .enable_sdio_irq = sdhci_enable_sdio_irq,
  750. };
  751. /*****************************************************************************\
  752. * *
  753. * Tasklets *
  754. * *
  755. \*****************************************************************************/
  756. static void sdhci_tasklet_card(unsigned long param)
  757. {
  758. struct sdhci_host *host;
  759. unsigned long flags;
  760. host = (struct sdhci_host*)param;
  761. spin_lock_irqsave(&host->lock, flags);
  762. if (!(readl(host->ioaddr + SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT)) {
  763. if (host->mrq) {
  764. printk(KERN_ERR "%s: Card removed during transfer!\n",
  765. mmc_hostname(host->mmc));
  766. printk(KERN_ERR "%s: Resetting controller.\n",
  767. mmc_hostname(host->mmc));
  768. sdhci_reset(host, SDHCI_RESET_CMD);
  769. sdhci_reset(host, SDHCI_RESET_DATA);
  770. host->mrq->cmd->error = -ENOMEDIUM;
  771. tasklet_schedule(&host->finish_tasklet);
  772. }
  773. }
  774. spin_unlock_irqrestore(&host->lock, flags);
  775. mmc_detect_change(host->mmc, msecs_to_jiffies(500));
  776. }
  777. static void sdhci_tasklet_finish(unsigned long param)
  778. {
  779. struct sdhci_host *host;
  780. unsigned long flags;
  781. struct mmc_request *mrq;
  782. host = (struct sdhci_host*)param;
  783. spin_lock_irqsave(&host->lock, flags);
  784. del_timer(&host->timer);
  785. mrq = host->mrq;
  786. /*
  787. * The controller needs a reset of internal state machines
  788. * upon error conditions.
  789. */
  790. if (mrq->cmd->error ||
  791. (mrq->data && (mrq->data->error ||
  792. (mrq->data->stop && mrq->data->stop->error))) ||
  793. (host->chip->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST)) {
  794. /* Some controllers need this kick or reset won't work here */
  795. if (host->chip->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET) {
  796. unsigned int clock;
  797. /* This is to force an update */
  798. clock = host->clock;
  799. host->clock = 0;
  800. sdhci_set_clock(host, clock);
  801. }
  802. /* Spec says we should do both at the same time, but Ricoh
  803. controllers do not like that. */
  804. sdhci_reset(host, SDHCI_RESET_CMD);
  805. sdhci_reset(host, SDHCI_RESET_DATA);
  806. }
  807. host->mrq = NULL;
  808. host->cmd = NULL;
  809. host->data = NULL;
  810. #ifndef CONFIG_LEDS_CLASS
  811. sdhci_deactivate_led(host);
  812. #endif
  813. mmiowb();
  814. spin_unlock_irqrestore(&host->lock, flags);
  815. mmc_request_done(host->mmc, mrq);
  816. }
  817. static void sdhci_timeout_timer(unsigned long data)
  818. {
  819. struct sdhci_host *host;
  820. unsigned long flags;
  821. host = (struct sdhci_host*)data;
  822. spin_lock_irqsave(&host->lock, flags);
  823. if (host->mrq) {
  824. printk(KERN_ERR "%s: Timeout waiting for hardware "
  825. "interrupt.\n", mmc_hostname(host->mmc));
  826. sdhci_dumpregs(host);
  827. if (host->data) {
  828. host->data->error = -ETIMEDOUT;
  829. sdhci_finish_data(host);
  830. } else {
  831. if (host->cmd)
  832. host->cmd->error = -ETIMEDOUT;
  833. else
  834. host->mrq->cmd->error = -ETIMEDOUT;
  835. tasklet_schedule(&host->finish_tasklet);
  836. }
  837. }
  838. mmiowb();
  839. spin_unlock_irqrestore(&host->lock, flags);
  840. }
  841. /*****************************************************************************\
  842. * *
  843. * Interrupt handling *
  844. * *
  845. \*****************************************************************************/
  846. static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
  847. {
  848. BUG_ON(intmask == 0);
  849. if (!host->cmd) {
  850. printk(KERN_ERR "%s: Got command interrupt 0x%08x even "
  851. "though no command operation was in progress.\n",
  852. mmc_hostname(host->mmc), (unsigned)intmask);
  853. sdhci_dumpregs(host);
  854. return;
  855. }
  856. if (intmask & SDHCI_INT_TIMEOUT)
  857. host->cmd->error = -ETIMEDOUT;
  858. else if (intmask & (SDHCI_INT_CRC | SDHCI_INT_END_BIT |
  859. SDHCI_INT_INDEX))
  860. host->cmd->error = -EILSEQ;
  861. if (host->cmd->error)
  862. tasklet_schedule(&host->finish_tasklet);
  863. else if (intmask & SDHCI_INT_RESPONSE)
  864. sdhci_finish_command(host);
  865. }
  866. static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
  867. {
  868. BUG_ON(intmask == 0);
  869. if (!host->data) {
  870. /*
  871. * A data end interrupt is sent together with the response
  872. * for the stop command.
  873. */
  874. if (intmask & SDHCI_INT_DATA_END)
  875. return;
  876. printk(KERN_ERR "%s: Got data interrupt 0x%08x even "
  877. "though no data operation was in progress.\n",
  878. mmc_hostname(host->mmc), (unsigned)intmask);
  879. sdhci_dumpregs(host);
  880. return;
  881. }
  882. if (intmask & SDHCI_INT_DATA_TIMEOUT)
  883. host->data->error = -ETIMEDOUT;
  884. else if (intmask & (SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_END_BIT))
  885. host->data->error = -EILSEQ;
  886. if (host->data->error)
  887. sdhci_finish_data(host);
  888. else {
  889. if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
  890. sdhci_transfer_pio(host);
  891. /*
  892. * We currently don't do anything fancy with DMA
  893. * boundaries, but as we can't disable the feature
  894. * we need to at least restart the transfer.
  895. */
  896. if (intmask & SDHCI_INT_DMA_END)
  897. writel(readl(host->ioaddr + SDHCI_DMA_ADDRESS),
  898. host->ioaddr + SDHCI_DMA_ADDRESS);
  899. if (intmask & SDHCI_INT_DATA_END) {
  900. if (host->cmd) {
  901. /*
  902. * Data managed to finish before the
  903. * command completed. Make sure we do
  904. * things in the proper order.
  905. */
  906. host->data_early = 1;
  907. } else {
  908. sdhci_finish_data(host);
  909. }
  910. }
  911. }
  912. }
  913. static irqreturn_t sdhci_irq(int irq, void *dev_id)
  914. {
  915. irqreturn_t result;
  916. struct sdhci_host* host = dev_id;
  917. u32 intmask;
  918. int cardint = 0;
  919. spin_lock(&host->lock);
  920. intmask = readl(host->ioaddr + SDHCI_INT_STATUS);
  921. if (!intmask || intmask == 0xffffffff) {
  922. result = IRQ_NONE;
  923. goto out;
  924. }
  925. DBG("*** %s got interrupt: 0x%08x\n",
  926. mmc_hostname(host->mmc), intmask);
  927. if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
  928. writel(intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE),
  929. host->ioaddr + SDHCI_INT_STATUS);
  930. tasklet_schedule(&host->card_tasklet);
  931. }
  932. intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
  933. if (intmask & SDHCI_INT_CMD_MASK) {
  934. writel(intmask & SDHCI_INT_CMD_MASK,
  935. host->ioaddr + SDHCI_INT_STATUS);
  936. sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
  937. }
  938. if (intmask & SDHCI_INT_DATA_MASK) {
  939. writel(intmask & SDHCI_INT_DATA_MASK,
  940. host->ioaddr + SDHCI_INT_STATUS);
  941. sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
  942. }
  943. intmask &= ~(SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK);
  944. intmask &= ~SDHCI_INT_ERROR;
  945. if (intmask & SDHCI_INT_BUS_POWER) {
  946. printk(KERN_ERR "%s: Card is consuming too much power!\n",
  947. mmc_hostname(host->mmc));
  948. writel(SDHCI_INT_BUS_POWER, host->ioaddr + SDHCI_INT_STATUS);
  949. }
  950. intmask &= ~SDHCI_INT_BUS_POWER;
  951. if (intmask & SDHCI_INT_CARD_INT)
  952. cardint = 1;
  953. intmask &= ~SDHCI_INT_CARD_INT;
  954. if (intmask) {
  955. printk(KERN_ERR "%s: Unexpected interrupt 0x%08x.\n",
  956. mmc_hostname(host->mmc), intmask);
  957. sdhci_dumpregs(host);
  958. writel(intmask, host->ioaddr + SDHCI_INT_STATUS);
  959. }
  960. result = IRQ_HANDLED;
  961. mmiowb();
  962. out:
  963. spin_unlock(&host->lock);
  964. /*
  965. * We have to delay this as it calls back into the driver.
  966. */
  967. if (cardint)
  968. mmc_signal_sdio_irq(host->mmc);
  969. return result;
  970. }
  971. /*****************************************************************************\
  972. * *
  973. * Suspend/resume *
  974. * *
  975. \*****************************************************************************/
  976. #ifdef CONFIG_PM
  977. static int sdhci_suspend (struct pci_dev *pdev, pm_message_t state)
  978. {
  979. struct sdhci_chip *chip;
  980. int i, ret;
  981. chip = pci_get_drvdata(pdev);
  982. if (!chip)
  983. return 0;
  984. DBG("Suspending...\n");
  985. for (i = 0;i < chip->num_slots;i++) {
  986. if (!chip->hosts[i])
  987. continue;
  988. ret = mmc_suspend_host(chip->hosts[i]->mmc, state);
  989. if (ret) {
  990. for (i--;i >= 0;i--)
  991. mmc_resume_host(chip->hosts[i]->mmc);
  992. return ret;
  993. }
  994. }
  995. pci_save_state(pdev);
  996. pci_enable_wake(pdev, pci_choose_state(pdev, state), 0);
  997. for (i = 0;i < chip->num_slots;i++) {
  998. if (!chip->hosts[i])
  999. continue;
  1000. free_irq(chip->hosts[i]->irq, chip->hosts[i]);
  1001. }
  1002. pci_disable_device(pdev);
  1003. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  1004. return 0;
  1005. }
  1006. static int sdhci_resume (struct pci_dev *pdev)
  1007. {
  1008. struct sdhci_chip *chip;
  1009. int i, ret;
  1010. chip = pci_get_drvdata(pdev);
  1011. if (!chip)
  1012. return 0;
  1013. DBG("Resuming...\n");
  1014. pci_set_power_state(pdev, PCI_D0);
  1015. pci_restore_state(pdev);
  1016. ret = pci_enable_device(pdev);
  1017. if (ret)
  1018. return ret;
  1019. for (i = 0;i < chip->num_slots;i++) {
  1020. if (!chip->hosts[i])
  1021. continue;
  1022. if (chip->hosts[i]->flags & SDHCI_USE_DMA)
  1023. pci_set_master(pdev);
  1024. ret = request_irq(chip->hosts[i]->irq, sdhci_irq,
  1025. IRQF_SHARED, mmc_hostname(chip->hosts[i]->mmc),
  1026. chip->hosts[i]);
  1027. if (ret)
  1028. return ret;
  1029. sdhci_init(chip->hosts[i]);
  1030. mmiowb();
  1031. ret = mmc_resume_host(chip->hosts[i]->mmc);
  1032. if (ret)
  1033. return ret;
  1034. }
  1035. return 0;
  1036. }
  1037. #else /* CONFIG_PM */
  1038. #define sdhci_suspend NULL
  1039. #define sdhci_resume NULL
  1040. #endif /* CONFIG_PM */
  1041. /*****************************************************************************\
  1042. * *
  1043. * Device probing/removal *
  1044. * *
  1045. \*****************************************************************************/
  1046. static int __devinit sdhci_probe_slot(struct pci_dev *pdev, int slot)
  1047. {
  1048. int ret;
  1049. unsigned int version;
  1050. struct sdhci_chip *chip;
  1051. struct mmc_host *mmc;
  1052. struct sdhci_host *host;
  1053. u8 first_bar;
  1054. unsigned int caps;
  1055. chip = pci_get_drvdata(pdev);
  1056. BUG_ON(!chip);
  1057. ret = pci_read_config_byte(pdev, PCI_SLOT_INFO, &first_bar);
  1058. if (ret)
  1059. return ret;
  1060. first_bar &= PCI_SLOT_INFO_FIRST_BAR_MASK;
  1061. if (first_bar > 5) {
  1062. printk(KERN_ERR DRIVER_NAME ": Invalid first BAR. Aborting.\n");
  1063. return -ENODEV;
  1064. }
  1065. if (!(pci_resource_flags(pdev, first_bar + slot) & IORESOURCE_MEM)) {
  1066. printk(KERN_ERR DRIVER_NAME ": BAR is not iomem. Aborting.\n");
  1067. return -ENODEV;
  1068. }
  1069. if (pci_resource_len(pdev, first_bar + slot) != 0x100) {
  1070. printk(KERN_ERR DRIVER_NAME ": Invalid iomem size. "
  1071. "You may experience problems.\n");
  1072. }
  1073. if ((pdev->class & 0x0000FF) == PCI_SDHCI_IFVENDOR) {
  1074. printk(KERN_ERR DRIVER_NAME ": Vendor specific interface. Aborting.\n");
  1075. return -ENODEV;
  1076. }
  1077. if ((pdev->class & 0x0000FF) > PCI_SDHCI_IFVENDOR) {
  1078. printk(KERN_ERR DRIVER_NAME ": Unknown interface. Aborting.\n");
  1079. return -ENODEV;
  1080. }
  1081. mmc = mmc_alloc_host(sizeof(struct sdhci_host), &pdev->dev);
  1082. if (!mmc)
  1083. return -ENOMEM;
  1084. host = mmc_priv(mmc);
  1085. host->mmc = mmc;
  1086. host->chip = chip;
  1087. chip->hosts[slot] = host;
  1088. host->bar = first_bar + slot;
  1089. host->addr = pci_resource_start(pdev, host->bar);
  1090. host->irq = pdev->irq;
  1091. DBG("slot %d at 0x%08lx, irq %d\n", slot, host->addr, host->irq);
  1092. ret = pci_request_region(pdev, host->bar, mmc_hostname(mmc));
  1093. if (ret)
  1094. goto free;
  1095. host->ioaddr = ioremap_nocache(host->addr,
  1096. pci_resource_len(pdev, host->bar));
  1097. if (!host->ioaddr) {
  1098. ret = -ENOMEM;
  1099. goto release;
  1100. }
  1101. sdhci_reset(host, SDHCI_RESET_ALL);
  1102. version = readw(host->ioaddr + SDHCI_HOST_VERSION);
  1103. version = (version & SDHCI_SPEC_VER_MASK) >> SDHCI_SPEC_VER_SHIFT;
  1104. if (version > 1) {
  1105. printk(KERN_ERR "%s: Unknown controller version (%d). "
  1106. "You may experience problems.\n", mmc_hostname(mmc),
  1107. version);
  1108. }
  1109. caps = readl(host->ioaddr + SDHCI_CAPABILITIES);
  1110. if (chip->quirks & SDHCI_QUIRK_FORCE_DMA)
  1111. host->flags |= SDHCI_USE_DMA;
  1112. else if (!(caps & SDHCI_CAN_DO_DMA))
  1113. DBG("Controller doesn't have DMA capability\n");
  1114. else
  1115. host->flags |= SDHCI_USE_DMA;
  1116. if ((chip->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
  1117. (host->flags & SDHCI_USE_DMA)) {
  1118. DBG("Disabling DMA as it is marked broken\n");
  1119. host->flags &= ~SDHCI_USE_DMA;
  1120. }
  1121. if (((pdev->class & 0x0000FF) != PCI_SDHCI_IFDMA) &&
  1122. (host->flags & SDHCI_USE_DMA)) {
  1123. printk(KERN_WARNING "%s: Will use DMA "
  1124. "mode even though HW doesn't fully "
  1125. "claim to support it.\n", mmc_hostname(mmc));
  1126. }
  1127. if (host->flags & SDHCI_USE_DMA) {
  1128. if (pci_set_dma_mask(pdev, DMA_32BIT_MASK)) {
  1129. printk(KERN_WARNING "%s: No suitable DMA available. "
  1130. "Falling back to PIO.\n", mmc_hostname(mmc));
  1131. host->flags &= ~SDHCI_USE_DMA;
  1132. }
  1133. }
  1134. if (host->flags & SDHCI_USE_DMA)
  1135. pci_set_master(pdev);
  1136. else /* XXX: Hack to get MMC layer to avoid highmem */
  1137. pdev->dma_mask = 0;
  1138. host->max_clk =
  1139. (caps & SDHCI_CLOCK_BASE_MASK) >> SDHCI_CLOCK_BASE_SHIFT;
  1140. if (host->max_clk == 0) {
  1141. printk(KERN_ERR "%s: Hardware doesn't specify base clock "
  1142. "frequency.\n", mmc_hostname(mmc));
  1143. ret = -ENODEV;
  1144. goto unmap;
  1145. }
  1146. host->max_clk *= 1000000;
  1147. host->timeout_clk =
  1148. (caps & SDHCI_TIMEOUT_CLK_MASK) >> SDHCI_TIMEOUT_CLK_SHIFT;
  1149. if (host->timeout_clk == 0) {
  1150. printk(KERN_ERR "%s: Hardware doesn't specify timeout clock "
  1151. "frequency.\n", mmc_hostname(mmc));
  1152. ret = -ENODEV;
  1153. goto unmap;
  1154. }
  1155. if (caps & SDHCI_TIMEOUT_CLK_UNIT)
  1156. host->timeout_clk *= 1000;
  1157. /*
  1158. * Set host parameters.
  1159. */
  1160. mmc->ops = &sdhci_ops;
  1161. mmc->f_min = host->max_clk / 256;
  1162. mmc->f_max = host->max_clk;
  1163. mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_MULTIWRITE | MMC_CAP_SDIO_IRQ;
  1164. if (caps & SDHCI_CAN_DO_HISPD)
  1165. mmc->caps |= MMC_CAP_SD_HIGHSPEED;
  1166. mmc->ocr_avail = 0;
  1167. if (caps & SDHCI_CAN_VDD_330)
  1168. mmc->ocr_avail |= MMC_VDD_32_33|MMC_VDD_33_34;
  1169. if (caps & SDHCI_CAN_VDD_300)
  1170. mmc->ocr_avail |= MMC_VDD_29_30|MMC_VDD_30_31;
  1171. if (caps & SDHCI_CAN_VDD_180)
  1172. mmc->ocr_avail |= MMC_VDD_165_195;
  1173. if (mmc->ocr_avail == 0) {
  1174. printk(KERN_ERR "%s: Hardware doesn't report any "
  1175. "support voltages.\n", mmc_hostname(mmc));
  1176. ret = -ENODEV;
  1177. goto unmap;
  1178. }
  1179. spin_lock_init(&host->lock);
  1180. /*
  1181. * Maximum number of segments. Hardware cannot do scatter lists.
  1182. */
  1183. if (host->flags & SDHCI_USE_DMA)
  1184. mmc->max_hw_segs = 1;
  1185. else
  1186. mmc->max_hw_segs = 16;
  1187. mmc->max_phys_segs = 16;
  1188. /*
  1189. * Maximum number of sectors in one transfer. Limited by DMA boundary
  1190. * size (512KiB).
  1191. */
  1192. mmc->max_req_size = 524288;
  1193. /*
  1194. * Maximum segment size. Could be one segment with the maximum number
  1195. * of bytes.
  1196. */
  1197. mmc->max_seg_size = mmc->max_req_size;
  1198. /*
  1199. * Maximum block size. This varies from controller to controller and
  1200. * is specified in the capabilities register.
  1201. */
  1202. mmc->max_blk_size = (caps & SDHCI_MAX_BLOCK_MASK) >> SDHCI_MAX_BLOCK_SHIFT;
  1203. if (mmc->max_blk_size >= 3) {
  1204. printk(KERN_WARNING "%s: Invalid maximum block size, "
  1205. "assuming 512 bytes\n", mmc_hostname(mmc));
  1206. mmc->max_blk_size = 512;
  1207. } else
  1208. mmc->max_blk_size = 512 << mmc->max_blk_size;
  1209. /*
  1210. * Maximum block count.
  1211. */
  1212. mmc->max_blk_count = 65535;
  1213. /*
  1214. * Init tasklets.
  1215. */
  1216. tasklet_init(&host->card_tasklet,
  1217. sdhci_tasklet_card, (unsigned long)host);
  1218. tasklet_init(&host->finish_tasklet,
  1219. sdhci_tasklet_finish, (unsigned long)host);
  1220. setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
  1221. ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
  1222. mmc_hostname(mmc), host);
  1223. if (ret)
  1224. goto untasklet;
  1225. sdhci_init(host);
  1226. #ifdef CONFIG_MMC_DEBUG
  1227. sdhci_dumpregs(host);
  1228. #endif
  1229. #ifdef CONFIG_LEDS_CLASS
  1230. host->led.name = mmc_hostname(mmc);
  1231. host->led.brightness = LED_OFF;
  1232. host->led.default_trigger = mmc_hostname(mmc);
  1233. host->led.brightness_set = sdhci_led_control;
  1234. ret = led_classdev_register(&pdev->dev, &host->led);
  1235. if (ret)
  1236. goto reset;
  1237. #endif
  1238. mmiowb();
  1239. mmc_add_host(mmc);
  1240. printk(KERN_INFO "%s: SDHCI at 0x%08lx irq %d %s\n",
  1241. mmc_hostname(mmc), host->addr, host->irq,
  1242. (host->flags & SDHCI_USE_DMA)?"DMA":"PIO");
  1243. return 0;
  1244. #ifdef CONFIG_LEDS_CLASS
  1245. reset:
  1246. sdhci_reset(host, SDHCI_RESET_ALL);
  1247. free_irq(host->irq, host);
  1248. #endif
  1249. untasklet:
  1250. tasklet_kill(&host->card_tasklet);
  1251. tasklet_kill(&host->finish_tasklet);
  1252. unmap:
  1253. iounmap(host->ioaddr);
  1254. release:
  1255. pci_release_region(pdev, host->bar);
  1256. free:
  1257. mmc_free_host(mmc);
  1258. return ret;
  1259. }
  1260. static void sdhci_remove_slot(struct pci_dev *pdev, int slot)
  1261. {
  1262. struct sdhci_chip *chip;
  1263. struct mmc_host *mmc;
  1264. struct sdhci_host *host;
  1265. chip = pci_get_drvdata(pdev);
  1266. host = chip->hosts[slot];
  1267. mmc = host->mmc;
  1268. chip->hosts[slot] = NULL;
  1269. mmc_remove_host(mmc);
  1270. #ifdef CONFIG_LEDS_CLASS
  1271. led_classdev_unregister(&host->led);
  1272. #endif
  1273. sdhci_reset(host, SDHCI_RESET_ALL);
  1274. free_irq(host->irq, host);
  1275. del_timer_sync(&host->timer);
  1276. tasklet_kill(&host->card_tasklet);
  1277. tasklet_kill(&host->finish_tasklet);
  1278. iounmap(host->ioaddr);
  1279. pci_release_region(pdev, host->bar);
  1280. mmc_free_host(mmc);
  1281. }
  1282. static int __devinit sdhci_probe(struct pci_dev *pdev,
  1283. const struct pci_device_id *ent)
  1284. {
  1285. int ret, i;
  1286. u8 slots, rev;
  1287. struct sdhci_chip *chip;
  1288. BUG_ON(pdev == NULL);
  1289. BUG_ON(ent == NULL);
  1290. pci_read_config_byte(pdev, PCI_CLASS_REVISION, &rev);
  1291. printk(KERN_INFO DRIVER_NAME
  1292. ": SDHCI controller found at %s [%04x:%04x] (rev %x)\n",
  1293. pci_name(pdev), (int)pdev->vendor, (int)pdev->device,
  1294. (int)rev);
  1295. ret = pci_read_config_byte(pdev, PCI_SLOT_INFO, &slots);
  1296. if (ret)
  1297. return ret;
  1298. slots = PCI_SLOT_INFO_SLOTS(slots) + 1;
  1299. DBG("found %d slot(s)\n", slots);
  1300. if (slots == 0)
  1301. return -ENODEV;
  1302. ret = pci_enable_device(pdev);
  1303. if (ret)
  1304. return ret;
  1305. chip = kzalloc(sizeof(struct sdhci_chip) +
  1306. sizeof(struct sdhci_host*) * slots, GFP_KERNEL);
  1307. if (!chip) {
  1308. ret = -ENOMEM;
  1309. goto err;
  1310. }
  1311. chip->pdev = pdev;
  1312. chip->quirks = ent->driver_data;
  1313. if (debug_quirks)
  1314. chip->quirks = debug_quirks;
  1315. chip->num_slots = slots;
  1316. pci_set_drvdata(pdev, chip);
  1317. for (i = 0;i < slots;i++) {
  1318. ret = sdhci_probe_slot(pdev, i);
  1319. if (ret) {
  1320. for (i--;i >= 0;i--)
  1321. sdhci_remove_slot(pdev, i);
  1322. goto free;
  1323. }
  1324. }
  1325. return 0;
  1326. free:
  1327. pci_set_drvdata(pdev, NULL);
  1328. kfree(chip);
  1329. err:
  1330. pci_disable_device(pdev);
  1331. return ret;
  1332. }
  1333. static void __devexit sdhci_remove(struct pci_dev *pdev)
  1334. {
  1335. int i;
  1336. struct sdhci_chip *chip;
  1337. chip = pci_get_drvdata(pdev);
  1338. if (chip) {
  1339. for (i = 0;i < chip->num_slots;i++)
  1340. sdhci_remove_slot(pdev, i);
  1341. pci_set_drvdata(pdev, NULL);
  1342. kfree(chip);
  1343. }
  1344. pci_disable_device(pdev);
  1345. }
  1346. static struct pci_driver sdhci_driver = {
  1347. .name = DRIVER_NAME,
  1348. .id_table = pci_ids,
  1349. .probe = sdhci_probe,
  1350. .remove = __devexit_p(sdhci_remove),
  1351. .suspend = sdhci_suspend,
  1352. .resume = sdhci_resume,
  1353. };
  1354. /*****************************************************************************\
  1355. * *
  1356. * Driver init/exit *
  1357. * *
  1358. \*****************************************************************************/
  1359. static int __init sdhci_drv_init(void)
  1360. {
  1361. printk(KERN_INFO DRIVER_NAME
  1362. ": Secure Digital Host Controller Interface driver\n");
  1363. printk(KERN_INFO DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
  1364. return pci_register_driver(&sdhci_driver);
  1365. }
  1366. static void __exit sdhci_drv_exit(void)
  1367. {
  1368. DBG("Exiting\n");
  1369. pci_unregister_driver(&sdhci_driver);
  1370. }
  1371. module_init(sdhci_drv_init);
  1372. module_exit(sdhci_drv_exit);
  1373. module_param(debug_quirks, uint, 0444);
  1374. MODULE_AUTHOR("Pierre Ossman <drzeus@drzeus.cx>");
  1375. MODULE_DESCRIPTION("Secure Digital Host Controller Interface driver");
  1376. MODULE_LICENSE("GPL");
  1377. MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");