sl82c105.c 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364
  1. /*
  2. * SL82C105/Winbond 553 IDE driver
  3. *
  4. * Maintainer unknown.
  5. *
  6. * Drive tuning added from Rebel.com's kernel sources
  7. * -- Russell King (15/11/98) linux@arm.linux.org.uk
  8. *
  9. * Merge in Russell's HW workarounds, fix various problems
  10. * with the timing registers setup.
  11. * -- Benjamin Herrenschmidt (01/11/03) benh@kernel.crashing.org
  12. *
  13. * Copyright (C) 2006-2007,2009 MontaVista Software, Inc. <source@mvista.com>
  14. * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
  15. */
  16. #include <linux/types.h>
  17. #include <linux/module.h>
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/ide.h>
  21. #include <asm/io.h>
  22. #define DRV_NAME "sl82c105"
  23. /*
  24. * SL82C105 PCI config register 0x40 bits.
  25. */
  26. #define CTRL_IDE_IRQB (1 << 30)
  27. #define CTRL_IDE_IRQA (1 << 28)
  28. #define CTRL_LEGIRQ (1 << 11)
  29. #define CTRL_P1F16 (1 << 5)
  30. #define CTRL_P1EN (1 << 4)
  31. #define CTRL_P0F16 (1 << 1)
  32. #define CTRL_P0EN (1 << 0)
  33. /*
  34. * Convert a PIO mode and cycle time to the required on/off times
  35. * for the interface. This has protection against runaway timings.
  36. */
  37. static unsigned int get_pio_timings(ide_drive_t *drive, u8 pio)
  38. {
  39. struct ide_timing *t = ide_timing_find_mode(XFER_PIO_0 + pio);
  40. unsigned int cmd_on, cmd_off;
  41. u8 iordy = 0;
  42. cmd_on = (t->active + 29) / 30;
  43. cmd_off = (ide_pio_cycle_time(drive, pio) - 30 * cmd_on + 29) / 30;
  44. if (cmd_on == 0)
  45. cmd_on = 1;
  46. if (cmd_off == 0)
  47. cmd_off = 1;
  48. if (ide_pio_need_iordy(drive, pio))
  49. iordy = 0x40;
  50. return (cmd_on - 1) << 8 | (cmd_off - 1) | iordy;
  51. }
  52. /*
  53. * Configure the chipset for PIO mode.
  54. */
  55. static void sl82c105_set_pio_mode(ide_hwif_t *hwif, ide_drive_t *drive)
  56. {
  57. struct pci_dev *dev = to_pci_dev(hwif->dev);
  58. unsigned long timings = (unsigned long)ide_get_drivedata(drive);
  59. int reg = 0x44 + drive->dn * 4;
  60. u16 drv_ctrl;
  61. const u8 pio = drive->pio_mode - XFER_PIO_0;
  62. drv_ctrl = get_pio_timings(drive, pio);
  63. /*
  64. * Store the PIO timings so that we can restore them
  65. * in case DMA will be turned off...
  66. */
  67. timings &= 0xffff0000;
  68. timings |= drv_ctrl;
  69. ide_set_drivedata(drive, (void *)timings);
  70. pci_write_config_word(dev, reg, drv_ctrl);
  71. pci_read_config_word (dev, reg, &drv_ctrl);
  72. printk(KERN_DEBUG "%s: selected %s (%dns) (%04X)\n", drive->name,
  73. ide_xfer_verbose(pio + XFER_PIO_0),
  74. ide_pio_cycle_time(drive, pio), drv_ctrl);
  75. }
  76. /*
  77. * Configure the chipset for DMA mode.
  78. */
  79. static void sl82c105_set_dma_mode(ide_drive_t *drive, const u8 speed)
  80. {
  81. static u16 mwdma_timings[] = {0x0707, 0x0201, 0x0200};
  82. unsigned long timings = (unsigned long)ide_get_drivedata(drive);
  83. u16 drv_ctrl;
  84. drv_ctrl = mwdma_timings[speed - XFER_MW_DMA_0];
  85. /*
  86. * Store the DMA timings so that we can actually program
  87. * them when DMA will be turned on...
  88. */
  89. timings &= 0x0000ffff;
  90. timings |= (unsigned long)drv_ctrl << 16;
  91. ide_set_drivedata(drive, (void *)timings);
  92. }
  93. static int sl82c105_test_irq(ide_hwif_t *hwif)
  94. {
  95. struct pci_dev *dev = to_pci_dev(hwif->dev);
  96. u32 val, mask = hwif->channel ? CTRL_IDE_IRQB : CTRL_IDE_IRQA;
  97. pci_read_config_dword(dev, 0x40, &val);
  98. return (val & mask) ? 1 : 0;
  99. }
  100. /*
  101. * The SL82C105 holds off all IDE interrupts while in DMA mode until
  102. * all DMA activity is completed. Sometimes this causes problems (eg,
  103. * when the drive wants to report an error condition).
  104. *
  105. * 0x7e is a "chip testing" register. Bit 2 resets the DMA controller
  106. * state machine. We need to kick this to work around various bugs.
  107. */
  108. static inline void sl82c105_reset_host(struct pci_dev *dev)
  109. {
  110. u16 val;
  111. pci_read_config_word(dev, 0x7e, &val);
  112. pci_write_config_word(dev, 0x7e, val | (1 << 2));
  113. pci_write_config_word(dev, 0x7e, val & ~(1 << 2));
  114. }
  115. /*
  116. * If we get an IRQ timeout, it might be that the DMA state machine
  117. * got confused. Fix from Todd Inglett. Details from Winbond.
  118. *
  119. * This function is called when the IDE timer expires, the drive
  120. * indicates that it is READY, and we were waiting for DMA to complete.
  121. */
  122. static void sl82c105_dma_lost_irq(ide_drive_t *drive)
  123. {
  124. ide_hwif_t *hwif = drive->hwif;
  125. struct pci_dev *dev = to_pci_dev(hwif->dev);
  126. u32 val, mask = hwif->channel ? CTRL_IDE_IRQB : CTRL_IDE_IRQA;
  127. u8 dma_cmd;
  128. printk(KERN_WARNING "sl82c105: lost IRQ, resetting host\n");
  129. /*
  130. * Check the raw interrupt from the drive.
  131. */
  132. pci_read_config_dword(dev, 0x40, &val);
  133. if (val & mask)
  134. printk(KERN_INFO "sl82c105: drive was requesting IRQ, "
  135. "but host lost it\n");
  136. /*
  137. * Was DMA enabled? If so, disable it - we're resetting the
  138. * host. The IDE layer will be handling the drive for us.
  139. */
  140. dma_cmd = inb(hwif->dma_base + ATA_DMA_CMD);
  141. if (dma_cmd & 1) {
  142. outb(dma_cmd & ~1, hwif->dma_base + ATA_DMA_CMD);
  143. printk(KERN_INFO "sl82c105: DMA was enabled\n");
  144. }
  145. sl82c105_reset_host(dev);
  146. }
  147. /*
  148. * ATAPI devices can cause the SL82C105 DMA state machine to go gaga.
  149. * Winbond recommend that the DMA state machine is reset prior to
  150. * setting the bus master DMA enable bit.
  151. *
  152. * The generic IDE core will have disabled the BMEN bit before this
  153. * function is called.
  154. */
  155. static void sl82c105_dma_start(ide_drive_t *drive)
  156. {
  157. ide_hwif_t *hwif = drive->hwif;
  158. struct pci_dev *dev = to_pci_dev(hwif->dev);
  159. int reg = 0x44 + drive->dn * 4;
  160. pci_write_config_word(dev, reg,
  161. (unsigned long)ide_get_drivedata(drive) >> 16);
  162. sl82c105_reset_host(dev);
  163. ide_dma_start(drive);
  164. }
  165. static void sl82c105_dma_clear(ide_drive_t *drive)
  166. {
  167. struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
  168. sl82c105_reset_host(dev);
  169. }
  170. static int sl82c105_dma_end(ide_drive_t *drive)
  171. {
  172. struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
  173. int reg = 0x44 + drive->dn * 4;
  174. int ret = ide_dma_end(drive);
  175. pci_write_config_word(dev, reg,
  176. (unsigned long)ide_get_drivedata(drive));
  177. return ret;
  178. }
  179. /*
  180. * ATA reset will clear the 16 bits mode in the control
  181. * register, we need to reprogram it
  182. */
  183. static void sl82c105_resetproc(ide_drive_t *drive)
  184. {
  185. struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
  186. u32 val;
  187. pci_read_config_dword(dev, 0x40, &val);
  188. val |= (CTRL_P1F16 | CTRL_P0F16);
  189. pci_write_config_dword(dev, 0x40, val);
  190. }
  191. /*
  192. * Return the revision of the Winbond bridge
  193. * which this function is part of.
  194. */
  195. static u8 sl82c105_bridge_revision(struct pci_dev *dev)
  196. {
  197. struct pci_dev *bridge;
  198. /*
  199. * The bridge should be part of the same device, but function 0.
  200. */
  201. bridge = pci_get_bus_and_slot(dev->bus->number,
  202. PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
  203. if (!bridge)
  204. return -1;
  205. /*
  206. * Make sure it is a Winbond 553 and is an ISA bridge.
  207. */
  208. if (bridge->vendor != PCI_VENDOR_ID_WINBOND ||
  209. bridge->device != PCI_DEVICE_ID_WINBOND_83C553 ||
  210. bridge->class >> 8 != PCI_CLASS_BRIDGE_ISA) {
  211. pci_dev_put(bridge);
  212. return -1;
  213. }
  214. /*
  215. * We need to find function 0's revision, not function 1
  216. */
  217. pci_dev_put(bridge);
  218. return bridge->revision;
  219. }
  220. /*
  221. * Enable the PCI device
  222. *
  223. * --BenH: It's arch fixup code that should enable channels that
  224. * have not been enabled by firmware. I decided we can still enable
  225. * channel 0 here at least, but channel 1 has to be enabled by
  226. * firmware or arch code. We still set both to 16 bits mode.
  227. */
  228. static int init_chipset_sl82c105(struct pci_dev *dev)
  229. {
  230. u32 val;
  231. pci_read_config_dword(dev, 0x40, &val);
  232. val |= CTRL_P0EN | CTRL_P0F16 | CTRL_P1F16;
  233. pci_write_config_dword(dev, 0x40, val);
  234. return 0;
  235. }
  236. static const struct ide_port_ops sl82c105_port_ops = {
  237. .set_pio_mode = sl82c105_set_pio_mode,
  238. .set_dma_mode = sl82c105_set_dma_mode,
  239. .resetproc = sl82c105_resetproc,
  240. .test_irq = sl82c105_test_irq,
  241. };
  242. static const struct ide_dma_ops sl82c105_dma_ops = {
  243. .dma_host_set = ide_dma_host_set,
  244. .dma_setup = ide_dma_setup,
  245. .dma_start = sl82c105_dma_start,
  246. .dma_end = sl82c105_dma_end,
  247. .dma_test_irq = ide_dma_test_irq,
  248. .dma_lost_irq = sl82c105_dma_lost_irq,
  249. .dma_timer_expiry = ide_dma_sff_timer_expiry,
  250. .dma_clear = sl82c105_dma_clear,
  251. .dma_sff_read_status = ide_dma_sff_read_status,
  252. };
  253. static const struct ide_port_info sl82c105_chipset __devinitdata = {
  254. .name = DRV_NAME,
  255. .init_chipset = init_chipset_sl82c105,
  256. .enablebits = {{0x40,0x01,0x01}, {0x40,0x10,0x10}},
  257. .port_ops = &sl82c105_port_ops,
  258. .dma_ops = &sl82c105_dma_ops,
  259. .host_flags = IDE_HFLAG_IO_32BIT |
  260. IDE_HFLAG_UNMASK_IRQS |
  261. IDE_HFLAG_SERIALIZE_DMA |
  262. IDE_HFLAG_NO_AUTODMA,
  263. .pio_mask = ATA_PIO5,
  264. .mwdma_mask = ATA_MWDMA2,
  265. };
  266. static int __devinit sl82c105_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  267. {
  268. struct ide_port_info d = sl82c105_chipset;
  269. u8 rev = sl82c105_bridge_revision(dev);
  270. if (rev <= 5) {
  271. /*
  272. * Never ever EVER under any circumstances enable
  273. * DMA when the bridge is this old.
  274. */
  275. printk(KERN_INFO DRV_NAME ": Winbond W83C553 bridge "
  276. "revision %d, BM-DMA disabled\n", rev);
  277. d.dma_ops = NULL;
  278. d.mwdma_mask = 0;
  279. d.host_flags &= ~IDE_HFLAG_SERIALIZE_DMA;
  280. }
  281. return ide_pci_init_one(dev, &d, NULL);
  282. }
  283. static const struct pci_device_id sl82c105_pci_tbl[] = {
  284. { PCI_VDEVICE(WINBOND, PCI_DEVICE_ID_WINBOND_82C105), 0 },
  285. { 0, },
  286. };
  287. MODULE_DEVICE_TABLE(pci, sl82c105_pci_tbl);
  288. static struct pci_driver sl82c105_pci_driver = {
  289. .name = "W82C105_IDE",
  290. .id_table = sl82c105_pci_tbl,
  291. .probe = sl82c105_init_one,
  292. .remove = ide_pci_remove,
  293. .suspend = ide_pci_suspend,
  294. .resume = ide_pci_resume,
  295. };
  296. static int __init sl82c105_ide_init(void)
  297. {
  298. return ide_pci_register_driver(&sl82c105_pci_driver);
  299. }
  300. static void __exit sl82c105_ide_exit(void)
  301. {
  302. pci_unregister_driver(&sl82c105_pci_driver);
  303. }
  304. module_init(sl82c105_ide_init);
  305. module_exit(sl82c105_ide_exit);
  306. MODULE_DESCRIPTION("PCI driver module for W82C105 IDE");
  307. MODULE_LICENSE("GPL");