emulate.c 88 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affilates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #ifndef __KERNEL__
  23. #include <stdio.h>
  24. #include <stdint.h>
  25. #include <public/xen.h>
  26. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  27. #else
  28. #include <linux/kvm_host.h>
  29. #include "kvm_cache_regs.h"
  30. #define DPRINTF(x...) do {} while (0)
  31. #endif
  32. #include <linux/module.h>
  33. #include <asm/kvm_emulate.h>
  34. #include "x86.h"
  35. #include "tss.h"
  36. /*
  37. * Opcode effective-address decode tables.
  38. * Note that we only emulate instructions that have at least one memory
  39. * operand (excluding implicit stack references). We assume that stack
  40. * references and instruction fetches will never occur in special memory
  41. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  42. * not be handled.
  43. */
  44. /* Operand sizes: 8-bit operands or specified/overridden size. */
  45. #define ByteOp (1<<16) /* 8-bit operands. */
  46. /* Destination operand type. */
  47. #define ImplicitOps (1<<17) /* Implicit in opcode. No generic decode. */
  48. #define DstReg (2<<17) /* Register operand. */
  49. #define DstMem (3<<17) /* Memory operand. */
  50. #define DstAcc (4<<17) /* Destination Accumulator */
  51. #define DstDI (5<<17) /* Destination is in ES:(E)DI */
  52. #define DstMem64 (6<<17) /* 64bit memory operand */
  53. #define DstMask (7<<17)
  54. /* Source operand type. */
  55. #define SrcNone (0<<4) /* No source operand. */
  56. #define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
  57. #define SrcReg (1<<4) /* Register operand. */
  58. #define SrcMem (2<<4) /* Memory operand. */
  59. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  60. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  61. #define SrcImm (5<<4) /* Immediate operand. */
  62. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  63. #define SrcOne (7<<4) /* Implied '1' */
  64. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  65. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  66. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  67. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  68. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  69. #define SrcAcc (0xd<<4) /* Source Accumulator */
  70. #define SrcMask (0xf<<4)
  71. /* Generic ModRM decode. */
  72. #define ModRM (1<<8)
  73. /* Destination is only written; never read. */
  74. #define Mov (1<<9)
  75. #define BitOp (1<<10)
  76. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  77. #define String (1<<12) /* String instruction (rep capable) */
  78. #define Stack (1<<13) /* Stack instruction (push/pop) */
  79. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  80. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  81. #define GroupMask 0x0f /* Group number stored in bits 0:3 */
  82. /* Misc flags */
  83. #define Undefined (1<<25) /* No Such Instruction */
  84. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  85. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  86. #define No64 (1<<28)
  87. /* Source 2 operand type */
  88. #define Src2None (0<<29)
  89. #define Src2CL (1<<29)
  90. #define Src2ImmByte (2<<29)
  91. #define Src2One (3<<29)
  92. #define Src2Mask (7<<29)
  93. #define X2(x) (x), (x)
  94. #define X3(x) X2(x), (x)
  95. #define X4(x) X2(x), X2(x)
  96. #define X5(x) X4(x), (x)
  97. #define X6(x) X4(x), X2(x)
  98. #define X7(x) X4(x), X3(x)
  99. #define X8(x) X4(x), X4(x)
  100. #define X16(x) X8(x), X8(x)
  101. enum {
  102. Group1, Group1A, Group3, Group4, Group5, Group7, Group8, Group9,
  103. };
  104. static u32 opcode_table[256] = {
  105. /* 0x00 - 0x07 */
  106. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  107. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  108. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  109. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  110. /* 0x08 - 0x0F */
  111. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  112. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  113. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  114. ImplicitOps | Stack | No64, 0,
  115. /* 0x10 - 0x17 */
  116. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  117. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  118. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  119. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  120. /* 0x18 - 0x1F */
  121. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  122. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  123. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  124. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  125. /* 0x20 - 0x27 */
  126. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  127. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  128. ByteOp | DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
  129. /* 0x28 - 0x2F */
  130. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  131. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  132. ByteOp | DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
  133. /* 0x30 - 0x37 */
  134. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  135. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  136. ByteOp | DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
  137. /* 0x38 - 0x3F */
  138. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  139. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  140. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  141. 0, 0,
  142. /* 0x40 - 0x4F */
  143. X16(DstReg),
  144. /* 0x50 - 0x57 */
  145. X8(SrcReg | Stack),
  146. /* 0x58 - 0x5F */
  147. X8(DstReg | Stack),
  148. /* 0x60 - 0x67 */
  149. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  150. 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
  151. 0, 0, 0, 0,
  152. /* 0x68 - 0x6F */
  153. SrcImm | Mov | Stack, 0, SrcImmByte | Mov | Stack, 0,
  154. DstDI | ByteOp | Mov | String, DstDI | Mov | String, /* insb, insw/insd */
  155. SrcSI | ByteOp | ImplicitOps | String, SrcSI | ImplicitOps | String, /* outsb, outsw/outsd */
  156. /* 0x70 - 0x7F */
  157. X16(SrcImmByte),
  158. /* 0x80 - 0x87 */
  159. ByteOp | DstMem | SrcImm | ModRM | Group | Group1,
  160. DstMem | SrcImm | ModRM | Group | Group1,
  161. ByteOp | DstMem | SrcImm | ModRM | No64 | Group | Group1,
  162. DstMem | SrcImmByte | ModRM | Group | Group1,
  163. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  164. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  165. /* 0x88 - 0x8F */
  166. ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
  167. ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  168. DstMem | SrcNone | ModRM | Mov, ModRM | DstReg,
  169. ImplicitOps | SrcMem16 | ModRM, Group | Group1A,
  170. /* 0x90 - 0x97 */
  171. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  172. /* 0x98 - 0x9F */
  173. 0, 0, SrcImmFAddr | No64, 0,
  174. ImplicitOps | Stack, ImplicitOps | Stack, 0, 0,
  175. /* 0xA0 - 0xA7 */
  176. ByteOp | DstAcc | SrcMem | Mov | MemAbs, DstAcc | SrcMem | Mov | MemAbs,
  177. ByteOp | DstMem | SrcAcc | Mov | MemAbs, DstMem | SrcAcc | Mov | MemAbs,
  178. ByteOp | SrcSI | DstDI | Mov | String, SrcSI | DstDI | Mov | String,
  179. ByteOp | SrcSI | DstDI | String, SrcSI | DstDI | String,
  180. /* 0xA8 - 0xAF */
  181. DstAcc | SrcImmByte | ByteOp, DstAcc | SrcImm, ByteOp | DstDI | Mov | String, DstDI | Mov | String,
  182. ByteOp | SrcSI | DstAcc | Mov | String, SrcSI | DstAcc | Mov | String,
  183. ByteOp | DstDI | String, DstDI | String,
  184. /* 0xB0 - 0xB7 */
  185. X8(ByteOp | DstReg | SrcImm | Mov),
  186. /* 0xB8 - 0xBF */
  187. X8(DstReg | SrcImm | Mov),
  188. /* 0xC0 - 0xC7 */
  189. ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
  190. 0, ImplicitOps | Stack, 0, 0,
  191. ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
  192. /* 0xC8 - 0xCF */
  193. 0, 0, 0, ImplicitOps | Stack,
  194. ImplicitOps, SrcImmByte, ImplicitOps | No64, ImplicitOps,
  195. /* 0xD0 - 0xD7 */
  196. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  197. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  198. 0, 0, 0, 0,
  199. /* 0xD8 - 0xDF */
  200. 0, 0, 0, 0, 0, 0, 0, 0,
  201. /* 0xE0 - 0xE7 */
  202. 0, 0, 0, 0,
  203. ByteOp | SrcImmUByte | DstAcc, SrcImmUByte | DstAcc,
  204. ByteOp | SrcImmUByte | DstAcc, SrcImmUByte | DstAcc,
  205. /* 0xE8 - 0xEF */
  206. SrcImm | Stack, SrcImm | ImplicitOps,
  207. SrcImmFAddr | No64, SrcImmByte | ImplicitOps,
  208. SrcNone | ByteOp | DstAcc, SrcNone | DstAcc,
  209. SrcNone | ByteOp | DstAcc, SrcNone | DstAcc,
  210. /* 0xF0 - 0xF7 */
  211. 0, 0, 0, 0,
  212. ImplicitOps | Priv, ImplicitOps, ByteOp | Group | Group3, Group | Group3,
  213. /* 0xF8 - 0xFF */
  214. ImplicitOps, 0, ImplicitOps, ImplicitOps,
  215. ImplicitOps, ImplicitOps, Group | Group4, Group | Group5,
  216. };
  217. static u32 twobyte_table[256] = {
  218. /* 0x00 - 0x0F */
  219. 0, Group | GroupDual | Group7, 0, 0,
  220. 0, ImplicitOps, ImplicitOps | Priv, 0,
  221. ImplicitOps | Priv, ImplicitOps | Priv, 0, 0,
  222. 0, ImplicitOps | ModRM, 0, 0,
  223. /* 0x10 - 0x1F */
  224. 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
  225. /* 0x20 - 0x2F */
  226. ModRM | ImplicitOps | Priv, ModRM | Priv,
  227. ModRM | ImplicitOps | Priv, ModRM | Priv,
  228. 0, 0, 0, 0,
  229. 0, 0, 0, 0, 0, 0, 0, 0,
  230. /* 0x30 - 0x3F */
  231. ImplicitOps | Priv, 0, ImplicitOps | Priv, 0,
  232. ImplicitOps, ImplicitOps | Priv, 0, 0,
  233. 0, 0, 0, 0, 0, 0, 0, 0,
  234. /* 0x40 - 0x4F */
  235. X16(DstReg | SrcMem | ModRM | Mov),
  236. /* 0x50 - 0x5F */
  237. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  238. /* 0x60 - 0x6F */
  239. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  240. /* 0x70 - 0x7F */
  241. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  242. /* 0x80 - 0x8F */
  243. X16(SrcImm),
  244. /* 0x90 - 0x9F */
  245. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  246. /* 0xA0 - 0xA7 */
  247. ImplicitOps | Stack, ImplicitOps | Stack,
  248. 0, DstMem | SrcReg | ModRM | BitOp,
  249. DstMem | SrcReg | Src2ImmByte | ModRM,
  250. DstMem | SrcReg | Src2CL | ModRM, 0, 0,
  251. /* 0xA8 - 0xAF */
  252. ImplicitOps | Stack, ImplicitOps | Stack,
  253. 0, DstMem | SrcReg | ModRM | BitOp | Lock,
  254. DstMem | SrcReg | Src2ImmByte | ModRM,
  255. DstMem | SrcReg | Src2CL | ModRM,
  256. ModRM, 0,
  257. /* 0xB0 - 0xB7 */
  258. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  259. 0, DstMem | SrcReg | ModRM | BitOp | Lock,
  260. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  261. DstReg | SrcMem16 | ModRM | Mov,
  262. /* 0xB8 - 0xBF */
  263. 0, 0,
  264. Group | Group8, DstMem | SrcReg | ModRM | BitOp | Lock,
  265. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  266. DstReg | SrcMem16 | ModRM | Mov,
  267. /* 0xC0 - 0xCF */
  268. 0, 0, 0, DstMem | SrcReg | ModRM | Mov,
  269. 0, 0, 0, Group | GroupDual | Group9,
  270. 0, 0, 0, 0, 0, 0, 0, 0,
  271. /* 0xD0 - 0xDF */
  272. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  273. /* 0xE0 - 0xEF */
  274. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  275. /* 0xF0 - 0xFF */
  276. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
  277. };
  278. static u32 group_table[] = {
  279. [Group1*8] =
  280. X7(Lock), 0,
  281. [Group1A*8] =
  282. DstMem | SrcNone | ModRM | Mov | Stack, 0, 0, 0, 0, 0, 0, 0,
  283. [Group3*8] =
  284. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  285. DstMem | SrcNone | ModRM | Lock, DstMem | SrcNone | ModRM | Lock,
  286. X4(Undefined),
  287. [Group4*8] =
  288. ByteOp | DstMem | SrcNone | ModRM | Lock, ByteOp | DstMem | SrcNone | ModRM | Lock,
  289. 0, 0, 0, 0, 0, 0,
  290. [Group5*8] =
  291. DstMem | SrcNone | ModRM | Lock, DstMem | SrcNone | ModRM | Lock,
  292. SrcMem | ModRM | Stack, 0,
  293. SrcMem | ModRM | Stack, SrcMemFAddr | ModRM | ImplicitOps,
  294. SrcMem | ModRM | Stack, 0,
  295. [Group7*8] =
  296. 0, 0, ModRM | SrcMem | Priv, ModRM | SrcMem | Priv,
  297. SrcNone | ModRM | DstMem | Mov, 0,
  298. SrcMem16 | ModRM | Mov | Priv, SrcMem | ModRM | ByteOp | Priv,
  299. [Group8*8] =
  300. 0, 0, 0, 0,
  301. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM | Lock,
  302. DstMem | SrcImmByte | ModRM | Lock, DstMem | SrcImmByte | ModRM | Lock,
  303. [Group9*8] =
  304. 0, DstMem64 | ModRM | Lock, 0, 0, 0, 0, 0, 0,
  305. };
  306. static u32 group2_table[] = {
  307. [Group7*8] =
  308. SrcNone | ModRM | Priv, 0, 0, SrcNone | ModRM | Priv,
  309. SrcNone | ModRM | DstMem | Mov, 0,
  310. SrcMem16 | ModRM | Mov | Priv, 0,
  311. [Group9*8] =
  312. 0, 0, 0, 0, 0, 0, 0, 0,
  313. };
  314. /* EFLAGS bit definitions. */
  315. #define EFLG_ID (1<<21)
  316. #define EFLG_VIP (1<<20)
  317. #define EFLG_VIF (1<<19)
  318. #define EFLG_AC (1<<18)
  319. #define EFLG_VM (1<<17)
  320. #define EFLG_RF (1<<16)
  321. #define EFLG_IOPL (3<<12)
  322. #define EFLG_NT (1<<14)
  323. #define EFLG_OF (1<<11)
  324. #define EFLG_DF (1<<10)
  325. #define EFLG_IF (1<<9)
  326. #define EFLG_TF (1<<8)
  327. #define EFLG_SF (1<<7)
  328. #define EFLG_ZF (1<<6)
  329. #define EFLG_AF (1<<4)
  330. #define EFLG_PF (1<<2)
  331. #define EFLG_CF (1<<0)
  332. /*
  333. * Instruction emulation:
  334. * Most instructions are emulated directly via a fragment of inline assembly
  335. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  336. * any modified flags.
  337. */
  338. #if defined(CONFIG_X86_64)
  339. #define _LO32 "k" /* force 32-bit operand */
  340. #define _STK "%%rsp" /* stack pointer */
  341. #elif defined(__i386__)
  342. #define _LO32 "" /* force 32-bit operand */
  343. #define _STK "%%esp" /* stack pointer */
  344. #endif
  345. /*
  346. * These EFLAGS bits are restored from saved value during emulation, and
  347. * any changes are written back to the saved value after emulation.
  348. */
  349. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  350. /* Before executing instruction: restore necessary bits in EFLAGS. */
  351. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  352. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  353. "movl %"_sav",%"_LO32 _tmp"; " \
  354. "push %"_tmp"; " \
  355. "push %"_tmp"; " \
  356. "movl %"_msk",%"_LO32 _tmp"; " \
  357. "andl %"_LO32 _tmp",("_STK"); " \
  358. "pushf; " \
  359. "notl %"_LO32 _tmp"; " \
  360. "andl %"_LO32 _tmp",("_STK"); " \
  361. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  362. "pop %"_tmp"; " \
  363. "orl %"_LO32 _tmp",("_STK"); " \
  364. "popf; " \
  365. "pop %"_sav"; "
  366. /* After executing instruction: write-back necessary bits in EFLAGS. */
  367. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  368. /* _sav |= EFLAGS & _msk; */ \
  369. "pushf; " \
  370. "pop %"_tmp"; " \
  371. "andl %"_msk",%"_LO32 _tmp"; " \
  372. "orl %"_LO32 _tmp",%"_sav"; "
  373. #ifdef CONFIG_X86_64
  374. #define ON64(x) x
  375. #else
  376. #define ON64(x)
  377. #endif
  378. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
  379. do { \
  380. __asm__ __volatile__ ( \
  381. _PRE_EFLAGS("0", "4", "2") \
  382. _op _suffix " %"_x"3,%1; " \
  383. _POST_EFLAGS("0", "4", "2") \
  384. : "=m" (_eflags), "=m" ((_dst).val), \
  385. "=&r" (_tmp) \
  386. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  387. } while (0)
  388. /* Raw emulation: instruction has two explicit operands. */
  389. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  390. do { \
  391. unsigned long _tmp; \
  392. \
  393. switch ((_dst).bytes) { \
  394. case 2: \
  395. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
  396. break; \
  397. case 4: \
  398. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
  399. break; \
  400. case 8: \
  401. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
  402. break; \
  403. } \
  404. } while (0)
  405. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  406. do { \
  407. unsigned long _tmp; \
  408. switch ((_dst).bytes) { \
  409. case 1: \
  410. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
  411. break; \
  412. default: \
  413. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  414. _wx, _wy, _lx, _ly, _qx, _qy); \
  415. break; \
  416. } \
  417. } while (0)
  418. /* Source operand is byte-sized and may be restricted to just %cl. */
  419. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  420. __emulate_2op(_op, _src, _dst, _eflags, \
  421. "b", "c", "b", "c", "b", "c", "b", "c")
  422. /* Source operand is byte, word, long or quad sized. */
  423. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  424. __emulate_2op(_op, _src, _dst, _eflags, \
  425. "b", "q", "w", "r", _LO32, "r", "", "r")
  426. /* Source operand is word, long or quad sized. */
  427. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  428. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  429. "w", "r", _LO32, "r", "", "r")
  430. /* Instruction has three operands and one operand is stored in ECX register */
  431. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  432. do { \
  433. unsigned long _tmp; \
  434. _type _clv = (_cl).val; \
  435. _type _srcv = (_src).val; \
  436. _type _dstv = (_dst).val; \
  437. \
  438. __asm__ __volatile__ ( \
  439. _PRE_EFLAGS("0", "5", "2") \
  440. _op _suffix " %4,%1 \n" \
  441. _POST_EFLAGS("0", "5", "2") \
  442. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  443. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  444. ); \
  445. \
  446. (_cl).val = (unsigned long) _clv; \
  447. (_src).val = (unsigned long) _srcv; \
  448. (_dst).val = (unsigned long) _dstv; \
  449. } while (0)
  450. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  451. do { \
  452. switch ((_dst).bytes) { \
  453. case 2: \
  454. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  455. "w", unsigned short); \
  456. break; \
  457. case 4: \
  458. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  459. "l", unsigned int); \
  460. break; \
  461. case 8: \
  462. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  463. "q", unsigned long)); \
  464. break; \
  465. } \
  466. } while (0)
  467. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  468. do { \
  469. unsigned long _tmp; \
  470. \
  471. __asm__ __volatile__ ( \
  472. _PRE_EFLAGS("0", "3", "2") \
  473. _op _suffix " %1; " \
  474. _POST_EFLAGS("0", "3", "2") \
  475. : "=m" (_eflags), "+m" ((_dst).val), \
  476. "=&r" (_tmp) \
  477. : "i" (EFLAGS_MASK)); \
  478. } while (0)
  479. /* Instruction has only one explicit operand (no source operand). */
  480. #define emulate_1op(_op, _dst, _eflags) \
  481. do { \
  482. switch ((_dst).bytes) { \
  483. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  484. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  485. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  486. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  487. } \
  488. } while (0)
  489. /* Fetch next part of the instruction being emulated. */
  490. #define insn_fetch(_type, _size, _eip) \
  491. ({ unsigned long _x; \
  492. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  493. if (rc != X86EMUL_CONTINUE) \
  494. goto done; \
  495. (_eip) += (_size); \
  496. (_type)_x; \
  497. })
  498. #define insn_fetch_arr(_arr, _size, _eip) \
  499. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  500. if (rc != X86EMUL_CONTINUE) \
  501. goto done; \
  502. (_eip) += (_size); \
  503. })
  504. static inline unsigned long ad_mask(struct decode_cache *c)
  505. {
  506. return (1UL << (c->ad_bytes << 3)) - 1;
  507. }
  508. /* Access/update address held in a register, based on addressing mode. */
  509. static inline unsigned long
  510. address_mask(struct decode_cache *c, unsigned long reg)
  511. {
  512. if (c->ad_bytes == sizeof(unsigned long))
  513. return reg;
  514. else
  515. return reg & ad_mask(c);
  516. }
  517. static inline unsigned long
  518. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  519. {
  520. return base + address_mask(c, reg);
  521. }
  522. static inline void
  523. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  524. {
  525. if (c->ad_bytes == sizeof(unsigned long))
  526. *reg += inc;
  527. else
  528. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  529. }
  530. static inline void jmp_rel(struct decode_cache *c, int rel)
  531. {
  532. register_address_increment(c, &c->eip, rel);
  533. }
  534. static void set_seg_override(struct decode_cache *c, int seg)
  535. {
  536. c->has_seg_override = true;
  537. c->seg_override = seg;
  538. }
  539. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  540. struct x86_emulate_ops *ops, int seg)
  541. {
  542. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  543. return 0;
  544. return ops->get_cached_segment_base(seg, ctxt->vcpu);
  545. }
  546. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  547. struct x86_emulate_ops *ops,
  548. struct decode_cache *c)
  549. {
  550. if (!c->has_seg_override)
  551. return 0;
  552. return seg_base(ctxt, ops, c->seg_override);
  553. }
  554. static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
  555. struct x86_emulate_ops *ops)
  556. {
  557. return seg_base(ctxt, ops, VCPU_SREG_ES);
  558. }
  559. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
  560. struct x86_emulate_ops *ops)
  561. {
  562. return seg_base(ctxt, ops, VCPU_SREG_SS);
  563. }
  564. static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  565. u32 error, bool valid)
  566. {
  567. ctxt->exception = vec;
  568. ctxt->error_code = error;
  569. ctxt->error_code_valid = valid;
  570. ctxt->restart = false;
  571. }
  572. static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  573. {
  574. emulate_exception(ctxt, GP_VECTOR, err, true);
  575. }
  576. static void emulate_pf(struct x86_emulate_ctxt *ctxt, unsigned long addr,
  577. int err)
  578. {
  579. ctxt->cr2 = addr;
  580. emulate_exception(ctxt, PF_VECTOR, err, true);
  581. }
  582. static void emulate_ud(struct x86_emulate_ctxt *ctxt)
  583. {
  584. emulate_exception(ctxt, UD_VECTOR, 0, false);
  585. }
  586. static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  587. {
  588. emulate_exception(ctxt, TS_VECTOR, err, true);
  589. }
  590. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  591. struct x86_emulate_ops *ops,
  592. unsigned long eip, u8 *dest)
  593. {
  594. struct fetch_cache *fc = &ctxt->decode.fetch;
  595. int rc;
  596. int size, cur_size;
  597. if (eip == fc->end) {
  598. cur_size = fc->end - fc->start;
  599. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  600. rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
  601. size, ctxt->vcpu, NULL);
  602. if (rc != X86EMUL_CONTINUE)
  603. return rc;
  604. fc->end += size;
  605. }
  606. *dest = fc->data[eip - fc->start];
  607. return X86EMUL_CONTINUE;
  608. }
  609. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  610. struct x86_emulate_ops *ops,
  611. unsigned long eip, void *dest, unsigned size)
  612. {
  613. int rc;
  614. /* x86 instructions are limited to 15 bytes. */
  615. if (eip + size - ctxt->eip > 15)
  616. return X86EMUL_UNHANDLEABLE;
  617. while (size--) {
  618. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  619. if (rc != X86EMUL_CONTINUE)
  620. return rc;
  621. }
  622. return X86EMUL_CONTINUE;
  623. }
  624. /*
  625. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  626. * pointer into the block that addresses the relevant register.
  627. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  628. */
  629. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  630. int highbyte_regs)
  631. {
  632. void *p;
  633. p = &regs[modrm_reg];
  634. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  635. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  636. return p;
  637. }
  638. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  639. struct x86_emulate_ops *ops,
  640. void *ptr,
  641. u16 *size, unsigned long *address, int op_bytes)
  642. {
  643. int rc;
  644. if (op_bytes == 2)
  645. op_bytes = 3;
  646. *address = 0;
  647. rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
  648. ctxt->vcpu, NULL);
  649. if (rc != X86EMUL_CONTINUE)
  650. return rc;
  651. rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
  652. ctxt->vcpu, NULL);
  653. return rc;
  654. }
  655. static int test_cc(unsigned int condition, unsigned int flags)
  656. {
  657. int rc = 0;
  658. switch ((condition & 15) >> 1) {
  659. case 0: /* o */
  660. rc |= (flags & EFLG_OF);
  661. break;
  662. case 1: /* b/c/nae */
  663. rc |= (flags & EFLG_CF);
  664. break;
  665. case 2: /* z/e */
  666. rc |= (flags & EFLG_ZF);
  667. break;
  668. case 3: /* be/na */
  669. rc |= (flags & (EFLG_CF|EFLG_ZF));
  670. break;
  671. case 4: /* s */
  672. rc |= (flags & EFLG_SF);
  673. break;
  674. case 5: /* p/pe */
  675. rc |= (flags & EFLG_PF);
  676. break;
  677. case 7: /* le/ng */
  678. rc |= (flags & EFLG_ZF);
  679. /* fall through */
  680. case 6: /* l/nge */
  681. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  682. break;
  683. }
  684. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  685. return (!!rc ^ (condition & 1));
  686. }
  687. static void decode_register_operand(struct operand *op,
  688. struct decode_cache *c,
  689. int inhibit_bytereg)
  690. {
  691. unsigned reg = c->modrm_reg;
  692. int highbyte_regs = c->rex_prefix == 0;
  693. if (!(c->d & ModRM))
  694. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  695. op->type = OP_REG;
  696. if ((c->d & ByteOp) && !inhibit_bytereg) {
  697. op->ptr = decode_register(reg, c->regs, highbyte_regs);
  698. op->val = *(u8 *)op->ptr;
  699. op->bytes = 1;
  700. } else {
  701. op->ptr = decode_register(reg, c->regs, 0);
  702. op->bytes = c->op_bytes;
  703. switch (op->bytes) {
  704. case 2:
  705. op->val = *(u16 *)op->ptr;
  706. break;
  707. case 4:
  708. op->val = *(u32 *)op->ptr;
  709. break;
  710. case 8:
  711. op->val = *(u64 *) op->ptr;
  712. break;
  713. }
  714. }
  715. op->orig_val = op->val;
  716. }
  717. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  718. struct x86_emulate_ops *ops)
  719. {
  720. struct decode_cache *c = &ctxt->decode;
  721. u8 sib;
  722. int index_reg = 0, base_reg = 0, scale;
  723. int rc = X86EMUL_CONTINUE;
  724. if (c->rex_prefix) {
  725. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  726. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  727. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  728. }
  729. c->modrm = insn_fetch(u8, 1, c->eip);
  730. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  731. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  732. c->modrm_rm |= (c->modrm & 0x07);
  733. c->modrm_ea = 0;
  734. c->use_modrm_ea = 1;
  735. if (c->modrm_mod == 3) {
  736. c->modrm_ptr = decode_register(c->modrm_rm,
  737. c->regs, c->d & ByteOp);
  738. c->modrm_val = *(unsigned long *)c->modrm_ptr;
  739. return rc;
  740. }
  741. if (c->ad_bytes == 2) {
  742. unsigned bx = c->regs[VCPU_REGS_RBX];
  743. unsigned bp = c->regs[VCPU_REGS_RBP];
  744. unsigned si = c->regs[VCPU_REGS_RSI];
  745. unsigned di = c->regs[VCPU_REGS_RDI];
  746. /* 16-bit ModR/M decode. */
  747. switch (c->modrm_mod) {
  748. case 0:
  749. if (c->modrm_rm == 6)
  750. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  751. break;
  752. case 1:
  753. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  754. break;
  755. case 2:
  756. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  757. break;
  758. }
  759. switch (c->modrm_rm) {
  760. case 0:
  761. c->modrm_ea += bx + si;
  762. break;
  763. case 1:
  764. c->modrm_ea += bx + di;
  765. break;
  766. case 2:
  767. c->modrm_ea += bp + si;
  768. break;
  769. case 3:
  770. c->modrm_ea += bp + di;
  771. break;
  772. case 4:
  773. c->modrm_ea += si;
  774. break;
  775. case 5:
  776. c->modrm_ea += di;
  777. break;
  778. case 6:
  779. if (c->modrm_mod != 0)
  780. c->modrm_ea += bp;
  781. break;
  782. case 7:
  783. c->modrm_ea += bx;
  784. break;
  785. }
  786. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  787. (c->modrm_rm == 6 && c->modrm_mod != 0))
  788. if (!c->has_seg_override)
  789. set_seg_override(c, VCPU_SREG_SS);
  790. c->modrm_ea = (u16)c->modrm_ea;
  791. } else {
  792. /* 32/64-bit ModR/M decode. */
  793. if ((c->modrm_rm & 7) == 4) {
  794. sib = insn_fetch(u8, 1, c->eip);
  795. index_reg |= (sib >> 3) & 7;
  796. base_reg |= sib & 7;
  797. scale = sib >> 6;
  798. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  799. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  800. else
  801. c->modrm_ea += c->regs[base_reg];
  802. if (index_reg != 4)
  803. c->modrm_ea += c->regs[index_reg] << scale;
  804. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  805. if (ctxt->mode == X86EMUL_MODE_PROT64)
  806. c->rip_relative = 1;
  807. } else
  808. c->modrm_ea += c->regs[c->modrm_rm];
  809. switch (c->modrm_mod) {
  810. case 0:
  811. if (c->modrm_rm == 5)
  812. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  813. break;
  814. case 1:
  815. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  816. break;
  817. case 2:
  818. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  819. break;
  820. }
  821. }
  822. done:
  823. return rc;
  824. }
  825. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  826. struct x86_emulate_ops *ops)
  827. {
  828. struct decode_cache *c = &ctxt->decode;
  829. int rc = X86EMUL_CONTINUE;
  830. switch (c->ad_bytes) {
  831. case 2:
  832. c->modrm_ea = insn_fetch(u16, 2, c->eip);
  833. break;
  834. case 4:
  835. c->modrm_ea = insn_fetch(u32, 4, c->eip);
  836. break;
  837. case 8:
  838. c->modrm_ea = insn_fetch(u64, 8, c->eip);
  839. break;
  840. }
  841. done:
  842. return rc;
  843. }
  844. int
  845. x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  846. {
  847. struct decode_cache *c = &ctxt->decode;
  848. int rc = X86EMUL_CONTINUE;
  849. int mode = ctxt->mode;
  850. int def_op_bytes, def_ad_bytes, group, dual;
  851. /* we cannot decode insn before we complete previous rep insn */
  852. WARN_ON(ctxt->restart);
  853. c->eip = ctxt->eip;
  854. c->fetch.start = c->fetch.end = c->eip;
  855. ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
  856. switch (mode) {
  857. case X86EMUL_MODE_REAL:
  858. case X86EMUL_MODE_VM86:
  859. case X86EMUL_MODE_PROT16:
  860. def_op_bytes = def_ad_bytes = 2;
  861. break;
  862. case X86EMUL_MODE_PROT32:
  863. def_op_bytes = def_ad_bytes = 4;
  864. break;
  865. #ifdef CONFIG_X86_64
  866. case X86EMUL_MODE_PROT64:
  867. def_op_bytes = 4;
  868. def_ad_bytes = 8;
  869. break;
  870. #endif
  871. default:
  872. return -1;
  873. }
  874. c->op_bytes = def_op_bytes;
  875. c->ad_bytes = def_ad_bytes;
  876. /* Legacy prefixes. */
  877. for (;;) {
  878. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  879. case 0x66: /* operand-size override */
  880. /* switch between 2/4 bytes */
  881. c->op_bytes = def_op_bytes ^ 6;
  882. break;
  883. case 0x67: /* address-size override */
  884. if (mode == X86EMUL_MODE_PROT64)
  885. /* switch between 4/8 bytes */
  886. c->ad_bytes = def_ad_bytes ^ 12;
  887. else
  888. /* switch between 2/4 bytes */
  889. c->ad_bytes = def_ad_bytes ^ 6;
  890. break;
  891. case 0x26: /* ES override */
  892. case 0x2e: /* CS override */
  893. case 0x36: /* SS override */
  894. case 0x3e: /* DS override */
  895. set_seg_override(c, (c->b >> 3) & 3);
  896. break;
  897. case 0x64: /* FS override */
  898. case 0x65: /* GS override */
  899. set_seg_override(c, c->b & 7);
  900. break;
  901. case 0x40 ... 0x4f: /* REX */
  902. if (mode != X86EMUL_MODE_PROT64)
  903. goto done_prefixes;
  904. c->rex_prefix = c->b;
  905. continue;
  906. case 0xf0: /* LOCK */
  907. c->lock_prefix = 1;
  908. break;
  909. case 0xf2: /* REPNE/REPNZ */
  910. c->rep_prefix = REPNE_PREFIX;
  911. break;
  912. case 0xf3: /* REP/REPE/REPZ */
  913. c->rep_prefix = REPE_PREFIX;
  914. break;
  915. default:
  916. goto done_prefixes;
  917. }
  918. /* Any legacy prefix after a REX prefix nullifies its effect. */
  919. c->rex_prefix = 0;
  920. }
  921. done_prefixes:
  922. /* REX prefix. */
  923. if (c->rex_prefix)
  924. if (c->rex_prefix & 8)
  925. c->op_bytes = 8; /* REX.W */
  926. /* Opcode byte(s). */
  927. c->d = opcode_table[c->b];
  928. if (c->d == 0) {
  929. /* Two-byte opcode? */
  930. if (c->b == 0x0f) {
  931. c->twobyte = 1;
  932. c->b = insn_fetch(u8, 1, c->eip);
  933. c->d = twobyte_table[c->b];
  934. }
  935. }
  936. if (c->d & Group) {
  937. group = c->d & GroupMask;
  938. dual = c->d & GroupDual;
  939. c->modrm = insn_fetch(u8, 1, c->eip);
  940. --c->eip;
  941. group = (group << 3) + ((c->modrm >> 3) & 7);
  942. c->d &= ~(Group | GroupDual | GroupMask);
  943. if (dual && (c->modrm >> 6) == 3)
  944. c->d |= group2_table[group];
  945. else
  946. c->d |= group_table[group];
  947. }
  948. /* Unrecognised? */
  949. if (c->d == 0 || (c->d & Undefined)) {
  950. DPRINTF("Cannot emulate %02x\n", c->b);
  951. return -1;
  952. }
  953. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  954. c->op_bytes = 8;
  955. /* ModRM and SIB bytes. */
  956. if (c->d & ModRM)
  957. rc = decode_modrm(ctxt, ops);
  958. else if (c->d & MemAbs)
  959. rc = decode_abs(ctxt, ops);
  960. if (rc != X86EMUL_CONTINUE)
  961. goto done;
  962. if (!c->has_seg_override)
  963. set_seg_override(c, VCPU_SREG_DS);
  964. if (!(!c->twobyte && c->b == 0x8d))
  965. c->modrm_ea += seg_override_base(ctxt, ops, c);
  966. if (c->ad_bytes != 8)
  967. c->modrm_ea = (u32)c->modrm_ea;
  968. if (c->rip_relative)
  969. c->modrm_ea += c->eip;
  970. /*
  971. * Decode and fetch the source operand: register, memory
  972. * or immediate.
  973. */
  974. switch (c->d & SrcMask) {
  975. case SrcNone:
  976. break;
  977. case SrcReg:
  978. decode_register_operand(&c->src, c, 0);
  979. break;
  980. case SrcMem16:
  981. c->src.bytes = 2;
  982. goto srcmem_common;
  983. case SrcMem32:
  984. c->src.bytes = 4;
  985. goto srcmem_common;
  986. case SrcMem:
  987. c->src.bytes = (c->d & ByteOp) ? 1 :
  988. c->op_bytes;
  989. /* Don't fetch the address for invlpg: it could be unmapped. */
  990. if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
  991. break;
  992. srcmem_common:
  993. /*
  994. * For instructions with a ModR/M byte, switch to register
  995. * access if Mod = 3.
  996. */
  997. if ((c->d & ModRM) && c->modrm_mod == 3) {
  998. c->src.type = OP_REG;
  999. c->src.val = c->modrm_val;
  1000. c->src.ptr = c->modrm_ptr;
  1001. break;
  1002. }
  1003. c->src.type = OP_MEM;
  1004. c->src.ptr = (unsigned long *)c->modrm_ea;
  1005. c->src.val = 0;
  1006. break;
  1007. case SrcImm:
  1008. case SrcImmU:
  1009. c->src.type = OP_IMM;
  1010. c->src.ptr = (unsigned long *)c->eip;
  1011. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1012. if (c->src.bytes == 8)
  1013. c->src.bytes = 4;
  1014. /* NB. Immediates are sign-extended as necessary. */
  1015. switch (c->src.bytes) {
  1016. case 1:
  1017. c->src.val = insn_fetch(s8, 1, c->eip);
  1018. break;
  1019. case 2:
  1020. c->src.val = insn_fetch(s16, 2, c->eip);
  1021. break;
  1022. case 4:
  1023. c->src.val = insn_fetch(s32, 4, c->eip);
  1024. break;
  1025. }
  1026. if ((c->d & SrcMask) == SrcImmU) {
  1027. switch (c->src.bytes) {
  1028. case 1:
  1029. c->src.val &= 0xff;
  1030. break;
  1031. case 2:
  1032. c->src.val &= 0xffff;
  1033. break;
  1034. case 4:
  1035. c->src.val &= 0xffffffff;
  1036. break;
  1037. }
  1038. }
  1039. break;
  1040. case SrcImmByte:
  1041. case SrcImmUByte:
  1042. c->src.type = OP_IMM;
  1043. c->src.ptr = (unsigned long *)c->eip;
  1044. c->src.bytes = 1;
  1045. if ((c->d & SrcMask) == SrcImmByte)
  1046. c->src.val = insn_fetch(s8, 1, c->eip);
  1047. else
  1048. c->src.val = insn_fetch(u8, 1, c->eip);
  1049. break;
  1050. case SrcAcc:
  1051. c->src.type = OP_REG;
  1052. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1053. c->src.ptr = &c->regs[VCPU_REGS_RAX];
  1054. switch (c->src.bytes) {
  1055. case 1:
  1056. c->src.val = *(u8 *)c->src.ptr;
  1057. break;
  1058. case 2:
  1059. c->src.val = *(u16 *)c->src.ptr;
  1060. break;
  1061. case 4:
  1062. c->src.val = *(u32 *)c->src.ptr;
  1063. break;
  1064. case 8:
  1065. c->src.val = *(u64 *)c->src.ptr;
  1066. break;
  1067. }
  1068. break;
  1069. case SrcOne:
  1070. c->src.bytes = 1;
  1071. c->src.val = 1;
  1072. break;
  1073. case SrcSI:
  1074. c->src.type = OP_MEM;
  1075. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1076. c->src.ptr = (unsigned long *)
  1077. register_address(c, seg_override_base(ctxt, ops, c),
  1078. c->regs[VCPU_REGS_RSI]);
  1079. c->src.val = 0;
  1080. break;
  1081. case SrcImmFAddr:
  1082. c->src.type = OP_IMM;
  1083. c->src.ptr = (unsigned long *)c->eip;
  1084. c->src.bytes = c->op_bytes + 2;
  1085. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  1086. break;
  1087. case SrcMemFAddr:
  1088. c->src.type = OP_MEM;
  1089. c->src.ptr = (unsigned long *)c->modrm_ea;
  1090. c->src.bytes = c->op_bytes + 2;
  1091. break;
  1092. }
  1093. /*
  1094. * Decode and fetch the second source operand: register, memory
  1095. * or immediate.
  1096. */
  1097. switch (c->d & Src2Mask) {
  1098. case Src2None:
  1099. break;
  1100. case Src2CL:
  1101. c->src2.bytes = 1;
  1102. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  1103. break;
  1104. case Src2ImmByte:
  1105. c->src2.type = OP_IMM;
  1106. c->src2.ptr = (unsigned long *)c->eip;
  1107. c->src2.bytes = 1;
  1108. c->src2.val = insn_fetch(u8, 1, c->eip);
  1109. break;
  1110. case Src2One:
  1111. c->src2.bytes = 1;
  1112. c->src2.val = 1;
  1113. break;
  1114. }
  1115. /* Decode and fetch the destination operand: register or memory. */
  1116. switch (c->d & DstMask) {
  1117. case ImplicitOps:
  1118. /* Special instructions do their own operand decoding. */
  1119. return 0;
  1120. case DstReg:
  1121. decode_register_operand(&c->dst, c,
  1122. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  1123. break;
  1124. case DstMem:
  1125. case DstMem64:
  1126. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1127. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1128. c->dst.type = OP_REG;
  1129. c->dst.val = c->dst.orig_val = c->modrm_val;
  1130. c->dst.ptr = c->modrm_ptr;
  1131. break;
  1132. }
  1133. c->dst.type = OP_MEM;
  1134. c->dst.ptr = (unsigned long *)c->modrm_ea;
  1135. if ((c->d & DstMask) == DstMem64)
  1136. c->dst.bytes = 8;
  1137. else
  1138. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1139. c->dst.val = 0;
  1140. if (c->d & BitOp) {
  1141. unsigned long mask = ~(c->dst.bytes * 8 - 1);
  1142. c->dst.ptr = (void *)c->dst.ptr +
  1143. (c->src.val & mask) / 8;
  1144. }
  1145. break;
  1146. case DstAcc:
  1147. c->dst.type = OP_REG;
  1148. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1149. c->dst.ptr = &c->regs[VCPU_REGS_RAX];
  1150. switch (c->dst.bytes) {
  1151. case 1:
  1152. c->dst.val = *(u8 *)c->dst.ptr;
  1153. break;
  1154. case 2:
  1155. c->dst.val = *(u16 *)c->dst.ptr;
  1156. break;
  1157. case 4:
  1158. c->dst.val = *(u32 *)c->dst.ptr;
  1159. break;
  1160. case 8:
  1161. c->dst.val = *(u64 *)c->dst.ptr;
  1162. break;
  1163. }
  1164. c->dst.orig_val = c->dst.val;
  1165. break;
  1166. case DstDI:
  1167. c->dst.type = OP_MEM;
  1168. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1169. c->dst.ptr = (unsigned long *)
  1170. register_address(c, es_base(ctxt, ops),
  1171. c->regs[VCPU_REGS_RDI]);
  1172. c->dst.val = 0;
  1173. break;
  1174. }
  1175. done:
  1176. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1177. }
  1178. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  1179. struct x86_emulate_ops *ops,
  1180. unsigned long addr, void *dest, unsigned size)
  1181. {
  1182. int rc;
  1183. struct read_cache *mc = &ctxt->decode.mem_read;
  1184. u32 err;
  1185. while (size) {
  1186. int n = min(size, 8u);
  1187. size -= n;
  1188. if (mc->pos < mc->end)
  1189. goto read_cached;
  1190. rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
  1191. ctxt->vcpu);
  1192. if (rc == X86EMUL_PROPAGATE_FAULT)
  1193. emulate_pf(ctxt, addr, err);
  1194. if (rc != X86EMUL_CONTINUE)
  1195. return rc;
  1196. mc->end += n;
  1197. read_cached:
  1198. memcpy(dest, mc->data + mc->pos, n);
  1199. mc->pos += n;
  1200. dest += n;
  1201. addr += n;
  1202. }
  1203. return X86EMUL_CONTINUE;
  1204. }
  1205. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1206. struct x86_emulate_ops *ops,
  1207. unsigned int size, unsigned short port,
  1208. void *dest)
  1209. {
  1210. struct read_cache *rc = &ctxt->decode.io_read;
  1211. if (rc->pos == rc->end) { /* refill pio read ahead */
  1212. struct decode_cache *c = &ctxt->decode;
  1213. unsigned int in_page, n;
  1214. unsigned int count = c->rep_prefix ?
  1215. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  1216. in_page = (ctxt->eflags & EFLG_DF) ?
  1217. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  1218. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  1219. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1220. count);
  1221. if (n == 0)
  1222. n = 1;
  1223. rc->pos = rc->end = 0;
  1224. if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
  1225. return 0;
  1226. rc->end = n * size;
  1227. }
  1228. memcpy(dest, rc->data + rc->pos, size);
  1229. rc->pos += size;
  1230. return 1;
  1231. }
  1232. static u32 desc_limit_scaled(struct desc_struct *desc)
  1233. {
  1234. u32 limit = get_desc_limit(desc);
  1235. return desc->g ? (limit << 12) | 0xfff : limit;
  1236. }
  1237. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1238. struct x86_emulate_ops *ops,
  1239. u16 selector, struct desc_ptr *dt)
  1240. {
  1241. if (selector & 1 << 2) {
  1242. struct desc_struct desc;
  1243. memset (dt, 0, sizeof *dt);
  1244. if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
  1245. return;
  1246. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1247. dt->address = get_desc_base(&desc);
  1248. } else
  1249. ops->get_gdt(dt, ctxt->vcpu);
  1250. }
  1251. /* allowed just for 8 bytes segments */
  1252. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1253. struct x86_emulate_ops *ops,
  1254. u16 selector, struct desc_struct *desc)
  1255. {
  1256. struct desc_ptr dt;
  1257. u16 index = selector >> 3;
  1258. int ret;
  1259. u32 err;
  1260. ulong addr;
  1261. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  1262. if (dt.size < index * 8 + 7) {
  1263. emulate_gp(ctxt, selector & 0xfffc);
  1264. return X86EMUL_PROPAGATE_FAULT;
  1265. }
  1266. addr = dt.address + index * 8;
  1267. ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  1268. if (ret == X86EMUL_PROPAGATE_FAULT)
  1269. emulate_pf(ctxt, addr, err);
  1270. return ret;
  1271. }
  1272. /* allowed just for 8 bytes segments */
  1273. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1274. struct x86_emulate_ops *ops,
  1275. u16 selector, struct desc_struct *desc)
  1276. {
  1277. struct desc_ptr dt;
  1278. u16 index = selector >> 3;
  1279. u32 err;
  1280. ulong addr;
  1281. int ret;
  1282. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  1283. if (dt.size < index * 8 + 7) {
  1284. emulate_gp(ctxt, selector & 0xfffc);
  1285. return X86EMUL_PROPAGATE_FAULT;
  1286. }
  1287. addr = dt.address + index * 8;
  1288. ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  1289. if (ret == X86EMUL_PROPAGATE_FAULT)
  1290. emulate_pf(ctxt, addr, err);
  1291. return ret;
  1292. }
  1293. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1294. struct x86_emulate_ops *ops,
  1295. u16 selector, int seg)
  1296. {
  1297. struct desc_struct seg_desc;
  1298. u8 dpl, rpl, cpl;
  1299. unsigned err_vec = GP_VECTOR;
  1300. u32 err_code = 0;
  1301. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1302. int ret;
  1303. memset(&seg_desc, 0, sizeof seg_desc);
  1304. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1305. || ctxt->mode == X86EMUL_MODE_REAL) {
  1306. /* set real mode segment descriptor */
  1307. set_desc_base(&seg_desc, selector << 4);
  1308. set_desc_limit(&seg_desc, 0xffff);
  1309. seg_desc.type = 3;
  1310. seg_desc.p = 1;
  1311. seg_desc.s = 1;
  1312. goto load;
  1313. }
  1314. /* NULL selector is not valid for TR, CS and SS */
  1315. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  1316. && null_selector)
  1317. goto exception;
  1318. /* TR should be in GDT only */
  1319. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1320. goto exception;
  1321. if (null_selector) /* for NULL selector skip all following checks */
  1322. goto load;
  1323. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1324. if (ret != X86EMUL_CONTINUE)
  1325. return ret;
  1326. err_code = selector & 0xfffc;
  1327. err_vec = GP_VECTOR;
  1328. /* can't load system descriptor into segment selecor */
  1329. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1330. goto exception;
  1331. if (!seg_desc.p) {
  1332. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1333. goto exception;
  1334. }
  1335. rpl = selector & 3;
  1336. dpl = seg_desc.dpl;
  1337. cpl = ops->cpl(ctxt->vcpu);
  1338. switch (seg) {
  1339. case VCPU_SREG_SS:
  1340. /*
  1341. * segment is not a writable data segment or segment
  1342. * selector's RPL != CPL or segment selector's RPL != CPL
  1343. */
  1344. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1345. goto exception;
  1346. break;
  1347. case VCPU_SREG_CS:
  1348. if (!(seg_desc.type & 8))
  1349. goto exception;
  1350. if (seg_desc.type & 4) {
  1351. /* conforming */
  1352. if (dpl > cpl)
  1353. goto exception;
  1354. } else {
  1355. /* nonconforming */
  1356. if (rpl > cpl || dpl != cpl)
  1357. goto exception;
  1358. }
  1359. /* CS(RPL) <- CPL */
  1360. selector = (selector & 0xfffc) | cpl;
  1361. break;
  1362. case VCPU_SREG_TR:
  1363. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1364. goto exception;
  1365. break;
  1366. case VCPU_SREG_LDTR:
  1367. if (seg_desc.s || seg_desc.type != 2)
  1368. goto exception;
  1369. break;
  1370. default: /* DS, ES, FS, or GS */
  1371. /*
  1372. * segment is not a data or readable code segment or
  1373. * ((segment is a data or nonconforming code segment)
  1374. * and (both RPL and CPL > DPL))
  1375. */
  1376. if ((seg_desc.type & 0xa) == 0x8 ||
  1377. (((seg_desc.type & 0xc) != 0xc) &&
  1378. (rpl > dpl && cpl > dpl)))
  1379. goto exception;
  1380. break;
  1381. }
  1382. if (seg_desc.s) {
  1383. /* mark segment as accessed */
  1384. seg_desc.type |= 1;
  1385. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1386. if (ret != X86EMUL_CONTINUE)
  1387. return ret;
  1388. }
  1389. load:
  1390. ops->set_segment_selector(selector, seg, ctxt->vcpu);
  1391. ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
  1392. return X86EMUL_CONTINUE;
  1393. exception:
  1394. emulate_exception(ctxt, err_vec, err_code, true);
  1395. return X86EMUL_PROPAGATE_FAULT;
  1396. }
  1397. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  1398. struct x86_emulate_ops *ops)
  1399. {
  1400. int rc;
  1401. struct decode_cache *c = &ctxt->decode;
  1402. u32 err;
  1403. switch (c->dst.type) {
  1404. case OP_REG:
  1405. /* The 4-byte case *is* correct:
  1406. * in 64-bit mode we zero-extend.
  1407. */
  1408. switch (c->dst.bytes) {
  1409. case 1:
  1410. *(u8 *)c->dst.ptr = (u8)c->dst.val;
  1411. break;
  1412. case 2:
  1413. *(u16 *)c->dst.ptr = (u16)c->dst.val;
  1414. break;
  1415. case 4:
  1416. *c->dst.ptr = (u32)c->dst.val;
  1417. break; /* 64b: zero-ext */
  1418. case 8:
  1419. *c->dst.ptr = c->dst.val;
  1420. break;
  1421. }
  1422. break;
  1423. case OP_MEM:
  1424. if (c->lock_prefix)
  1425. rc = ops->cmpxchg_emulated(
  1426. (unsigned long)c->dst.ptr,
  1427. &c->dst.orig_val,
  1428. &c->dst.val,
  1429. c->dst.bytes,
  1430. &err,
  1431. ctxt->vcpu);
  1432. else
  1433. rc = ops->write_emulated(
  1434. (unsigned long)c->dst.ptr,
  1435. &c->dst.val,
  1436. c->dst.bytes,
  1437. &err,
  1438. ctxt->vcpu);
  1439. if (rc == X86EMUL_PROPAGATE_FAULT)
  1440. emulate_pf(ctxt,
  1441. (unsigned long)c->dst.ptr, err);
  1442. if (rc != X86EMUL_CONTINUE)
  1443. return rc;
  1444. break;
  1445. case OP_NONE:
  1446. /* no writeback */
  1447. break;
  1448. default:
  1449. break;
  1450. }
  1451. return X86EMUL_CONTINUE;
  1452. }
  1453. static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
  1454. struct x86_emulate_ops *ops)
  1455. {
  1456. struct decode_cache *c = &ctxt->decode;
  1457. c->dst.type = OP_MEM;
  1458. c->dst.bytes = c->op_bytes;
  1459. c->dst.val = c->src.val;
  1460. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1461. c->dst.ptr = (void *) register_address(c, ss_base(ctxt, ops),
  1462. c->regs[VCPU_REGS_RSP]);
  1463. }
  1464. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1465. struct x86_emulate_ops *ops,
  1466. void *dest, int len)
  1467. {
  1468. struct decode_cache *c = &ctxt->decode;
  1469. int rc;
  1470. rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
  1471. c->regs[VCPU_REGS_RSP]),
  1472. dest, len);
  1473. if (rc != X86EMUL_CONTINUE)
  1474. return rc;
  1475. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1476. return rc;
  1477. }
  1478. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1479. struct x86_emulate_ops *ops,
  1480. void *dest, int len)
  1481. {
  1482. int rc;
  1483. unsigned long val, change_mask;
  1484. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1485. int cpl = ops->cpl(ctxt->vcpu);
  1486. rc = emulate_pop(ctxt, ops, &val, len);
  1487. if (rc != X86EMUL_CONTINUE)
  1488. return rc;
  1489. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1490. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1491. switch(ctxt->mode) {
  1492. case X86EMUL_MODE_PROT64:
  1493. case X86EMUL_MODE_PROT32:
  1494. case X86EMUL_MODE_PROT16:
  1495. if (cpl == 0)
  1496. change_mask |= EFLG_IOPL;
  1497. if (cpl <= iopl)
  1498. change_mask |= EFLG_IF;
  1499. break;
  1500. case X86EMUL_MODE_VM86:
  1501. if (iopl < 3) {
  1502. emulate_gp(ctxt, 0);
  1503. return X86EMUL_PROPAGATE_FAULT;
  1504. }
  1505. change_mask |= EFLG_IF;
  1506. break;
  1507. default: /* real mode */
  1508. change_mask |= (EFLG_IOPL | EFLG_IF);
  1509. break;
  1510. }
  1511. *(unsigned long *)dest =
  1512. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1513. return rc;
  1514. }
  1515. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  1516. struct x86_emulate_ops *ops, int seg)
  1517. {
  1518. struct decode_cache *c = &ctxt->decode;
  1519. c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
  1520. emulate_push(ctxt, ops);
  1521. }
  1522. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1523. struct x86_emulate_ops *ops, int seg)
  1524. {
  1525. struct decode_cache *c = &ctxt->decode;
  1526. unsigned long selector;
  1527. int rc;
  1528. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1529. if (rc != X86EMUL_CONTINUE)
  1530. return rc;
  1531. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1532. return rc;
  1533. }
  1534. static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
  1535. struct x86_emulate_ops *ops)
  1536. {
  1537. struct decode_cache *c = &ctxt->decode;
  1538. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1539. int rc = X86EMUL_CONTINUE;
  1540. int reg = VCPU_REGS_RAX;
  1541. while (reg <= VCPU_REGS_RDI) {
  1542. (reg == VCPU_REGS_RSP) ?
  1543. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1544. emulate_push(ctxt, ops);
  1545. rc = writeback(ctxt, ops);
  1546. if (rc != X86EMUL_CONTINUE)
  1547. return rc;
  1548. ++reg;
  1549. }
  1550. /* Disable writeback. */
  1551. c->dst.type = OP_NONE;
  1552. return rc;
  1553. }
  1554. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1555. struct x86_emulate_ops *ops)
  1556. {
  1557. struct decode_cache *c = &ctxt->decode;
  1558. int rc = X86EMUL_CONTINUE;
  1559. int reg = VCPU_REGS_RDI;
  1560. while (reg >= VCPU_REGS_RAX) {
  1561. if (reg == VCPU_REGS_RSP) {
  1562. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1563. c->op_bytes);
  1564. --reg;
  1565. }
  1566. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1567. if (rc != X86EMUL_CONTINUE)
  1568. break;
  1569. --reg;
  1570. }
  1571. return rc;
  1572. }
  1573. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1574. struct x86_emulate_ops *ops)
  1575. {
  1576. struct decode_cache *c = &ctxt->decode;
  1577. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1578. }
  1579. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1580. {
  1581. struct decode_cache *c = &ctxt->decode;
  1582. switch (c->modrm_reg) {
  1583. case 0: /* rol */
  1584. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1585. break;
  1586. case 1: /* ror */
  1587. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1588. break;
  1589. case 2: /* rcl */
  1590. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1591. break;
  1592. case 3: /* rcr */
  1593. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1594. break;
  1595. case 4: /* sal/shl */
  1596. case 6: /* sal/shl */
  1597. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1598. break;
  1599. case 5: /* shr */
  1600. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1601. break;
  1602. case 7: /* sar */
  1603. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1604. break;
  1605. }
  1606. }
  1607. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1608. struct x86_emulate_ops *ops)
  1609. {
  1610. struct decode_cache *c = &ctxt->decode;
  1611. switch (c->modrm_reg) {
  1612. case 0 ... 1: /* test */
  1613. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1614. break;
  1615. case 2: /* not */
  1616. c->dst.val = ~c->dst.val;
  1617. break;
  1618. case 3: /* neg */
  1619. emulate_1op("neg", c->dst, ctxt->eflags);
  1620. break;
  1621. default:
  1622. return 0;
  1623. }
  1624. return 1;
  1625. }
  1626. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1627. struct x86_emulate_ops *ops)
  1628. {
  1629. struct decode_cache *c = &ctxt->decode;
  1630. switch (c->modrm_reg) {
  1631. case 0: /* inc */
  1632. emulate_1op("inc", c->dst, ctxt->eflags);
  1633. break;
  1634. case 1: /* dec */
  1635. emulate_1op("dec", c->dst, ctxt->eflags);
  1636. break;
  1637. case 2: /* call near abs */ {
  1638. long int old_eip;
  1639. old_eip = c->eip;
  1640. c->eip = c->src.val;
  1641. c->src.val = old_eip;
  1642. emulate_push(ctxt, ops);
  1643. break;
  1644. }
  1645. case 4: /* jmp abs */
  1646. c->eip = c->src.val;
  1647. break;
  1648. case 6: /* push */
  1649. emulate_push(ctxt, ops);
  1650. break;
  1651. }
  1652. return X86EMUL_CONTINUE;
  1653. }
  1654. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1655. struct x86_emulate_ops *ops)
  1656. {
  1657. struct decode_cache *c = &ctxt->decode;
  1658. u64 old = c->dst.orig_val64;
  1659. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1660. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1661. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1662. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1663. ctxt->eflags &= ~EFLG_ZF;
  1664. } else {
  1665. c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1666. (u32) c->regs[VCPU_REGS_RBX];
  1667. ctxt->eflags |= EFLG_ZF;
  1668. }
  1669. return X86EMUL_CONTINUE;
  1670. }
  1671. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1672. struct x86_emulate_ops *ops)
  1673. {
  1674. struct decode_cache *c = &ctxt->decode;
  1675. int rc;
  1676. unsigned long cs;
  1677. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1678. if (rc != X86EMUL_CONTINUE)
  1679. return rc;
  1680. if (c->op_bytes == 4)
  1681. c->eip = (u32)c->eip;
  1682. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1683. if (rc != X86EMUL_CONTINUE)
  1684. return rc;
  1685. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1686. return rc;
  1687. }
  1688. static inline void
  1689. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1690. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1691. struct desc_struct *ss)
  1692. {
  1693. memset(cs, 0, sizeof(struct desc_struct));
  1694. ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
  1695. memset(ss, 0, sizeof(struct desc_struct));
  1696. cs->l = 0; /* will be adjusted later */
  1697. set_desc_base(cs, 0); /* flat segment */
  1698. cs->g = 1; /* 4kb granularity */
  1699. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1700. cs->type = 0x0b; /* Read, Execute, Accessed */
  1701. cs->s = 1;
  1702. cs->dpl = 0; /* will be adjusted later */
  1703. cs->p = 1;
  1704. cs->d = 1;
  1705. set_desc_base(ss, 0); /* flat segment */
  1706. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1707. ss->g = 1; /* 4kb granularity */
  1708. ss->s = 1;
  1709. ss->type = 0x03; /* Read/Write, Accessed */
  1710. ss->d = 1; /* 32bit stack segment */
  1711. ss->dpl = 0;
  1712. ss->p = 1;
  1713. }
  1714. static int
  1715. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1716. {
  1717. struct decode_cache *c = &ctxt->decode;
  1718. struct desc_struct cs, ss;
  1719. u64 msr_data;
  1720. u16 cs_sel, ss_sel;
  1721. /* syscall is not available in real mode */
  1722. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1723. ctxt->mode == X86EMUL_MODE_VM86) {
  1724. emulate_ud(ctxt);
  1725. return X86EMUL_PROPAGATE_FAULT;
  1726. }
  1727. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1728. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1729. msr_data >>= 32;
  1730. cs_sel = (u16)(msr_data & 0xfffc);
  1731. ss_sel = (u16)(msr_data + 8);
  1732. if (is_long_mode(ctxt->vcpu)) {
  1733. cs.d = 0;
  1734. cs.l = 1;
  1735. }
  1736. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1737. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1738. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1739. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1740. c->regs[VCPU_REGS_RCX] = c->eip;
  1741. if (is_long_mode(ctxt->vcpu)) {
  1742. #ifdef CONFIG_X86_64
  1743. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1744. ops->get_msr(ctxt->vcpu,
  1745. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1746. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1747. c->eip = msr_data;
  1748. ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1749. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1750. #endif
  1751. } else {
  1752. /* legacy mode */
  1753. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1754. c->eip = (u32)msr_data;
  1755. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1756. }
  1757. return X86EMUL_CONTINUE;
  1758. }
  1759. static int
  1760. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1761. {
  1762. struct decode_cache *c = &ctxt->decode;
  1763. struct desc_struct cs, ss;
  1764. u64 msr_data;
  1765. u16 cs_sel, ss_sel;
  1766. /* inject #GP if in real mode */
  1767. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1768. emulate_gp(ctxt, 0);
  1769. return X86EMUL_PROPAGATE_FAULT;
  1770. }
  1771. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1772. * Therefore, we inject an #UD.
  1773. */
  1774. if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1775. emulate_ud(ctxt);
  1776. return X86EMUL_PROPAGATE_FAULT;
  1777. }
  1778. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1779. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1780. switch (ctxt->mode) {
  1781. case X86EMUL_MODE_PROT32:
  1782. if ((msr_data & 0xfffc) == 0x0) {
  1783. emulate_gp(ctxt, 0);
  1784. return X86EMUL_PROPAGATE_FAULT;
  1785. }
  1786. break;
  1787. case X86EMUL_MODE_PROT64:
  1788. if (msr_data == 0x0) {
  1789. emulate_gp(ctxt, 0);
  1790. return X86EMUL_PROPAGATE_FAULT;
  1791. }
  1792. break;
  1793. }
  1794. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1795. cs_sel = (u16)msr_data;
  1796. cs_sel &= ~SELECTOR_RPL_MASK;
  1797. ss_sel = cs_sel + 8;
  1798. ss_sel &= ~SELECTOR_RPL_MASK;
  1799. if (ctxt->mode == X86EMUL_MODE_PROT64
  1800. || is_long_mode(ctxt->vcpu)) {
  1801. cs.d = 0;
  1802. cs.l = 1;
  1803. }
  1804. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1805. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1806. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1807. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1808. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1809. c->eip = msr_data;
  1810. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1811. c->regs[VCPU_REGS_RSP] = msr_data;
  1812. return X86EMUL_CONTINUE;
  1813. }
  1814. static int
  1815. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1816. {
  1817. struct decode_cache *c = &ctxt->decode;
  1818. struct desc_struct cs, ss;
  1819. u64 msr_data;
  1820. int usermode;
  1821. u16 cs_sel, ss_sel;
  1822. /* inject #GP if in real mode or Virtual 8086 mode */
  1823. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1824. ctxt->mode == X86EMUL_MODE_VM86) {
  1825. emulate_gp(ctxt, 0);
  1826. return X86EMUL_PROPAGATE_FAULT;
  1827. }
  1828. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1829. if ((c->rex_prefix & 0x8) != 0x0)
  1830. usermode = X86EMUL_MODE_PROT64;
  1831. else
  1832. usermode = X86EMUL_MODE_PROT32;
  1833. cs.dpl = 3;
  1834. ss.dpl = 3;
  1835. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1836. switch (usermode) {
  1837. case X86EMUL_MODE_PROT32:
  1838. cs_sel = (u16)(msr_data + 16);
  1839. if ((msr_data & 0xfffc) == 0x0) {
  1840. emulate_gp(ctxt, 0);
  1841. return X86EMUL_PROPAGATE_FAULT;
  1842. }
  1843. ss_sel = (u16)(msr_data + 24);
  1844. break;
  1845. case X86EMUL_MODE_PROT64:
  1846. cs_sel = (u16)(msr_data + 32);
  1847. if (msr_data == 0x0) {
  1848. emulate_gp(ctxt, 0);
  1849. return X86EMUL_PROPAGATE_FAULT;
  1850. }
  1851. ss_sel = cs_sel + 8;
  1852. cs.d = 0;
  1853. cs.l = 1;
  1854. break;
  1855. }
  1856. cs_sel |= SELECTOR_RPL_MASK;
  1857. ss_sel |= SELECTOR_RPL_MASK;
  1858. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1859. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1860. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1861. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1862. c->eip = c->regs[VCPU_REGS_RDX];
  1863. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1864. return X86EMUL_CONTINUE;
  1865. }
  1866. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1867. struct x86_emulate_ops *ops)
  1868. {
  1869. int iopl;
  1870. if (ctxt->mode == X86EMUL_MODE_REAL)
  1871. return false;
  1872. if (ctxt->mode == X86EMUL_MODE_VM86)
  1873. return true;
  1874. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1875. return ops->cpl(ctxt->vcpu) > iopl;
  1876. }
  1877. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1878. struct x86_emulate_ops *ops,
  1879. u16 port, u16 len)
  1880. {
  1881. struct desc_struct tr_seg;
  1882. int r;
  1883. u16 io_bitmap_ptr;
  1884. u8 perm, bit_idx = port & 0x7;
  1885. unsigned mask = (1 << len) - 1;
  1886. ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
  1887. if (!tr_seg.p)
  1888. return false;
  1889. if (desc_limit_scaled(&tr_seg) < 103)
  1890. return false;
  1891. r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
  1892. ctxt->vcpu, NULL);
  1893. if (r != X86EMUL_CONTINUE)
  1894. return false;
  1895. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1896. return false;
  1897. r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
  1898. &perm, 1, ctxt->vcpu, NULL);
  1899. if (r != X86EMUL_CONTINUE)
  1900. return false;
  1901. if ((perm >> bit_idx) & mask)
  1902. return false;
  1903. return true;
  1904. }
  1905. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1906. struct x86_emulate_ops *ops,
  1907. u16 port, u16 len)
  1908. {
  1909. if (emulator_bad_iopl(ctxt, ops))
  1910. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1911. return false;
  1912. return true;
  1913. }
  1914. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1915. struct x86_emulate_ops *ops,
  1916. struct tss_segment_16 *tss)
  1917. {
  1918. struct decode_cache *c = &ctxt->decode;
  1919. tss->ip = c->eip;
  1920. tss->flag = ctxt->eflags;
  1921. tss->ax = c->regs[VCPU_REGS_RAX];
  1922. tss->cx = c->regs[VCPU_REGS_RCX];
  1923. tss->dx = c->regs[VCPU_REGS_RDX];
  1924. tss->bx = c->regs[VCPU_REGS_RBX];
  1925. tss->sp = c->regs[VCPU_REGS_RSP];
  1926. tss->bp = c->regs[VCPU_REGS_RBP];
  1927. tss->si = c->regs[VCPU_REGS_RSI];
  1928. tss->di = c->regs[VCPU_REGS_RDI];
  1929. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1930. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1931. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1932. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1933. tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1934. }
  1935. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1936. struct x86_emulate_ops *ops,
  1937. struct tss_segment_16 *tss)
  1938. {
  1939. struct decode_cache *c = &ctxt->decode;
  1940. int ret;
  1941. c->eip = tss->ip;
  1942. ctxt->eflags = tss->flag | 2;
  1943. c->regs[VCPU_REGS_RAX] = tss->ax;
  1944. c->regs[VCPU_REGS_RCX] = tss->cx;
  1945. c->regs[VCPU_REGS_RDX] = tss->dx;
  1946. c->regs[VCPU_REGS_RBX] = tss->bx;
  1947. c->regs[VCPU_REGS_RSP] = tss->sp;
  1948. c->regs[VCPU_REGS_RBP] = tss->bp;
  1949. c->regs[VCPU_REGS_RSI] = tss->si;
  1950. c->regs[VCPU_REGS_RDI] = tss->di;
  1951. /*
  1952. * SDM says that segment selectors are loaded before segment
  1953. * descriptors
  1954. */
  1955. ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
  1956. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1957. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1958. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1959. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1960. /*
  1961. * Now load segment descriptors. If fault happenes at this stage
  1962. * it is handled in a context of new task
  1963. */
  1964. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  1965. if (ret != X86EMUL_CONTINUE)
  1966. return ret;
  1967. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1968. if (ret != X86EMUL_CONTINUE)
  1969. return ret;
  1970. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1971. if (ret != X86EMUL_CONTINUE)
  1972. return ret;
  1973. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1974. if (ret != X86EMUL_CONTINUE)
  1975. return ret;
  1976. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1977. if (ret != X86EMUL_CONTINUE)
  1978. return ret;
  1979. return X86EMUL_CONTINUE;
  1980. }
  1981. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1982. struct x86_emulate_ops *ops,
  1983. u16 tss_selector, u16 old_tss_sel,
  1984. ulong old_tss_base, struct desc_struct *new_desc)
  1985. {
  1986. struct tss_segment_16 tss_seg;
  1987. int ret;
  1988. u32 err, new_tss_base = get_desc_base(new_desc);
  1989. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1990. &err);
  1991. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1992. /* FIXME: need to provide precise fault address */
  1993. emulate_pf(ctxt, old_tss_base, err);
  1994. return ret;
  1995. }
  1996. save_state_to_tss16(ctxt, ops, &tss_seg);
  1997. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1998. &err);
  1999. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2000. /* FIXME: need to provide precise fault address */
  2001. emulate_pf(ctxt, old_tss_base, err);
  2002. return ret;
  2003. }
  2004. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2005. &err);
  2006. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2007. /* FIXME: need to provide precise fault address */
  2008. emulate_pf(ctxt, new_tss_base, err);
  2009. return ret;
  2010. }
  2011. if (old_tss_sel != 0xffff) {
  2012. tss_seg.prev_task_link = old_tss_sel;
  2013. ret = ops->write_std(new_tss_base,
  2014. &tss_seg.prev_task_link,
  2015. sizeof tss_seg.prev_task_link,
  2016. ctxt->vcpu, &err);
  2017. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2018. /* FIXME: need to provide precise fault address */
  2019. emulate_pf(ctxt, new_tss_base, err);
  2020. return ret;
  2021. }
  2022. }
  2023. return load_state_from_tss16(ctxt, ops, &tss_seg);
  2024. }
  2025. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  2026. struct x86_emulate_ops *ops,
  2027. struct tss_segment_32 *tss)
  2028. {
  2029. struct decode_cache *c = &ctxt->decode;
  2030. tss->cr3 = ops->get_cr(3, ctxt->vcpu);
  2031. tss->eip = c->eip;
  2032. tss->eflags = ctxt->eflags;
  2033. tss->eax = c->regs[VCPU_REGS_RAX];
  2034. tss->ecx = c->regs[VCPU_REGS_RCX];
  2035. tss->edx = c->regs[VCPU_REGS_RDX];
  2036. tss->ebx = c->regs[VCPU_REGS_RBX];
  2037. tss->esp = c->regs[VCPU_REGS_RSP];
  2038. tss->ebp = c->regs[VCPU_REGS_RBP];
  2039. tss->esi = c->regs[VCPU_REGS_RSI];
  2040. tss->edi = c->regs[VCPU_REGS_RDI];
  2041. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  2042. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  2043. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  2044. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  2045. tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
  2046. tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
  2047. tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  2048. }
  2049. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2050. struct x86_emulate_ops *ops,
  2051. struct tss_segment_32 *tss)
  2052. {
  2053. struct decode_cache *c = &ctxt->decode;
  2054. int ret;
  2055. if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
  2056. emulate_gp(ctxt, 0);
  2057. return X86EMUL_PROPAGATE_FAULT;
  2058. }
  2059. c->eip = tss->eip;
  2060. ctxt->eflags = tss->eflags | 2;
  2061. c->regs[VCPU_REGS_RAX] = tss->eax;
  2062. c->regs[VCPU_REGS_RCX] = tss->ecx;
  2063. c->regs[VCPU_REGS_RDX] = tss->edx;
  2064. c->regs[VCPU_REGS_RBX] = tss->ebx;
  2065. c->regs[VCPU_REGS_RSP] = tss->esp;
  2066. c->regs[VCPU_REGS_RBP] = tss->ebp;
  2067. c->regs[VCPU_REGS_RSI] = tss->esi;
  2068. c->regs[VCPU_REGS_RDI] = tss->edi;
  2069. /*
  2070. * SDM says that segment selectors are loaded before segment
  2071. * descriptors
  2072. */
  2073. ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
  2074. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  2075. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  2076. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  2077. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  2078. ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
  2079. ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
  2080. /*
  2081. * Now load segment descriptors. If fault happenes at this stage
  2082. * it is handled in a context of new task
  2083. */
  2084. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  2085. if (ret != X86EMUL_CONTINUE)
  2086. return ret;
  2087. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  2088. if (ret != X86EMUL_CONTINUE)
  2089. return ret;
  2090. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  2091. if (ret != X86EMUL_CONTINUE)
  2092. return ret;
  2093. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  2094. if (ret != X86EMUL_CONTINUE)
  2095. return ret;
  2096. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  2097. if (ret != X86EMUL_CONTINUE)
  2098. return ret;
  2099. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  2100. if (ret != X86EMUL_CONTINUE)
  2101. return ret;
  2102. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  2103. if (ret != X86EMUL_CONTINUE)
  2104. return ret;
  2105. return X86EMUL_CONTINUE;
  2106. }
  2107. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2108. struct x86_emulate_ops *ops,
  2109. u16 tss_selector, u16 old_tss_sel,
  2110. ulong old_tss_base, struct desc_struct *new_desc)
  2111. {
  2112. struct tss_segment_32 tss_seg;
  2113. int ret;
  2114. u32 err, new_tss_base = get_desc_base(new_desc);
  2115. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2116. &err);
  2117. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2118. /* FIXME: need to provide precise fault address */
  2119. emulate_pf(ctxt, old_tss_base, err);
  2120. return ret;
  2121. }
  2122. save_state_to_tss32(ctxt, ops, &tss_seg);
  2123. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2124. &err);
  2125. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2126. /* FIXME: need to provide precise fault address */
  2127. emulate_pf(ctxt, old_tss_base, err);
  2128. return ret;
  2129. }
  2130. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2131. &err);
  2132. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2133. /* FIXME: need to provide precise fault address */
  2134. emulate_pf(ctxt, new_tss_base, err);
  2135. return ret;
  2136. }
  2137. if (old_tss_sel != 0xffff) {
  2138. tss_seg.prev_task_link = old_tss_sel;
  2139. ret = ops->write_std(new_tss_base,
  2140. &tss_seg.prev_task_link,
  2141. sizeof tss_seg.prev_task_link,
  2142. ctxt->vcpu, &err);
  2143. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2144. /* FIXME: need to provide precise fault address */
  2145. emulate_pf(ctxt, new_tss_base, err);
  2146. return ret;
  2147. }
  2148. }
  2149. return load_state_from_tss32(ctxt, ops, &tss_seg);
  2150. }
  2151. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2152. struct x86_emulate_ops *ops,
  2153. u16 tss_selector, int reason,
  2154. bool has_error_code, u32 error_code)
  2155. {
  2156. struct desc_struct curr_tss_desc, next_tss_desc;
  2157. int ret;
  2158. u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
  2159. ulong old_tss_base =
  2160. ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
  2161. u32 desc_limit;
  2162. /* FIXME: old_tss_base == ~0 ? */
  2163. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  2164. if (ret != X86EMUL_CONTINUE)
  2165. return ret;
  2166. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  2167. if (ret != X86EMUL_CONTINUE)
  2168. return ret;
  2169. /* FIXME: check that next_tss_desc is tss */
  2170. if (reason != TASK_SWITCH_IRET) {
  2171. if ((tss_selector & 3) > next_tss_desc.dpl ||
  2172. ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
  2173. emulate_gp(ctxt, 0);
  2174. return X86EMUL_PROPAGATE_FAULT;
  2175. }
  2176. }
  2177. desc_limit = desc_limit_scaled(&next_tss_desc);
  2178. if (!next_tss_desc.p ||
  2179. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2180. desc_limit < 0x2b)) {
  2181. emulate_ts(ctxt, tss_selector & 0xfffc);
  2182. return X86EMUL_PROPAGATE_FAULT;
  2183. }
  2184. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2185. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2186. write_segment_descriptor(ctxt, ops, old_tss_sel,
  2187. &curr_tss_desc);
  2188. }
  2189. if (reason == TASK_SWITCH_IRET)
  2190. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2191. /* set back link to prev task only if NT bit is set in eflags
  2192. note that old_tss_sel is not used afetr this point */
  2193. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2194. old_tss_sel = 0xffff;
  2195. if (next_tss_desc.type & 8)
  2196. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  2197. old_tss_base, &next_tss_desc);
  2198. else
  2199. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  2200. old_tss_base, &next_tss_desc);
  2201. if (ret != X86EMUL_CONTINUE)
  2202. return ret;
  2203. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2204. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2205. if (reason != TASK_SWITCH_IRET) {
  2206. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2207. write_segment_descriptor(ctxt, ops, tss_selector,
  2208. &next_tss_desc);
  2209. }
  2210. ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
  2211. ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
  2212. ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
  2213. if (has_error_code) {
  2214. struct decode_cache *c = &ctxt->decode;
  2215. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2216. c->lock_prefix = 0;
  2217. c->src.val = (unsigned long) error_code;
  2218. emulate_push(ctxt, ops);
  2219. }
  2220. return ret;
  2221. }
  2222. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2223. struct x86_emulate_ops *ops,
  2224. u16 tss_selector, int reason,
  2225. bool has_error_code, u32 error_code)
  2226. {
  2227. struct decode_cache *c = &ctxt->decode;
  2228. int rc;
  2229. c->eip = ctxt->eip;
  2230. c->dst.type = OP_NONE;
  2231. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  2232. has_error_code, error_code);
  2233. if (rc == X86EMUL_CONTINUE) {
  2234. rc = writeback(ctxt, ops);
  2235. if (rc == X86EMUL_CONTINUE)
  2236. ctxt->eip = c->eip;
  2237. }
  2238. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2239. }
  2240. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
  2241. int reg, struct operand *op)
  2242. {
  2243. struct decode_cache *c = &ctxt->decode;
  2244. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  2245. register_address_increment(c, &c->regs[reg], df * op->bytes);
  2246. op->ptr = (unsigned long *)register_address(c, base, c->regs[reg]);
  2247. }
  2248. int
  2249. x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  2250. {
  2251. u64 msr_data;
  2252. struct decode_cache *c = &ctxt->decode;
  2253. int rc = X86EMUL_CONTINUE;
  2254. int saved_dst_type = c->dst.type;
  2255. ctxt->decode.mem_read.pos = 0;
  2256. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  2257. emulate_ud(ctxt);
  2258. goto done;
  2259. }
  2260. /* LOCK prefix is allowed only with some instructions */
  2261. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  2262. emulate_ud(ctxt);
  2263. goto done;
  2264. }
  2265. /* Privileged instruction can be executed only in CPL=0 */
  2266. if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
  2267. emulate_gp(ctxt, 0);
  2268. goto done;
  2269. }
  2270. if (c->rep_prefix && (c->d & String)) {
  2271. ctxt->restart = true;
  2272. /* All REP prefixes have the same first termination condition */
  2273. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  2274. string_done:
  2275. ctxt->restart = false;
  2276. ctxt->eip = c->eip;
  2277. goto done;
  2278. }
  2279. /* The second termination condition only applies for REPE
  2280. * and REPNE. Test if the repeat string operation prefix is
  2281. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  2282. * corresponding termination condition according to:
  2283. * - if REPE/REPZ and ZF = 0 then done
  2284. * - if REPNE/REPNZ and ZF = 1 then done
  2285. */
  2286. if ((c->b == 0xa6) || (c->b == 0xa7) ||
  2287. (c->b == 0xae) || (c->b == 0xaf)) {
  2288. if ((c->rep_prefix == REPE_PREFIX) &&
  2289. ((ctxt->eflags & EFLG_ZF) == 0))
  2290. goto string_done;
  2291. if ((c->rep_prefix == REPNE_PREFIX) &&
  2292. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))
  2293. goto string_done;
  2294. }
  2295. c->eip = ctxt->eip;
  2296. }
  2297. if (c->src.type == OP_MEM) {
  2298. rc = read_emulated(ctxt, ops, (unsigned long)c->src.ptr,
  2299. c->src.valptr, c->src.bytes);
  2300. if (rc != X86EMUL_CONTINUE)
  2301. goto done;
  2302. c->src.orig_val64 = c->src.val64;
  2303. }
  2304. if (c->src2.type == OP_MEM) {
  2305. rc = read_emulated(ctxt, ops, (unsigned long)c->src2.ptr,
  2306. &c->src2.val, c->src2.bytes);
  2307. if (rc != X86EMUL_CONTINUE)
  2308. goto done;
  2309. }
  2310. if ((c->d & DstMask) == ImplicitOps)
  2311. goto special_insn;
  2312. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  2313. /* optimisation - avoid slow emulated read if Mov */
  2314. rc = read_emulated(ctxt, ops, (unsigned long)c->dst.ptr,
  2315. &c->dst.val, c->dst.bytes);
  2316. if (rc != X86EMUL_CONTINUE)
  2317. goto done;
  2318. }
  2319. c->dst.orig_val = c->dst.val;
  2320. special_insn:
  2321. if (c->twobyte)
  2322. goto twobyte_insn;
  2323. switch (c->b) {
  2324. case 0x00 ... 0x05:
  2325. add: /* add */
  2326. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2327. break;
  2328. case 0x06: /* push es */
  2329. emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  2330. break;
  2331. case 0x07: /* pop es */
  2332. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  2333. if (rc != X86EMUL_CONTINUE)
  2334. goto done;
  2335. break;
  2336. case 0x08 ... 0x0d:
  2337. or: /* or */
  2338. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2339. break;
  2340. case 0x0e: /* push cs */
  2341. emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  2342. break;
  2343. case 0x10 ... 0x15:
  2344. adc: /* adc */
  2345. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2346. break;
  2347. case 0x16: /* push ss */
  2348. emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  2349. break;
  2350. case 0x17: /* pop ss */
  2351. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  2352. if (rc != X86EMUL_CONTINUE)
  2353. goto done;
  2354. break;
  2355. case 0x18 ... 0x1d:
  2356. sbb: /* sbb */
  2357. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2358. break;
  2359. case 0x1e: /* push ds */
  2360. emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  2361. break;
  2362. case 0x1f: /* pop ds */
  2363. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  2364. if (rc != X86EMUL_CONTINUE)
  2365. goto done;
  2366. break;
  2367. case 0x20 ... 0x25:
  2368. and: /* and */
  2369. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2370. break;
  2371. case 0x28 ... 0x2d:
  2372. sub: /* sub */
  2373. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2374. break;
  2375. case 0x30 ... 0x35:
  2376. xor: /* xor */
  2377. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2378. break;
  2379. case 0x38 ... 0x3d:
  2380. cmp: /* cmp */
  2381. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2382. break;
  2383. case 0x40 ... 0x47: /* inc r16/r32 */
  2384. emulate_1op("inc", c->dst, ctxt->eflags);
  2385. break;
  2386. case 0x48 ... 0x4f: /* dec r16/r32 */
  2387. emulate_1op("dec", c->dst, ctxt->eflags);
  2388. break;
  2389. case 0x50 ... 0x57: /* push reg */
  2390. emulate_push(ctxt, ops);
  2391. break;
  2392. case 0x58 ... 0x5f: /* pop reg */
  2393. pop_instruction:
  2394. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  2395. if (rc != X86EMUL_CONTINUE)
  2396. goto done;
  2397. break;
  2398. case 0x60: /* pusha */
  2399. rc = emulate_pusha(ctxt, ops);
  2400. if (rc != X86EMUL_CONTINUE)
  2401. goto done;
  2402. break;
  2403. case 0x61: /* popa */
  2404. rc = emulate_popa(ctxt, ops);
  2405. if (rc != X86EMUL_CONTINUE)
  2406. goto done;
  2407. break;
  2408. case 0x63: /* movsxd */
  2409. if (ctxt->mode != X86EMUL_MODE_PROT64)
  2410. goto cannot_emulate;
  2411. c->dst.val = (s32) c->src.val;
  2412. break;
  2413. case 0x68: /* push imm */
  2414. case 0x6a: /* push imm8 */
  2415. emulate_push(ctxt, ops);
  2416. break;
  2417. case 0x6c: /* insb */
  2418. case 0x6d: /* insw/insd */
  2419. c->dst.bytes = min(c->dst.bytes, 4u);
  2420. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2421. c->dst.bytes)) {
  2422. emulate_gp(ctxt, 0);
  2423. goto done;
  2424. }
  2425. if (!pio_in_emulated(ctxt, ops, c->dst.bytes,
  2426. c->regs[VCPU_REGS_RDX], &c->dst.val))
  2427. goto done; /* IO is needed, skip writeback */
  2428. break;
  2429. case 0x6e: /* outsb */
  2430. case 0x6f: /* outsw/outsd */
  2431. c->src.bytes = min(c->src.bytes, 4u);
  2432. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2433. c->src.bytes)) {
  2434. emulate_gp(ctxt, 0);
  2435. goto done;
  2436. }
  2437. ops->pio_out_emulated(c->src.bytes, c->regs[VCPU_REGS_RDX],
  2438. &c->src.val, 1, ctxt->vcpu);
  2439. c->dst.type = OP_NONE; /* nothing to writeback */
  2440. break;
  2441. case 0x70 ... 0x7f: /* jcc (short) */
  2442. if (test_cc(c->b, ctxt->eflags))
  2443. jmp_rel(c, c->src.val);
  2444. break;
  2445. case 0x80 ... 0x83: /* Grp1 */
  2446. switch (c->modrm_reg) {
  2447. case 0:
  2448. goto add;
  2449. case 1:
  2450. goto or;
  2451. case 2:
  2452. goto adc;
  2453. case 3:
  2454. goto sbb;
  2455. case 4:
  2456. goto and;
  2457. case 5:
  2458. goto sub;
  2459. case 6:
  2460. goto xor;
  2461. case 7:
  2462. goto cmp;
  2463. }
  2464. break;
  2465. case 0x84 ... 0x85:
  2466. test:
  2467. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  2468. break;
  2469. case 0x86 ... 0x87: /* xchg */
  2470. xchg:
  2471. /* Write back the register source. */
  2472. switch (c->dst.bytes) {
  2473. case 1:
  2474. *(u8 *) c->src.ptr = (u8) c->dst.val;
  2475. break;
  2476. case 2:
  2477. *(u16 *) c->src.ptr = (u16) c->dst.val;
  2478. break;
  2479. case 4:
  2480. *c->src.ptr = (u32) c->dst.val;
  2481. break; /* 64b reg: zero-extend */
  2482. case 8:
  2483. *c->src.ptr = c->dst.val;
  2484. break;
  2485. }
  2486. /*
  2487. * Write back the memory destination with implicit LOCK
  2488. * prefix.
  2489. */
  2490. c->dst.val = c->src.val;
  2491. c->lock_prefix = 1;
  2492. break;
  2493. case 0x88 ... 0x8b: /* mov */
  2494. goto mov;
  2495. case 0x8c: /* mov r/m, sreg */
  2496. if (c->modrm_reg > VCPU_SREG_GS) {
  2497. emulate_ud(ctxt);
  2498. goto done;
  2499. }
  2500. c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
  2501. break;
  2502. case 0x8d: /* lea r16/r32, m */
  2503. c->dst.val = c->modrm_ea;
  2504. break;
  2505. case 0x8e: { /* mov seg, r/m16 */
  2506. uint16_t sel;
  2507. sel = c->src.val;
  2508. if (c->modrm_reg == VCPU_SREG_CS ||
  2509. c->modrm_reg > VCPU_SREG_GS) {
  2510. emulate_ud(ctxt);
  2511. goto done;
  2512. }
  2513. if (c->modrm_reg == VCPU_SREG_SS)
  2514. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2515. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  2516. c->dst.type = OP_NONE; /* Disable writeback. */
  2517. break;
  2518. }
  2519. case 0x8f: /* pop (sole member of Grp1a) */
  2520. rc = emulate_grp1a(ctxt, ops);
  2521. if (rc != X86EMUL_CONTINUE)
  2522. goto done;
  2523. break;
  2524. case 0x90: /* nop / xchg r8,rax */
  2525. if (c->dst.ptr == (unsigned long *)&c->regs[VCPU_REGS_RAX]) {
  2526. c->dst.type = OP_NONE; /* nop */
  2527. break;
  2528. }
  2529. case 0x91 ... 0x97: /* xchg reg,rax */
  2530. c->src.type = OP_REG;
  2531. c->src.bytes = c->op_bytes;
  2532. c->src.ptr = (unsigned long *) &c->regs[VCPU_REGS_RAX];
  2533. c->src.val = *(c->src.ptr);
  2534. goto xchg;
  2535. case 0x9c: /* pushf */
  2536. c->src.val = (unsigned long) ctxt->eflags;
  2537. emulate_push(ctxt, ops);
  2538. break;
  2539. case 0x9d: /* popf */
  2540. c->dst.type = OP_REG;
  2541. c->dst.ptr = (unsigned long *) &ctxt->eflags;
  2542. c->dst.bytes = c->op_bytes;
  2543. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  2544. if (rc != X86EMUL_CONTINUE)
  2545. goto done;
  2546. break;
  2547. case 0xa0 ... 0xa3: /* mov */
  2548. case 0xa4 ... 0xa5: /* movs */
  2549. goto mov;
  2550. case 0xa6 ... 0xa7: /* cmps */
  2551. c->dst.type = OP_NONE; /* Disable writeback. */
  2552. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
  2553. goto cmp;
  2554. case 0xa8 ... 0xa9: /* test ax, imm */
  2555. goto test;
  2556. case 0xaa ... 0xab: /* stos */
  2557. c->dst.val = c->regs[VCPU_REGS_RAX];
  2558. break;
  2559. case 0xac ... 0xad: /* lods */
  2560. goto mov;
  2561. case 0xae ... 0xaf: /* scas */
  2562. DPRINTF("Urk! I don't handle SCAS.\n");
  2563. goto cannot_emulate;
  2564. case 0xb0 ... 0xbf: /* mov r, imm */
  2565. goto mov;
  2566. case 0xc0 ... 0xc1:
  2567. emulate_grp2(ctxt);
  2568. break;
  2569. case 0xc3: /* ret */
  2570. c->dst.type = OP_REG;
  2571. c->dst.ptr = &c->eip;
  2572. c->dst.bytes = c->op_bytes;
  2573. goto pop_instruction;
  2574. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  2575. mov:
  2576. c->dst.val = c->src.val;
  2577. break;
  2578. case 0xcb: /* ret far */
  2579. rc = emulate_ret_far(ctxt, ops);
  2580. if (rc != X86EMUL_CONTINUE)
  2581. goto done;
  2582. break;
  2583. case 0xd0 ... 0xd1: /* Grp2 */
  2584. c->src.val = 1;
  2585. emulate_grp2(ctxt);
  2586. break;
  2587. case 0xd2 ... 0xd3: /* Grp2 */
  2588. c->src.val = c->regs[VCPU_REGS_RCX];
  2589. emulate_grp2(ctxt);
  2590. break;
  2591. case 0xe4: /* inb */
  2592. case 0xe5: /* in */
  2593. goto do_io_in;
  2594. case 0xe6: /* outb */
  2595. case 0xe7: /* out */
  2596. goto do_io_out;
  2597. case 0xe8: /* call (near) */ {
  2598. long int rel = c->src.val;
  2599. c->src.val = (unsigned long) c->eip;
  2600. jmp_rel(c, rel);
  2601. emulate_push(ctxt, ops);
  2602. break;
  2603. }
  2604. case 0xe9: /* jmp rel */
  2605. goto jmp;
  2606. case 0xea: { /* jmp far */
  2607. unsigned short sel;
  2608. jump_far:
  2609. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2610. if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
  2611. goto done;
  2612. c->eip = 0;
  2613. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2614. break;
  2615. }
  2616. case 0xeb:
  2617. jmp: /* jmp rel short */
  2618. jmp_rel(c, c->src.val);
  2619. c->dst.type = OP_NONE; /* Disable writeback. */
  2620. break;
  2621. case 0xec: /* in al,dx */
  2622. case 0xed: /* in (e/r)ax,dx */
  2623. c->src.val = c->regs[VCPU_REGS_RDX];
  2624. do_io_in:
  2625. c->dst.bytes = min(c->dst.bytes, 4u);
  2626. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2627. emulate_gp(ctxt, 0);
  2628. goto done;
  2629. }
  2630. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  2631. &c->dst.val))
  2632. goto done; /* IO is needed */
  2633. break;
  2634. case 0xee: /* out dx,al */
  2635. case 0xef: /* out dx,(e/r)ax */
  2636. c->src.val = c->regs[VCPU_REGS_RDX];
  2637. do_io_out:
  2638. c->dst.bytes = min(c->dst.bytes, 4u);
  2639. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2640. emulate_gp(ctxt, 0);
  2641. goto done;
  2642. }
  2643. ops->pio_out_emulated(c->dst.bytes, c->src.val, &c->dst.val, 1,
  2644. ctxt->vcpu);
  2645. c->dst.type = OP_NONE; /* Disable writeback. */
  2646. break;
  2647. case 0xf4: /* hlt */
  2648. ctxt->vcpu->arch.halt_request = 1;
  2649. break;
  2650. case 0xf5: /* cmc */
  2651. /* complement carry flag from eflags reg */
  2652. ctxt->eflags ^= EFLG_CF;
  2653. c->dst.type = OP_NONE; /* Disable writeback. */
  2654. break;
  2655. case 0xf6 ... 0xf7: /* Grp3 */
  2656. if (!emulate_grp3(ctxt, ops))
  2657. goto cannot_emulate;
  2658. break;
  2659. case 0xf8: /* clc */
  2660. ctxt->eflags &= ~EFLG_CF;
  2661. c->dst.type = OP_NONE; /* Disable writeback. */
  2662. break;
  2663. case 0xfa: /* cli */
  2664. if (emulator_bad_iopl(ctxt, ops)) {
  2665. emulate_gp(ctxt, 0);
  2666. goto done;
  2667. } else {
  2668. ctxt->eflags &= ~X86_EFLAGS_IF;
  2669. c->dst.type = OP_NONE; /* Disable writeback. */
  2670. }
  2671. break;
  2672. case 0xfb: /* sti */
  2673. if (emulator_bad_iopl(ctxt, ops)) {
  2674. emulate_gp(ctxt, 0);
  2675. goto done;
  2676. } else {
  2677. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2678. ctxt->eflags |= X86_EFLAGS_IF;
  2679. c->dst.type = OP_NONE; /* Disable writeback. */
  2680. }
  2681. break;
  2682. case 0xfc: /* cld */
  2683. ctxt->eflags &= ~EFLG_DF;
  2684. c->dst.type = OP_NONE; /* Disable writeback. */
  2685. break;
  2686. case 0xfd: /* std */
  2687. ctxt->eflags |= EFLG_DF;
  2688. c->dst.type = OP_NONE; /* Disable writeback. */
  2689. break;
  2690. case 0xfe: /* Grp4 */
  2691. grp45:
  2692. rc = emulate_grp45(ctxt, ops);
  2693. if (rc != X86EMUL_CONTINUE)
  2694. goto done;
  2695. break;
  2696. case 0xff: /* Grp5 */
  2697. if (c->modrm_reg == 5)
  2698. goto jump_far;
  2699. goto grp45;
  2700. default:
  2701. goto cannot_emulate;
  2702. }
  2703. writeback:
  2704. rc = writeback(ctxt, ops);
  2705. if (rc != X86EMUL_CONTINUE)
  2706. goto done;
  2707. /*
  2708. * restore dst type in case the decoding will be reused
  2709. * (happens for string instruction )
  2710. */
  2711. c->dst.type = saved_dst_type;
  2712. if ((c->d & SrcMask) == SrcSI)
  2713. string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
  2714. VCPU_REGS_RSI, &c->src);
  2715. if ((c->d & DstMask) == DstDI)
  2716. string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
  2717. &c->dst);
  2718. if (c->rep_prefix && (c->d & String)) {
  2719. struct read_cache *rc = &ctxt->decode.io_read;
  2720. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  2721. /*
  2722. * Re-enter guest when pio read ahead buffer is empty or,
  2723. * if it is not used, after each 1024 iteration.
  2724. */
  2725. if ((rc->end == 0 && !(c->regs[VCPU_REGS_RCX] & 0x3ff)) ||
  2726. (rc->end != 0 && rc->end == rc->pos))
  2727. ctxt->restart = false;
  2728. }
  2729. /*
  2730. * reset read cache here in case string instruction is restared
  2731. * without decoding
  2732. */
  2733. ctxt->decode.mem_read.end = 0;
  2734. ctxt->eip = c->eip;
  2735. done:
  2736. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2737. twobyte_insn:
  2738. switch (c->b) {
  2739. case 0x01: /* lgdt, lidt, lmsw */
  2740. switch (c->modrm_reg) {
  2741. u16 size;
  2742. unsigned long address;
  2743. case 0: /* vmcall */
  2744. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  2745. goto cannot_emulate;
  2746. rc = kvm_fix_hypercall(ctxt->vcpu);
  2747. if (rc != X86EMUL_CONTINUE)
  2748. goto done;
  2749. /* Let the processor re-execute the fixed hypercall */
  2750. c->eip = ctxt->eip;
  2751. /* Disable writeback. */
  2752. c->dst.type = OP_NONE;
  2753. break;
  2754. case 2: /* lgdt */
  2755. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2756. &size, &address, c->op_bytes);
  2757. if (rc != X86EMUL_CONTINUE)
  2758. goto done;
  2759. realmode_lgdt(ctxt->vcpu, size, address);
  2760. /* Disable writeback. */
  2761. c->dst.type = OP_NONE;
  2762. break;
  2763. case 3: /* lidt/vmmcall */
  2764. if (c->modrm_mod == 3) {
  2765. switch (c->modrm_rm) {
  2766. case 1:
  2767. rc = kvm_fix_hypercall(ctxt->vcpu);
  2768. if (rc != X86EMUL_CONTINUE)
  2769. goto done;
  2770. break;
  2771. default:
  2772. goto cannot_emulate;
  2773. }
  2774. } else {
  2775. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2776. &size, &address,
  2777. c->op_bytes);
  2778. if (rc != X86EMUL_CONTINUE)
  2779. goto done;
  2780. realmode_lidt(ctxt->vcpu, size, address);
  2781. }
  2782. /* Disable writeback. */
  2783. c->dst.type = OP_NONE;
  2784. break;
  2785. case 4: /* smsw */
  2786. c->dst.bytes = 2;
  2787. c->dst.val = ops->get_cr(0, ctxt->vcpu);
  2788. break;
  2789. case 6: /* lmsw */
  2790. ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0ful) |
  2791. (c->src.val & 0x0f), ctxt->vcpu);
  2792. c->dst.type = OP_NONE;
  2793. break;
  2794. case 5: /* not defined */
  2795. emulate_ud(ctxt);
  2796. goto done;
  2797. case 7: /* invlpg*/
  2798. emulate_invlpg(ctxt->vcpu, c->modrm_ea);
  2799. /* Disable writeback. */
  2800. c->dst.type = OP_NONE;
  2801. break;
  2802. default:
  2803. goto cannot_emulate;
  2804. }
  2805. break;
  2806. case 0x05: /* syscall */
  2807. rc = emulate_syscall(ctxt, ops);
  2808. if (rc != X86EMUL_CONTINUE)
  2809. goto done;
  2810. else
  2811. goto writeback;
  2812. break;
  2813. case 0x06:
  2814. emulate_clts(ctxt->vcpu);
  2815. c->dst.type = OP_NONE;
  2816. break;
  2817. case 0x09: /* wbinvd */
  2818. kvm_emulate_wbinvd(ctxt->vcpu);
  2819. c->dst.type = OP_NONE;
  2820. break;
  2821. case 0x08: /* invd */
  2822. case 0x0d: /* GrpP (prefetch) */
  2823. case 0x18: /* Grp16 (prefetch/nop) */
  2824. c->dst.type = OP_NONE;
  2825. break;
  2826. case 0x20: /* mov cr, reg */
  2827. switch (c->modrm_reg) {
  2828. case 1:
  2829. case 5 ... 7:
  2830. case 9 ... 15:
  2831. emulate_ud(ctxt);
  2832. goto done;
  2833. }
  2834. c->regs[c->modrm_rm] = ops->get_cr(c->modrm_reg, ctxt->vcpu);
  2835. c->dst.type = OP_NONE; /* no writeback */
  2836. break;
  2837. case 0x21: /* mov from dr to reg */
  2838. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2839. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2840. emulate_ud(ctxt);
  2841. goto done;
  2842. }
  2843. ops->get_dr(c->modrm_reg, &c->regs[c->modrm_rm], ctxt->vcpu);
  2844. c->dst.type = OP_NONE; /* no writeback */
  2845. break;
  2846. case 0x22: /* mov reg, cr */
  2847. if (ops->set_cr(c->modrm_reg, c->modrm_val, ctxt->vcpu)) {
  2848. emulate_gp(ctxt, 0);
  2849. goto done;
  2850. }
  2851. c->dst.type = OP_NONE;
  2852. break;
  2853. case 0x23: /* mov from reg to dr */
  2854. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2855. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2856. emulate_ud(ctxt);
  2857. goto done;
  2858. }
  2859. if (ops->set_dr(c->modrm_reg, c->regs[c->modrm_rm] &
  2860. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  2861. ~0ULL : ~0U), ctxt->vcpu) < 0) {
  2862. /* #UD condition is already handled by the code above */
  2863. emulate_gp(ctxt, 0);
  2864. goto done;
  2865. }
  2866. c->dst.type = OP_NONE; /* no writeback */
  2867. break;
  2868. case 0x30:
  2869. /* wrmsr */
  2870. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  2871. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  2872. if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  2873. emulate_gp(ctxt, 0);
  2874. goto done;
  2875. }
  2876. rc = X86EMUL_CONTINUE;
  2877. c->dst.type = OP_NONE;
  2878. break;
  2879. case 0x32:
  2880. /* rdmsr */
  2881. if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  2882. emulate_gp(ctxt, 0);
  2883. goto done;
  2884. } else {
  2885. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  2886. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  2887. }
  2888. rc = X86EMUL_CONTINUE;
  2889. c->dst.type = OP_NONE;
  2890. break;
  2891. case 0x34: /* sysenter */
  2892. rc = emulate_sysenter(ctxt, ops);
  2893. if (rc != X86EMUL_CONTINUE)
  2894. goto done;
  2895. else
  2896. goto writeback;
  2897. break;
  2898. case 0x35: /* sysexit */
  2899. rc = emulate_sysexit(ctxt, ops);
  2900. if (rc != X86EMUL_CONTINUE)
  2901. goto done;
  2902. else
  2903. goto writeback;
  2904. break;
  2905. case 0x40 ... 0x4f: /* cmov */
  2906. c->dst.val = c->dst.orig_val = c->src.val;
  2907. if (!test_cc(c->b, ctxt->eflags))
  2908. c->dst.type = OP_NONE; /* no writeback */
  2909. break;
  2910. case 0x80 ... 0x8f: /* jnz rel, etc*/
  2911. if (test_cc(c->b, ctxt->eflags))
  2912. jmp_rel(c, c->src.val);
  2913. c->dst.type = OP_NONE;
  2914. break;
  2915. case 0xa0: /* push fs */
  2916. emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  2917. break;
  2918. case 0xa1: /* pop fs */
  2919. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  2920. if (rc != X86EMUL_CONTINUE)
  2921. goto done;
  2922. break;
  2923. case 0xa3:
  2924. bt: /* bt */
  2925. c->dst.type = OP_NONE;
  2926. /* only subword offset */
  2927. c->src.val &= (c->dst.bytes << 3) - 1;
  2928. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  2929. break;
  2930. case 0xa4: /* shld imm8, r, r/m */
  2931. case 0xa5: /* shld cl, r, r/m */
  2932. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  2933. break;
  2934. case 0xa8: /* push gs */
  2935. emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  2936. break;
  2937. case 0xa9: /* pop gs */
  2938. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  2939. if (rc != X86EMUL_CONTINUE)
  2940. goto done;
  2941. break;
  2942. case 0xab:
  2943. bts: /* bts */
  2944. /* only subword offset */
  2945. c->src.val &= (c->dst.bytes << 3) - 1;
  2946. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  2947. break;
  2948. case 0xac: /* shrd imm8, r, r/m */
  2949. case 0xad: /* shrd cl, r, r/m */
  2950. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  2951. break;
  2952. case 0xae: /* clflush */
  2953. break;
  2954. case 0xb0 ... 0xb1: /* cmpxchg */
  2955. /*
  2956. * Save real source value, then compare EAX against
  2957. * destination.
  2958. */
  2959. c->src.orig_val = c->src.val;
  2960. c->src.val = c->regs[VCPU_REGS_RAX];
  2961. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2962. if (ctxt->eflags & EFLG_ZF) {
  2963. /* Success: write back to memory. */
  2964. c->dst.val = c->src.orig_val;
  2965. } else {
  2966. /* Failure: write the value we saw to EAX. */
  2967. c->dst.type = OP_REG;
  2968. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  2969. }
  2970. break;
  2971. case 0xb3:
  2972. btr: /* btr */
  2973. /* only subword offset */
  2974. c->src.val &= (c->dst.bytes << 3) - 1;
  2975. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  2976. break;
  2977. case 0xb6 ... 0xb7: /* movzx */
  2978. c->dst.bytes = c->op_bytes;
  2979. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  2980. : (u16) c->src.val;
  2981. break;
  2982. case 0xba: /* Grp8 */
  2983. switch (c->modrm_reg & 3) {
  2984. case 0:
  2985. goto bt;
  2986. case 1:
  2987. goto bts;
  2988. case 2:
  2989. goto btr;
  2990. case 3:
  2991. goto btc;
  2992. }
  2993. break;
  2994. case 0xbb:
  2995. btc: /* btc */
  2996. /* only subword offset */
  2997. c->src.val &= (c->dst.bytes << 3) - 1;
  2998. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  2999. break;
  3000. case 0xbe ... 0xbf: /* movsx */
  3001. c->dst.bytes = c->op_bytes;
  3002. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3003. (s16) c->src.val;
  3004. break;
  3005. case 0xc3: /* movnti */
  3006. c->dst.bytes = c->op_bytes;
  3007. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3008. (u64) c->src.val;
  3009. break;
  3010. case 0xc7: /* Grp9 (cmpxchg8b) */
  3011. rc = emulate_grp9(ctxt, ops);
  3012. if (rc != X86EMUL_CONTINUE)
  3013. goto done;
  3014. break;
  3015. default:
  3016. goto cannot_emulate;
  3017. }
  3018. goto writeback;
  3019. cannot_emulate:
  3020. DPRINTF("Cannot emulate %02x\n", c->b);
  3021. return -1;
  3022. }